









SNVSAV2B-JANUARY 2018-REVISED NOVEMBER 2019

## TLV6700 Micropower, 18-V Window Comparator With 400-mV Reference

### 1 Features

Texas

- Wide supply voltage range: 1.8 V to 18 V
- Adjustable threshold: down to 400 mV
- High threshold accuracy:

INSTRUMENTS

- 0.5% Max at 25°C
- 1.0% Max overtemperature
- Low quiescent current: 5.5 µA (Typ)
- Open-drain outputs
- Internal hysteresis: 5.5 mV (Typ)
- Temperature range: –40°C to 125°C
- Package:
  - Thin SOT-23-6
  - WSON-6

### 2 Applications

- Notebook PCs and tablets
- Smartphones
- Digital cameras
- Video game controllers
- Relays and circuit breakers
- Portable medical devices
- Door and window sensors
- Portable- and battery-powered products



### Simplified Block Diagram

### 3 Description

The TLV6700 is a high voltage window comparator that operates over a 1.8 V to 18 V range. The device has two high-accuracy comparators with an internal 400-mV reference and two open-drain outputs rated to 18 V. The TLV6700 can be used as a window comparator or as two independent comparators; the monitored voltage can be set with the use of external resistors.

OUTA is driven low when the voltage at INA+ drops below ( $V_{ITP} - V_{HYS}$ ), and goes high when the voltage returns above the respective threshold ( $V_{ITP}$ ). OUTB is driven low when the voltage at INB– rises above  $V_{ITP}$ , and goes high when the voltage drops below the respective threshold ( $V_{ITP} - V_{HYS}$ ). Both comparators in the TLV6700 include built-in hysteresis to reject brief glitches, thereby ensuring stable output operation without false triggering.

The TLV6700 is available in a Thin SOT-23-6 and a leadless WSON-6; all package variants are specified over the junction temperature range of -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| TLV6700     | SOT-23 (6) | 2.90 mm × 1.60 mm |  |
|             | WSON (6)   | 1.50 mm × 1.50 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Output Response**



## **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 2             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Timing Requirements 6              |
|   | 7.7  | Switching Characteristics 6        |
|   | 7.8  | Typical Characteristics            |
| 8 | Deta | ailed Description                  |
|   | 8.1  | Overview                           |
|   | 8.2  | Functional Block Diagram 9         |
|   |      |                                    |

|    | 8.3  | Feature Description                             | . 9 |
|----|------|-------------------------------------------------|-----|
|    | 8.4  | Device Functional Modes                         | 11  |
| 9  | App  | lication and Implementation                     | 12  |
|    | 9.1  | Application Information                         | 12  |
|    | 9.2  | Typical Application                             | 15  |
|    | 9.3  | Do's and Don'ts                                 | 17  |
| 10 | Pow  | ver Supply Recommendations                      | 18  |
| 11 | Lay  | out                                             | 18  |
|    | 11.1 | Layout Guidelines                               | 18  |
|    | 11.2 | Layout Example                                  | 19  |
| 12 | Dev  | ice and Documentation Support                   | 20  |
|    | 12.1 | Device Support                                  | 20  |
|    | 12.2 | Receiving Notification of Documentation Updates | 20  |
|    | 12.3 | Community Resources                             | 20  |
|    | 12.4 | Trademarks                                      | 20  |
|    | 12.5 | Electrostatic Discharge Caution                 | 20  |
|    | 12.6 | Glossary                                        | 20  |
| 13 | Мес  | hanical, Packaging, and Orderable               |     |
|    | Info | mation                                          | 20  |
|    |      |                                                 |     |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (April 2018) to Revision B | Page |
|----------------------------------------------------|------|
| Added WSON-6 package                               | 1    |
| Changes from Original (Jan 2018) to Revision A     | Page |

## 5 Device Comparison Table

### Table 1. TLV67xx Integrated Comparator Family

| PART NUMBER | PART NUMBER CONFIGURATION    |               | THRESHOLD ACCURACY OVER<br>TEMPERATURE |
|-------------|------------------------------|---------------|----------------------------------------|
| TLV6700     | Window                       | 1.8 V to 18 V | 1%                                     |
| TLV6703     | Non-Inverting Single Channel | 1.8 V to 18 V | 1%                                     |
| TLV6710     | Window                       | 1.8 V to 36 V | 0.75%                                  |
| TLV6713     | Non-Inverting Single Channel | 1.8 V to 36 V | 0.75%                                  |



# 6 Pin Configuration and Functions



#### **Pin Functions**

|      | PIN |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                     |  |
|------|-----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | DDC | DSE | I/O | DESCRIPTION                                                                                                                                                                                                                                     |  |
| GND  | 2   | 5   | —   | Ground                                                                                                                                                                                                                                          |  |
| INA+ | 3   | 4   | I   | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal drops below the threshold voltage ( $V_{ITP} - V_{HYS}$ ), OUTA is driven low.                             |  |
| INB- | 4   | 3   | I   | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this terminal exceeds the threshold voltage ( $V_{\text{ITP}}$ ), OUTB is driven low.                                    |  |
| OUTA | 1   | 6   | Ο   | INA+ comparator open-drain output. OUTA is driven low when the voltage at this comparator is below ( $V_{ITP} - V_{HYS}$ ). The output goes high when the sense voltage returns above the respective threshold ( $V_{ITP}$ ).                   |  |
| OUTB | 6   | 1   | 0   | INB– comparator open-drain output. OUTB is driven low when the voltage at this comparator exceeds V <sub>ITP</sub> . The output goes high when the sense voltage returns below the respective threshold (V <sub>ITP</sub> – V <sub>HYS</sub> ). |  |
| VDD  | 5   | 2   | I   | Supply voltage input. Connect a 1.8-V to 18-V supply to VDD to power the device. Good analog design practice is to place a $0.1-\mu$ F ceramic capacitor close to this pin.                                                                     |  |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                         | MIN  | MAX | UNIT |
|---------------------------------------|-------------------------|------|-----|------|
| Voltage <sup>(2)</sup>                | V <sub>DD</sub>         | -0.3 | 20  | V    |
|                                       | OUTA, OUTB              | -0.3 | 20  | V    |
|                                       | INA+, INB-              | -0.3 | 7   | V    |
| Current                               | Output terminal current |      | 40  | mA   |
| Operating junction temperatu          | re, T <sub>J</sub>      | -40  | 125 | °C   |
| Storage temperature, T <sub>stq</sub> |                         | 65   | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                                                | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating temperature range (unless otherwise noted)

|          |                |            | MIN | NOM MA | UNIT |
|----------|----------------|------------|-----|--------|------|
| $V_{DD}$ | Supply voltage |            | 1.8 | 1      | 3 V  |
| VI       | Input voltage  | INA+, INB– | 0   | 6.     | 5 V  |
| Vo       | Output voltage | OUTA, OUTB | 0   | 1      | 3 V  |

#### 7.4 Thermal Information

|                               |                                              | TLV67        | TLV6700       |      |  |  |
|-------------------------------|----------------------------------------------|--------------|---------------|------|--|--|
| THERMAL METRIC <sup>(1)</sup> |                                              | DDC<br>(SOT) | DSE<br>(WSON) | UNIT |  |  |
|                               |                                              | 6 PINS       | 6 PINS        |      |  |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 204.6        | 194.9         | °C/W |  |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 50.5         | 128.9         | °C/W |  |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 54.3         | 153.8         | °C/W |  |  |
| ΨJT                           | Junction-to-top characterization parameter   | 0.8          | 11.9          | °C/W |  |  |
| ΨJB                           | Junction-to-board characterization parameter | 52.8         | 157.4         | °C/W |  |  |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | N/A          | N/A           | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> All voltages are with respect to network ground terminal.

### 7.5 Electrical Characteristics

Over the operating temperature range of  $T_J = -40^{\circ}$ C to 125°C, and 1.8 V <  $V_{DD}$  < 18 V, unless otherwise noted. Typical values are at  $T_J = 25^{\circ}$ C and  $V_{DD} = 5$  V.

|                      | PARAMETER                                       | TEST CONDITIONS                                          | MIN   | TYP   | MAX   | UNIT |
|----------------------|-------------------------------------------------|----------------------------------------------------------|-------|-------|-------|------|
| V <sub>(POR)</sub>   | Power-on reset voltage <sup>(1)</sup>           | $V_{OL}$ max = 0.2 V, $I_{(OUTA/B)}$ = 15 µA             |       |       | 0.8   | V    |
| V                    | Depitive going input threshold valtage          | $V_{DD}$ = 1.8V and 18 V, $T_J$ = 25°C                   | 398   | 400   | 402.5 |      |
| V <sub>IT+</sub>     | Positive-going input threshold voltage          | $V_{DD}$ = 1.8V and 18 V, $T_J$ = -40°C to 125°C         | 396   |       | 404   | mV   |
| N/                   | Negative-going input threshold voltage          | $V_{DD}$ = 1.8V and 18 V, $T_J$ = 25°C                   | 391.6 | 394.5 | 397.5 | mV   |
| V <sub>IT</sub>      |                                                 | $V_{DD}$ = 1.8V and 18 V, $T_{J}$ = –40°C to 125°C       | 387   |       | 400   | mv   |
| V <sub>hys</sub>     | Hysteresis voltage (hys = $V_{IT+} - V_{IT-}$ ) |                                                          |       | 5.5   | 12    | mV   |
| I <sub>(INA+)</sub>  | Input current (at the INA+ terminal)            | $V_{DD}$ = 1.8 V and 18 V, $V_{I}$ = 6.5 V               | -25   | 1     | 25    | nA   |
| I <sub>(INB–)</sub>  | Input current (at the INB- terminal)            | $V_{\text{DD}}$ = 1.8 V and 18 V, $V_{\text{I}}$ = 0.1 V | -15   | 1     | 15    | nA   |
|                      | Low-level output voltage                        | $V_{DD}$ = 1.3 V, I <sub>O</sub> = 0.4 mA                |       |       | 250   | mV   |
| V <sub>OL</sub>      |                                                 | $V_{DD}$ = 1.8 V, I <sub>O</sub> = 3 mA                  |       |       | 250   |      |
|                      |                                                 | $V_{DD} = 5 \text{ V}, I_O = 5 \text{ mA}$               |       |       | 250   |      |
|                      | Open drein eutruit leekege eutrept              | $V_{DD}$ = 1.8 V and 18 V, $V_{O}$ = $V_{DD}$            |       |       | 300   | nA   |
| I <sub>lkg(OD)</sub> | Open-drain output leakage-current               | $V_{DD} = 1.8 \text{ V}, V_{O} = 18 \text{ V}$           |       |       | 300   | ΠA   |
|                      |                                                 | V <sub>DD</sub> = 1.8 V, no load                         |       | 5.5   | 11    |      |
|                      | Supply surrent                                  | $V_{DD} = 5 V$                                           |       | 6     | 13    | μΑ   |
| I <sub>DD</sub>      | Supply current                                  | V <sub>DD</sub> = 12 V                                   |       | 6     | 13    |      |
|                      |                                                 | V <sub>DD</sub> = 18 V                                   |       | 7     | 13    |      |
|                      | Start-up delay <sup>(2)</sup>                   |                                                          |       | 150   | 450   | μs   |
| UVLO                 | Undervoltage lockout <sup>(3)</sup>             | V <sub>DD</sub> falling                                  | 1.3   |       | 1.7   | V    |
|                      |                                                 |                                                          |       |       |       |      |

(1)

(2)

The lowest supply voltage (V<sub>DD</sub>) at which output is active;  $t_{r(VDD)} > 15 \mu s/V$ . Below V<sub>(POR)</sub>, the output cannot be determined. During power on, V<sub>DD</sub> must exceed 1.8 V for 450  $\mu$ s (max) before the output is in a correct state. When V<sub>DD</sub> falls below UVLO, OUTA is driven low and OUTB goes to high impedance. The outputs cannot be determined below V<sub>(POR)</sub>. (3)

### 7.6 Timing Requirements

over operating temperature range (unless otherwise noted)

|                  |                                              |                                                                                                                                                                                                                                   | MIN | NOM | MAX | UNIT |
|------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | High-to-low propagation delay <sup>(1)</sup> | $ \begin{array}{l} V_{DD} = 5 \text{ V}, \mbox{ 10-mV input overdrive}, \\ R_P = 10 \ \mbox{k}\Omega, \ \mbox{V}_{OH} = 0.9 \ \mbox{x} \ \mbox{V}_{DD}, \ \mbox{V}_{OL} = 400 \ \mbox{mV}, \\ see \ \mbox{Figure 1} \end{array} $ |     | 18  |     | μs   |
| t <sub>PLH</sub> | Low-to-high propagation delay <sup>(1)</sup> | $V_{DD}$ = 5 V, 10-mV input overdrive, $R_P$ = 10 k $\Omega,~V_{OH}$ = 0.9 × $V_{DD},~V_{OL}$ = 400 mV, see Figure 1                                                                                                              |     | 29  |     | μs   |

(1) High-to-low and low-to-high refers to the transition at the input terminals (INA+ and INB-).

### 7.7 Switching Characteristics

Over operating temperature range (unless otherwise noted)

|                | PARAMETER        | TEST CONDITIONS                                                                                                   | MIN | TYP  | MAX | UNIT |
|----------------|------------------|-------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>r</sub> | Output rise time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>R <sub>P</sub> = 10 kΩ, V <sub>O</sub> = (0.1 to 0.9) × V <sub>DD</sub> |     | 2.2  |     | μs   |
| t <sub>f</sub> | Output fall time | $V_{DD}$ = 5 V, 10-mV input overdrive,<br>R <sub>P</sub> = 10 kΩ, V <sub>O</sub> = (0.1 to 0.9) × V <sub>DD</sub> |     | 0.22 |     | μs   |



Figure 1. Timing Diagram



### 7.8 Typical Characteristics

at  $T_J = 25^{\circ}C$  and  $V_{DD} = 5 V$  (unless otherwise noted)



### **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The TLV6700-Q1 device combines two comparators for overvoltage and undervoltage detection. The TLV6700-Q1 has a wide-supply voltage range (1.8 V to 18 V) with a high-accuracy rising-input threshold of 400 mV (1% over temperature) and built-in hysteresis. The outputs are also rated to 18 V, independent of supply voltage, and can sink up to 40 mA.

The TLV6700-Q1 is designed to assert the output signals, as shown in Table 2. Each input terminal can be set to monitor any voltage above 0.4 V using an external resistor divider network. Each input pin has very low input leakage current, allowing the use of large resistor dividers without sacrificing system accuracy. With the use of two input terminals of different polarities, the TLV6700-Q1 forms a window comparator. The relationship between the inputs and the outputs is shown in Table 2. Broad voltage thresholds can be supported that allow the device to be used in a wide array of applications.

| CONDITION               | OUTPUT    | OUTPUT STATE            |
|-------------------------|-----------|-------------------------|
| $INA+ > V_{IT+}$        | OUTA high | Output A high impedance |
| INA+ < V <sub>IT</sub>  | OUTA low  | Output A sinking        |
| $INB - > V_{IT+}$       | OUTB low  | Output B sinking        |
| INB- < V <sub>IT-</sub> | OUTB high | Output B high impedance |

#### Table 2. TLV6700-Q1 Truth Table

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Inputs (INA+, INB-)

The TLV6700-Q1 device combines two comparators. Each comparator has one external input (inverting and noninverting); the other input is connected to the internal reference. The comparator rising threshold is designed and trimmed to be equal to the reference voltage (400 mV). Both comparators also have a built-in falling hysteresis that makes the device less sensitive to supply rail noise and ensures stable operation.

The comparator inputs can swing from ground to 6.5 V, regardless of the device supply voltage used. Although not required in most cases, good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the comparator input for extremely noisy applications to reduce sensitivity to transients and layout parasitics.

For comparator A, the corresponding output (OUTA) is driven to logic low when the input INA+ voltage drops below ( $V_{IT+} - V_{hys}$ ). When the voltage exceeds  $V_{IT+}$ , the output (OUTA) goes to a high-impedance state; see Figure 1.

Copyright © 2018–2019, Texas Instruments Incorporated



#### Feature Description (continued)

For comparator B, the corresponding output (OUTB) is driven to logic low when the voltage at input INBexceeds  $V_{IT+}$ . When the voltage drops below  $V_{IT+} - V_{hys}$  the output (OUTB) goes to a high-impedance state; see Figure 1. Together, these comparators form a window-detection function as discussed in the *Window Comparator* section.

#### 8.3.2 Outputs (OUTA, OUTB)

In a typical TLV6700-Q1 application, the outputs are connected to a GPIO input of the processor (such as a digital signal processor [DSP], central processing unit [CPU], field-programmable gate array [FPGA], or application-specific integrated circuit [ASIC]).

The TLV6700-Q1 device provides two open-drain outputs (OUTA and OUTB). Pullup resistors must be used to hold these lines high when the output goes to high impedance (not asserted). By connecting pullup resistors to the proper voltage rails, the outputs can be connected to other devices at the correct interface-voltage levels. The TLV6700-Q1 outputs can be pulled up to 18 V, independent of the device supply voltage. By using wired-OR logic, OUTA and OUTB can merge into one logic signal that goes low if either outputs are asserted because of a fault condition.

Table 2 and the *Inputs (INA+, INB–)* section describe how the outputs are asserted or deasserted. See Figure 1 for a timing diagram that describes the relationship between threshold voltages and the respective output.

#### 8.3.3 Window Comparator

The inverting and noninverting configuration of the comparators forms a window-comparator detection circuit using a resistor divider network, as illustrated in Figure 14 and Figure 15. The input terminals can monitor any system voltage above 400 mV with the use of a resistor divider network. The INA+ and INB– terminals monitor for undervoltage and overvoltage conditions, respectively.



Figure 14. Window Comparator Block Diagram



### **Feature Description (continued)**



Figure 15. Window Comparator Timing Diagram

#### 8.3.4 Immunity to Input Terminal Voltage Transients

The TLV6700-Q1 device is relatively immune to short voltage transient spikes on the input terminals. Sensitivity to transients depends on both transient duration and amplitude; see the *Minimum Pulse Duration vs Threshold Overdrive Voltage* curve (Figure 7) in the *Typical Characteristics* section.

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation (V<sub>DD</sub> > UVLO)

When the voltage on  $V_{DD}$  is greater than 1.8 V for at least 150 µs, the OUTA and OUTB signals correspond to the voltage on INA+ and INB– as listed in Table 2.

#### 8.4.2 Undervoltage Lockout ( $V_{(POR)} < V_{DD} < UVLO$ )

When the voltage on  $V_{DD}$  is less than the device UVLO voltage, and greater than the power-on reset voltage,  $V_{(POR)}$ , the OUTA and OUTB signals are asserted and high impedance, respectively, regardless of the voltage on INA+ and INB–.

#### 8.4.3 Power-On Reset ( $V_{DD} < V_{(POR)}$ )

When the voltage on  $V_{DD}$  is lower than the required voltage to internally pull the asserted output to GND ( $V_{(POR)}$ ), both outputs are in a high-impedance state.

Texas Instruments

www.ti.com

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TLV6700-Q1 device is a wide-supply voltage window comparator that operates over a  $V_{DD}$  range of 1.8 V to 18 V. The device has two high-accuracy comparators with an internal 400-mV reference and two open-drain outputs rated to 18 V for overvoltage and undervoltage detection. The device can be used either as a window comparator or as two independent voltage monitors. The monitored voltages are set with the use of external resistors.

#### 9.1.1 V<sub>PULLUP</sub> to a Voltage Other Than V<sub>DD</sub>

The outputs are often tied to  $V_{DD}$  through a resistor. However, some applications may require the outputs to be pulled up to a higher or lower voltage than  $V_{DD}$  to correctly interface with the input terminals of other devices.



Figure 16. Interfacing to Voltages Other Than  $V_{DD}$ 



#### **Application Information (continued)**

### 9.1.2 Monitoring V<sub>DD</sub>

Many applications monitor the same rail that is powering  $V_{DD}$ . In these applications the resistor divider is simply connected to the  $V_{DD}$  rail.



Figure 17. Monitoring the Same Voltage as  $V_{DD}$ 

### 9.1.3 Monitoring a Voltage Other Than $V_{DD}$

Some applications monitor rails other than the one that is powering  $V_{DD}$ . In these types of applications the resistor divider used to set the desired thresholds is connected to the rail that is being monitored.

### **Application Information (continued)**





Figure 18. Monitoring a Voltage Other Than  $V_{DD}$ 



### 9.2 Typical Application

The TLV6700-Q1 device is a wide-supply voltage window comparator that operates over a  $V_{DD}$  range of 1.8 to 18 V. The monitored voltages are set with the use of external resistors, so the device can be used either as a window comparator or as two independent overvoltage and undervoltage monitors.



Figure 19. Typical Application Schematic

#### 9.2.1 Design Requirements

For this design example, use the values summarized in Table 3 as the input parameters.

#### **Table 3. Design Parameters**

| PARAMETER         | DESIGN REQUIREMENT                                                   | DESIGN RESULT                                                                                   |
|-------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Monitored voltage | 12-V nominal rail with maximum rising and falling thresholds of ±10% | V <sub>MON(UV)</sub> = 10.99 V (8.33%) ±2.94%,<br>V <sub>MON(OV)</sub> = 13.14 V (8.33%) ±2.94% |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Resistor Divider Selection

Use Equation 1 through Equation 4 to calculate the resistor divider values and target threshold voltages.

$$\mathsf{R}_{\mathsf{T}} = \mathsf{R}_1 + \mathsf{R}_2 + \mathsf{R}_3$$

(1)

Select a value for  $R_T$  such that the current through the divider is approximately 100 times higher than the input current at the INA+ and INB– terminals. The resistors can have high values to minimize current consumption as a result of low-input bias current without adding significant error to the resistive divider. See the application note *Optimizing Resistor Dividers at a Comparator Input* (SLVA450) for details on sizing input resistors.

Use Equation 2 to calculate the value of  $R_3$ .

$$R_3 = \frac{R_T}{V_{MON(OV)}} \times V_{IT}$$

where:

 $V_{MON(OV)}$  is the target voltage at which an overvoltage condition is detected

(2)

where:

 $V_{MON(no UV)}$  is the target voltage at which an undervoltage condition is removed as  $V_{MON}$  rises

$$R_2 = \left[\frac{R_T}{V_{MON(UV)}} \times (V_{1T+} - V_{hys})\right] - R_3$$

where:

V<sub>MON(UV)</sub> is the target voltage at which an undervoltage condition is detected

The worst-case tolerance can be calculated by referring to Equation 13 in application report SLVA450, Optimizing Resistor Dividers at a Comparator Input (available for download at www.ti.com). An example of the rising threshold error,  $V_{MON(OV)}$ , is given in Equation 5.

% ACC = % TOL(V<sub>IT+(INB)</sub>) + 2 × 
$$\left(1 - \frac{V_{IT+(INB)}}{V_{MON(OV)}}\right)$$
 × % TOL<sub>R</sub> = 1% + 2 ×  $\left(1 - \frac{0.4}{13.2}\right)$  × 1% = 2.94% (5)

### 9.2.2.2 Pullup Resistor Selection

To ensure proper voltage levels, the pullup resistor value is selected by ensuring that the pullup voltage divided by the resistor does not exceed the sink-current capability of the device. This confirmation is calculated by verifying that the pullup voltage minus the output-leakage current (I<sub>lkq(OD)</sub>) multiplied by the resistor is greater the desired logic-high voltage. These values are specified in the *Electrical Characteristics* table.

Use Equation 6 to calculate the value of the pullup resistor.

$$\frac{(V_{HI} - V_{PU})}{I_{lkg(OD)}} \ge R_{PU} \ge \frac{V_{PU}}{I_{O}}$$
(6)

### 9.2.2.3 Input Supply Capacitor

Although an input capacitor is not required for stability, connecting a 0.1-µF low equivalent series resistance (ESR) capacitor across the V<sub>DD</sub> terminal and GND terminal is good analog design practice. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source.

### 9.2.2.4 Input Capacitors

Although not required in most cases, for extremely noisy applications, placing a 1-nF to 10-nF bypass capacitor from the comparator inputs (INA+, INB-) to the GND terminal is good analog design practice. This capacitor placement reduces device sensitivity to transients.

 $R_2 = \left(\frac{R_T}{V_{MON} (no UV)} \times V_{IT+}\right) - R_3$ 

Use Equation 3 or Equation 4 to calculate the value of R<sub>2</sub>.

(3)

(4)

Copyright © 2018–2019, Texas Instruments Incorporated



#### 9.2.3 Application Curves

At  $T_J = 25^{\circ}C$ 



### 9.3 Do's and Don'ts

It is good analog design practice to have a  $0.1-\mu F$  decoupling capacitor from V<sub>DD</sub> to GND.

If the monitored rail is noisy, connect decoupling capacitors from the comparator inputs to GND.

Do not use resistors for the voltage divider that cause the current through them to be less than 100 times the input current of the comparators without also accounting for the effect to the accuracy.

Do not use pullup resistors that are too small, because the larger current sunk by the output then exceeds the desired low-level output voltage ( $V_{OL}$ ).



### **10 Power Supply Recommendations**

The TLV6700-Q1 has a 20 V absolute maximum rating on the VDD pin, with a recommended operating condition of 18V. If the voltage supply that is providing power to VDD is susceptible to any large voltage transient that may exceed 20 V, or if the supply exhibits high voltage slew rates greater than 1 V/ $\mu$ s, take additional precautions. Place an RC filter between the supply and VDD to filter any high-frequency transient surges on the VDD pin. A 100- $\Omega$  resistor and 0.01- $\mu$ F capacitor is required in these cases, as shown in Figure 22.



Figure 22. Using an RC Filter to Remove High-Frequency Disturbances on VDD

### 11 Layout

#### 11.1 Layout Guidelines

Placing a  $0.1-\mu$ F capacitor close to the V<sub>DD</sub> terminal to reduce the input impedance to the device is good analog design practice. The pullup resistors can be separated if separate logic functions are needed (as shown in Figure 23) or both resistors can be tied to a single pullup resistor if a logical AND function is desired.



## 11.2 Layout Example



Figure 23. TLV6700-Q1 Layout Schematic



### **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Development Support

The *DIP Adapter Evaluation Module* allows conversion of the SOT-23-6 package to a standard DIP-6 pinout for ease of prototyping and bench evaluation.

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Community Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| TLV6700DDCR      | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1151                    | Samples |
| TLV6700DDCT      | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1151                    | Samples |
| TLV6700DSER      | ACTIVE        | WSON         | DSE                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | HD                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TLV6700 :

• Automotive: TLV6700-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV6700DDCR | SOT-<br>23-THIN | DDC                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV6700DDCT | SOT-<br>23-THIN | DDC                | 6 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV6700DSER | WSON            | DSE                | 6 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Jan-2021



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV6700DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 213.0       | 191.0      | 35.0        |
| TLV6700DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 213.0       | 191.0      | 35.0        |
| TLV6700DSER | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |



# **PACKAGE OUTLINE**

# SOT - 1.1 max height

SOT



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



# **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SOT



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SOT



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - D. This package is lead-free.





# **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins            | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|---------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------|
|                       | ( )    | ()            |                           |                       | (-)             | (4)                           | (5)                        |              | (-)          |
| TLV6700DDCR           | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1151         |
| TLV6700DDCR.A         | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1151         |
| TLV6700DDCT           | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1151         |
| TLV6700DDCT.A         | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1151         |
| TLV6700DSER           | Active | Production    | WSON (DSE)   6            | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HD           |
| TLV6700DSER.A         | Active | Production    | WSON (DSE)   6            | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HD           |
| TLV6700DSERG4         | Active | Production    | WSON (DSE)   6            | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HD           |
| TLV6700DSERG4.A       | Active | Production    | WSON (DSE)   6            | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HD           |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.



## PACKAGE OPTION ADDENDUM

17-Jun-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV6700 :

• Automotive : TLV6700-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV6700DDCR   | SOT-23-<br>THIN | DDC                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV6700DDCT   | SOT-23-<br>THIN | DDC                | 6 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV6700DSER   | WSON            | DSE                | 6 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TLV6700DSERG4 | WSON            | DSE                | 6 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |



# PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV6700DDCR   | SOT-23-THIN  | DDC             | 6    | 3000 | 213.0       | 191.0      | 35.0        |
| TLV6700DDCT   | SOT-23-THIN  | DDC             | 6    | 250  | 213.0       | 191.0      | 35.0        |
| TLV6700DSER   | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV6700DSERG4 | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |



# **PACKAGE OUTLINE**

## SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated