# TLV2721 Advanced CMOS, Rail-to-Rail, Very Low-Power, Single Operational Amplifier ### 1 Features - Output swing includes both supply rails - Low noise: $38nV/\sqrt{Hz}$ (typical) at f = 1kHz - Low input bias current: 1pA (typical) - Fully specified for single-supply 3V and 5V operation - Very low power: 110µA (typical) - Common-mode input voltage range includes negative rail - Wide supply voltage range: 2.7V to 10V # 2 Applications - PC PSU and game console unit - Merchant DC/DC - Flow transmitter - Pressure transmitter - Merchant battery charger - **Electricity meter** ## 3 Description The TLV2721 is a single low-voltage operational amplifier available in the SOT-23 package. The TLV2721 offers a compromise between the ac performance and output drive of the TLV2731 and the micropower TLV2711. The device consumes only 150µA (max) of supply current and is an excellent choice for battery-powered applications. The device exhibits rail-to-rail output performance for increased dynamic range in single or split-supply applications. The TLV2721 is fully characterized at 3V and 5V and is optimized for low-voltage applications. The TLV2721, exhibiting high input impedance and low noise, is excellent for small-signal conditioning for high-impedance sources, such as piezoelectric transducers. Because of the micropower dissipation levels combined with 3V operation, these devices work well in battery operated monitoring and remotesensing applications. In addition, the rail-to-rail output feature with single or split supplies makes this family a great choice when interfacing with analog-to-digital converters (ADCs). With a total area of 5.6mm<sup>2</sup>, the SOT-23 package only requires one third the board space of the standard 8-pin SOIC package. This ultra-small package allows designers to place single amplifiers very close to the signal source, minimizing noise pick-up from long PCB traces. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | TLV2721 | DBV (SOT-23, 5) | 2.9mm × 2.8mm | - For all available packages, see Section 10. - The package size (length × width) is a nominal value and includes pins, where applicable. **Difference Amplifier With RES11A-Q1** # **Table of Contents** | 1 Features1 | 6.1 Overview | . 13 | |-----------------------------------------------------|-----------------------------------------------------|------| | 2 Applications1 | 7 Application and Implementation | | | 3 Description1 | 7.1 Application Information | . 13 | | 4 Pin Configuration and Functions2 | 8 Device and Documentation Support | . 15 | | 5 Specifications3 | 8.1 Receiving Notification of Documentation Updates | | | 5.1 Absolute Maximum Ratings3 | 8.2 Support Resources | . 15 | | 5.2 Recommended Operating Conditions3 | | | | 5.3 Thermal Information3 | 8.4 Electrostatic Discharge Caution | 15 | | 5.4 Electrical Characteristics V <sub>S</sub> = 3V4 | 8.5 Glossary | | | 5.5 Electrical Characteristics V <sub>S</sub> = 5V6 | 9 Revision History | . 15 | | 5.6 Typical Characteristics8 | 10 Mechanical, Packaging, and Orderable | | | 6 Detailed Description13 | Information | . 16 | | | | | # **4 Pin Configuration and Functions** Figure 4-1. DBV Package, 5-Pin SOT-23 (Top View) ## **Table 4-1. Pin Functions** | PIN | | TYPE | DESCRIPTION | |------|-----|--------|--------------------| | NAME | NO. | IIPE | DESCRIPTION | | -IN | 4 | Input | Inverting input | | +IN | 3 | Input | Noninverting input | | OUT | 1 | Output | Output | | V- | 5 | Power | Negative supply | | V+ | 2 | Power | Positive supply | Product Folder Links: TLV2721 # 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------|-------------------------------------------|-----------|--------------|------| | V <sub>DD</sub> | Supply voltage, $(V_{DD+}) - (V_{DD-})^{(2)}$ | | | 12 | V | | V <sub>ID</sub> | Differential input voltage <sup>(3)</sup> | | | $\pm V_{DD}$ | V | | VI | Input voltage <sup>(2)</sup> | Input voltage <sup>(2)</sup> | | $V_{DD}$ | V | | I <sub>I</sub> | Input current (each input) | | | ±5 | mA | | Io | Output current | | | ±50 | mA | | | Takal assessment into assessment original | Into V <sub>DD+</sub> | | ±50 | mA | | | Total current into supply pins | Into V <sub>DD</sub> _ | | ±50 | IIIA | | | Duration of short-circuit current (at o | r less than 25°C) <sup>(4)</sup> | Unlimited | | | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | | Lead temperature, 1.6mm (1/16 inch | n) from case for 10 seconds (DBV package) | | 260 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime - (2) All voltage values, except differential voltages, are with respect to V<sub>DD</sub>. - (3) Differential voltages are at the noninverting input with respect to the inverting input. Excessive current flows when input is brought below (V<sub>DD</sub>) 0.3V. - (4) Temperature and/or supply voltages must be limited so that the maximum dissipation rating is not exceeded. # **5.2 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | | MIN | NOM MAX | UNIT | |-----------------|----------------------------------------------------------|----------|-------------------|---------------------------|---------|------| | V <sub>DD</sub> | Supply voltage, (V <sub>DD+</sub> ) – (V <sub>DD</sub> ) | | | 2.7 | 10 | V | | VI | Input voltage | | V <sub>DD</sub> _ | (V <sub>DD+</sub> ) – 1.3 | V | | | V <sub>IC</sub> | Common-mode input voltage | | $V_{DD-}$ | (V <sub>DD+</sub> ) – 1.3 | V | | | T <sub>A</sub> | Operating free-air temperature | TLV2721C | | 0 | 70 | °C | | | Operating free-all temperature | TLV2721I | | -40 | 85 | | ### 5.3 Thermal Information | | | TLV2721 | | |-----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC(1) | DBV (SOT5-23) | UNIT | | | | 5 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 192.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 113.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 60.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 37.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 60.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TLV2721 # 5.4 Electrical Characteristics $V_S = 3V$ at $T_A$ = 25°C, $V_{DD}$ = 3V, $R_L$ = 2k $\Omega$ connected to mid-supply, and $V_{IC}$ = $V_{OUT}$ = $V_{DD}$ / 2 (unless otherwise noted). | | PARAMETER | TEST COND | DITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------|-------------------------------------------|--------------------------------------------------------------|-----------|------------------|------|--------------------|--| | OFFSET | VOLTAGE | | | | | | | | | | | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | ±0.5 | ±3 | | | | V <sub>IO</sub> | Input offset voltage | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | ±0.5 | ±3 | mV | | | | Input offset voltage | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | ±1 | | | | | dV <sub>IO</sub> /dT | drift | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | ±1 | | μV/°C | | | | | | | 70 | 95 | | | | | PSRR | Power supply rejection | V+ = 2.7V to 8V, no load | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 66 | | | dB | | | | ratio | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 66 | | | | | | INPUT B | SIAS CURRENT | | | | | | | | | , | | | | | ±1 | ±60 | | | | I <sub>IB</sub> | Input bias current(1) | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | | ±150 | pA | | | .5 | | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | | ±150 | · | | | | | | | | ±0.5 | ±60 | | | | I <sub>IO</sub> | Input offset current <sup>(1)</sup> | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | | ±150 | pА | | | 10 | | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | | ±150 | <b>P</b> | | | NOISE | | 1212121, 1 <sub>M</sub> 10 2 10 20 2 | | | | | | | | | | f = 10Hz | | | 120 | | | | | $V_n$ | Input voltage noise | f = 1kHz | | | 38 | | nV/√ <del>Hz</del> | | | | Peak-to-peak | f = 0.1Hz to 1Hz | | | 3 | | | | | | equivalent input noise | f = 0.1Hz to 10Hz | | | 6 | | μV | | | _ | voltage | f = 0.1Hz to 10Hz | | | | | | | | In | Input current noise | | | | 2 | | fA/√Hz | | | | | | $V_0 = 1V \text{ to } 2V, f = 20kHz,$ | G = 1 | | 2.52 | | | | THD + | Total harmonic | $R_L = 2k\Omega$ to 1.5V | G = 10 | | 7.01 | | - % | | | N | distortion plus noise | $V_0 = 1V \text{ to } 2V, f = 20kHz,$ | G = 1 | | 0.076 | | | | | | | $R_L = 2k\Omega$ to 0V | G = 10 | | 0.147 | | | | | INPUT V | OLTAGE RANGE | | | | | | | | | | | | | 0 to 2 -0 | .3 to +2.2 | | | | | V <sub>IC</sub> | Common-mode input voltage | V <sub>IO</sub> ≤ 5mV | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 0 to 1.7 | | | V | | | | | | TLV2721I $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 0 to 1.7 | | | | | | | | | | 58 | 77 | | | | | CMRR | Common-mode rejection ratio | V <sub>IC</sub> = 0V to 1.7V | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 55 | | | dB | | | | rejection ratio | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 55 | | | | | | INPUT C | APACITANCE | | | | | | | | | | Innut regist | Differential | | | 540 <sup>9</sup> | | | | | | Input resistance | Common-mode | | | 10 <sup>12</sup> | | Ω | | | C <sub>ic</sub> | Common-mode input capacitance | f = 10kHz | | | 6 | | pF | | $\label{eq:copyright} \mbox{ @ 2025 Texas Instruments Incorporated} \\ \mbox{ Product Folder Links: } \mbox{ $TLV2721$}$ # 5.4 Electrical Characteristics $V_S = 3V$ (continued) at $T_A$ = 25°C, $V_{DD}$ = 3V, $R_L$ = 2k $\Omega$ connected to mid-supply, and $V_{IC}$ = $V_{OUT}$ = $V_{DD}$ / 2 (unless otherwise noted). | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------|-----|------|-----|--------| | OPEN- | LOOP GAIN | | | | | | | | | | | | 2 | 3 | | | | $A_{VD}$ | Large-signal | $V_O = 1V$ to 2V, $R_L = 2k\Omega$ | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 1 | | | \// \/ | | | differential voltage amplification | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 1 | | | V/mV | | | | $V_O = 1V$ to 2V, $R_L = 10k\Omega$ | | | 250 | | | | FREQU | JENCY RESPONSE | | | | | | | | GBW | Gain bandwidth product | $f = 1kHz$ , $C_L = 100pF$ , $R_L = 2k\Omega$ | | | 480 | | kHz | | Вом | Maximum output-<br>swing bandwidth | V <sub>O</sub> = 1V <sub>PP</sub> , G = 1, C <sub>L</sub> = 100pF, R <sub>L</sub> = 2 | 2kΩ | | 30 | | kHz | | SR | Slew rate | $G = 1, C_L = 100pF, R_L = 2k\Omega$ | | | 0.25 | | V/ms | | t- | Settling time | $G = -1$ , 1V to 2V step, $R_L = 2k\Omega$ , | 0.1% | | 4.5 | | μs | | t <sub>S</sub> | Settling time | C <sub>L</sub> = 100pF | 0.01% | | 6.8 | | | | Θм | Phase margin at unity gain | $R_L = 2k\Omega$ , $C_L = 100pF$ | | | 53 | | ٥ | | G <sub>M</sub> | Gain margin | $R_L = 2k\Omega$ , $C_L = 100pF$ | | | 12 | | dB | | OUTPL | JT | | , | | | ' | | | | | To positive rail, I <sub>L</sub> = –100μA | | | 2.97 | | | | | | | | | 2.88 | | | | | | To positive rail, I <sub>L</sub> = -400µA | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 2.6 | | | V | | Vo | | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 2.6 | | | L | | v <sub>O</sub> | Voltage output swing | To negative rail, I <sub>L</sub> = 50µA | | | 15 | | | | | | | | | 150 | | | | | | To negative rail, I <sub>L</sub> = 500μA | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | | | 500 | mV | | | | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | | | 500 | | | Z <sub>O</sub> | Closed-loop output impedance | f = 10kHz, G = 10 | | | 90 | | Ω | | POWE | R SUPPLY | | | | | | | | | | | | | 100 | 150 | | | I <sub>DD</sub> | Supply current | No load | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | | | 200 | μА | | | | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | | | 200 | | <sup>(1)</sup> Specification established from device population bench system measurements across multiple lots. # 5.5 Electrical Characteristics $V_S = 5V$ at $T_A$ = 25°C, $V_{DD}$ = 5V, $R_L$ = 2k $\Omega$ connected to mid-supply, and $V_{IC}$ = $V_{OUT}$ = $V_{DD}$ / 2 (unless otherwise noted). | | PARAMETER | TEST COND | DITIONS | MIN | TYP | MAX | UNIT | | |-----------------------------|------------------------------------------|----------------------------------------------------------|---------------------------------------------|----------|------------------|------|--------------------|--| | OFFSET | VOLTAGE | | | | | | | | | | | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | ±0.5 | ±3 | | | | V <sub>IO</sub> | Input offset voltage | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | ±0.5 | ±3 | mV | | | | Input offset voltage drift | ut offset voltage TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | ±1 | | | | | dV <sub>OS</sub> /dT | | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | ±1 | | μV/°C | | | | | | | 80 | 95 | | | | | PSRR | Power supply rejection ratio | V <sub>DD</sub> = 4.4V to 8V, no load | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 80 | | | dB | | | | Tallo | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 80 | | | | | | INPUT B | IAS CURRENT | | | | | | | | | | | | | | ±1 | ±60 | | | | I <sub>IB</sub> | Input bias current <sup>(1)</sup> | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | | ±150 | pA | | | | | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | , | ±150 | | | | | | | | | ±0.5 | ±60 | | | | I <sub>IO</sub> | Input offset current(1) | TLV2721C, T <sub>A</sub> = 0°C to 70°C | | | , | ±150 | pA | | | | | TLV2721I, T <sub>A</sub> = -40°C to +85°C | | | , | ±150 | • | | | NOISE | 1 | | | | | ' | | | | | ltlt | f = 10Hz | | | 120 | | nV/√ <del>Hz</del> | | | V <sub>n</sub> | Input voltage noise | f = 1kHz | | | 38 | | nv/√Hz | | | V <sub>NPP</sub> equivalent | Peak-to-peak | f = 0.1Hz to 1Hz | | | 3 | | | | | | equivalent input noise voltage | f = 0.1Hz to 10Hz | | | 6 | | μV | | | In | Input current noise | | | | 2 | | fA/√ <del>Hz</del> | | | | | V <sub>O</sub> = 1V to 3.5V, | G = 1 | | 2.45 | | | | | THD + | Total harmonic | $f = 20kHz$ , $R_L = 2k\Omega$ to 2.5V | G = 10 | | 5.54 | | % | | | N | distortion plus noise V <sub>O</sub> = 1 | $V_0 = 1V \text{ to } 3.5V,$ | G = 1 | | 0.142 | | | | | | | $f = 20kHz$ , $R_L = 2k\Omega$ to $0V$ | G = 10 | | 0.257 | | | | | INPUT V | OLTAGE RANGE | | | | | ' | | | | | | | | 0 to 4 - | 0.3 to 4.2 | | | | | V <sub>IC</sub> | Common-mode input voltage | V <sub>IO</sub> ≤ 5mV | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 0 to 3.5 | | | V | | | | Vollage | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 0 to 3.5 | | | | | | | | | | 70 | 85 | | | | | CMRR | Common-mode rejection ratio | V <sub>IC</sub> = 0V to 2.7V, V <sub>O</sub> = 1.5V | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 65 | | | dB | | | | , | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 65 | | | | | | INPUT C | APACITANCE | | | | | | | | | | Innut regist | Differential | | | 540 <sup>9</sup> | | | | | | Input resistance | Common-mode | | | 10 <sup>12</sup> | | Ω | | | C <sub>ic</sub> | Common-mode input capacitance | f = 10kHz | | | 6 | | pF | | $\label{eq:copyright} \mbox{ @ 2025 Texas Instruments Incorporated} \\ \mbox{ Product Folder Links: } \mbox{ $TLV2721$}$ # 5.5 Electrical Characteristics $V_S = 5V$ (continued) at $T_A$ = 25°C, $V_{DD}$ = 5V, $R_L$ = 2k $\Omega$ connected to mid-supply, and $V_{IC}$ = $V_{OUT}$ = $V_{DD}$ / 2 (unless otherwise noted). | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------|------|------|-----|--------| | OPEN- | LOOP GAIN | | | | | | | | | | | | 3 | 5 | | | | Λ | Large-signal differential voltage | e-signal $V_O = 1V \text{ to } 4V, R_L = 2k\Omega$ | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | 1 | | | V/mV | | A <sub>VD</sub> | amplification | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | 1 | | | V/IIIV | | | | $V_O$ = 1V to 4V, $R_L$ = 1M $\Omega$ | | | 800 | | | | FREQU | JENCY RESPONSE | | | | | | | | GBW | Gain bandwidth product | $f = 1kHz$ , $C_L = 100pF$ , $R_L = 2k\Omega$ | | | 510 | | kHz | | B <sub>OM</sub> | Maximum output-<br>swing bandwidth | V <sub>O</sub> = 1V <sub>PP</sub> , G = 1, C <sub>L</sub> = 100pF, R <sub>L</sub> = 2k | κΩ | | 40 | | kHz | | SR | Slew rate | $G = 1$ , $V_O = 1.5V$ to 3.5V, $C_L = 100pF$ , | $R_L = 2k\Omega$ | | 0.25 | | V/ms | | t <sub>S</sub> | Settling time | $G = -1$ , 1.5V to 3.5V step, $R_L = 2kΩ$ , | 0.1% | | 6.8 | | μs | | ıs | Setting time | C <sub>L</sub> = 100pF | 0.01% | | 9.2 | | μο | | $\Theta_{M}$ | Phase margin at unity gain | $R_L = 2k\Omega$ , $C_L = 100pF$ | | | 53 | | ٥ | | G <sub>M</sub> | Gain margin | $R_L = 2k\Omega$ , $C_L = 100pF$ | | | 12 | | dB | | OUTPL | JT | | | | | | | | | | To positive rail, $I_L = -500\mu A$ | | 4.75 | 4.88 | | V | | | | To positive rail, I <sub>L</sub> = -1mA | | 4.6 | 4.76 | | V | | | | To negative rail, I <sub>L</sub> = 50µA | | | 12 | | | | Vo | Voltage output swing | | | | 120 | | | | | | To negative rail, I <sub>L</sub> = 500μA | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | | | 500 | mV | | | | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | | | 500 | | | Z <sub>O</sub> | Closed-loop output impedance | f = 10kHz, G = 10 | | | 70 | | Ω | | POWE | R SUPPLY | | | | | ' | | | | | | | | 100 | 150 | | | I <sub>DD</sub> | Supply current | No load | TLV2721C<br>T <sub>A</sub> = 0°C to 70°C | | | 200 | μΑ | | | | | TLV2721I<br>T <sub>A</sub> = -40°C to +85°C | | | 200 | | <sup>(1)</sup> Specification established from device population bench system measurements across multiple lots. ### 5.6 Typical Characteristics for all curves where $V_{DD}$ = 5V, all loads are referenced to 2.5V, for all curves where $V_{DD}$ = 3V, all loads are referenced to 1.5V, data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices Figure 5-1. Figure 5-3. Figure 5-5. Figure 5-2. Input Offset Voltage vs Common-Mode Input Voltage $(V_{DD} = 3V)$ Figure 5-4. Figure 5-6. Submit Document Feedback for all curves where $V_{DD}$ = 5V, all loads are referenced to 2.5V, for all curves where $V_{DD}$ = 3V, all loads are referenced to 1.5V, data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices Figure 5-7. Figure 5-9. Figure 5-11. Figure 5-8. Figure 5-10. Figure 5-12. for all curves where $V_{DD}$ = 5V, all loads are referenced to 2.5V, for all curves where $V_{DD}$ = 3V, all loads are referenced to 1.5V, data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices Figure 5-13. Figure 5-15. Figure 5-17. Figure 5-14. Common-Mode and Power Supply Rejection Ratio ( $V_{DD} = 3V$ ) Figure 5-16. Figure 5-18. for all curves where $V_{DD}$ = 5V, all loads are referenced to 2.5V, for all curves where $V_{DD}$ = 3V, all loads are referenced to 1.5V, data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices Figure 5-19. Figure 5-21. Figure 5-23. Figure 5-20. Figure 5-22. Figure 5-24. Input Voltage Noise Density (V<sub>DD</sub> = 3V) for all curves where $V_{DD}$ = 5V, all loads are referenced to 2.5V, for all curves where $V_{DD}$ = 3V, all loads are referenced to 1.5V, data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices Figure 5-25. 0.1Hz to 10Hz Noise Figure 5-27. Figure 5-26. Figure 5-28. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated # 6 Detailed Description ### 6.1 Overview The TLV2721 is a single operational amplifier available in the small SOT-23 package. The TLV2721 offers low supply-current consumption and low noise. An advanced CMOS process enables the device to achieve excellent rail-to-rail output swing performance along with high input impedance. The combination of features make this device an excellent choice for a wide range of applications, including many battery-operated systems. # 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Application Information ### 7.1.1 Driving Large Capacitive Loads The TLV2721 is designed to drive larger capacitive loads than most CMOS operational amplifiers. Figure 5-27 and Figure 5-28 illustrate an ability to drive loads greater than 100pF while maintaining good gain and phase margins ( $R_{null} = 0\Omega$ ). A small series resistor ( $R_{null}$ ) at the output of the device (Figure 7-1) improves the gain and phase margins when driving large capacitive loads. Figure 5-27 and Figure 5-28 show the effects of adding series resistances of $100\Omega$ , $200\Omega$ , $500\Omega$ , and $1k\Omega$ . The addition of this series resistor has two effects: the first effect is that the resistor adds a zero to the transfer function and the second effect is that the resistor reduces the frequency of the pole associated with the output load in the transfer function. The zero introduced to the transfer function is equal to the series resistance times the load capacitance. To calculate the approximate improvement in phase margin, use the following equation: $$\Delta \phi_{m1} = \tan^{-1}(2\pi \times UGBW \times R_{null} \times C_L)$$ (1) Where: $\Delta \phi_{m1}$ = Improvement in phase margin UGBW = Unity-gain bandwidth frequency R<sub>null</sub> = Output series resistance C<sub>L</sub> = Load capacitance The unity-gain bandwidth (UGBW) frequency decreases as the capacitive load increases. To use Equation 1, approximate UGBW for the given capacitive load in Figure 7-1. Figure 7-1. Series Resistance Circuit The TLV2721 is designed to provide better sinking and sourcing output currents than earlier CMOS rail-to-rail output devices. This device is specified to sink $500\mu A$ and source 1mA at $V_{DD}$ = 5V at a maximum quiescent $I_{DD}$ of $200\mu A$ . This provides a greater than 80% power efficiency. When driving heavy dc loads, such as $2k\Omega$ , the positive edge under slewing conditions can experience some distortion; see also Figure 5-22. This condition is affected by three factors: - Where the load is referenced. When the load is referenced to either rail, this condition does not occur. The distortion occurs only when the output signal swings through the point where the load is referenced. Figure 5-23 illustrates two 2kΩ load conditions. The first load condition shows the distortion seen for a 2kΩ load tied to 2.5V. The third load condition in Figure 5-23 shows no distortion for a 2kΩ load tied to 0V. - Load resistance. As the load resistance increases, the distortion seen on the output decreases. Figure 5-23 illustrates the difference seen on the output for a $2k\Omega$ load and a $100k\Omega$ load with both tied to 2.5V. - Input signal edge rate. Faster input edge rates for a step input result in more distortion than with slower input edge rates. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TLV2721* ## 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 8.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 8.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 8.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 8.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## **9 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | nanges from Revision A (March 2001) to Revision B (July 2025) | age | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | | Description, Overview, Application and Implementation, Device and Documentation Support, and Mechanic Packaging, and Orderable Information sections | | | • | Deleted TLV2721Y device and associated content from data sheet | | | • | Deleted references to LinCMOS™ throughout data sheet | 1 | | • | Deleted "Macromodel included" from Features | | | • | Changed low noise from 19nV/√Hz to 38nV/√Hz in <i>Features</i> | | | • | Updated note 4 in Absolute Maximum Ratings | 3 | | • | Added Thermal Information | | | • | Deleted Dissipation Ratings Table | 3 | | • | Added ± to input offset voltage, input offset voltage drift, input bias current, and input offset current in 3V ar 5V Electrical Characteristics | | | • | Deleted input offset voltage long-term drift from 3V and 5V Electrical Characteristics | 4 | | • | Changed power supply rejection ratio MIN from 80dB to 70dB in 3V Electrical Characteristics | 4 | | • | Changed power supply rejection ratio (–40°C to +85°C and 0°C to 70°C) from 80dB to 66dB in 3V <i>Electrica Characteristics</i> | a/<br>4 | | • | Deleted all notes from 3V and 5V Electrical Characteristics | 4 | | • | Added note 1 to 3V and 5V Electrical Characteristics | 4 | Copyright © 2025 Texas Instruments Incorporated | • | Changed input voltage noise (1kHz) from 20nV/√Hz to 38nV/√Hz in 3V <i>Electrical Characteristics</i> | 4 | |---|--------------------------------------------------------------------------------------------------------------------------------------|----| | • | Changed peak to peak equivalent noise voltage units from mV to nV (typo) in all Electrical Characteristics. | 4 | | • | Changed peak-to-peak equivalent noise voltage (0.1Hz to 1Hz) from 680nV to 3µV in 3V Electrical | | | | Characteristics | 4 | | • | Changed peak-to-peak equivalent noise voltage (0.1Hz to 10Hz) from 860nV to 6µV in 3V Electrical | | | | Characteristics | 4 | | • | Changed input current noise from 0.6fA/ $\sqrt{\text{Hz}}$ to 2fA/ $\sqrt{\text{Hz}}$ in 3V and 5V <i>Electrical Characteristics</i> | 4 | | • | Changed common-mode rejection ratio MIN from 70dB to 58dB and TYP from 82dB to 77dB in 3V Electrical | эl | | | Characteristics | 4 | | • | Changed common-mode rejection ratio (0°C to 70°C and -40°C and +85°C) MIN from 65dB to 55dB in | | | | 3V Electrical Characteristics | 4 | | • | Changed input resistance (differential) from $10^{12}\Omega$ to $540^9\Omega$ in 3V and 5V <i>Electrical Characteristics</i> | 4 | | • | Deleted slew rate at unity gain MIN for 25°C and full range on 3V and 5V Electrical Characteristics tables | 4 | | • | Changed input voltage noise (10Hz) from 90nV/\(\sqrt{Hz}\) to 120nV/\(\sqrt{Hz}\) in 5V Electrical Characteritics | | | • | Changed input voltage noise (1kHz) from 19nV/\(\sqrt{Hz}\) to 38nV/\(\sqrt{Hz}\) in 5V Electrical Characteristics | 6 | | • | Changed peak-to-peak equivalent noise voltage (0.1Hz to 1Hz) from 800nV to 3µV in 5V <i>Electrical</i> | | | | Characteristics | 6 | | • | Changed peak-to-peak equivalent noise voltage (0.1Hz to 10Hz) from 960nV to 6µV in 5V <i>Electrical</i> | | | | Characteristics | 6 | | • | Deleted Figures 1, 4–5, 10–14, 16–20, 27–31, 33–34, 45, 47–50, and 53–54 | 8 | | • | Updated Figures 5-2, 5-23, and 5-24 | 8 | | • | Added Figure 5-14 | 8 | | • | Deleted Macromodel Information | 13 | | | | | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV2721 www.ti.com 30-Jun-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | 3 | | Part marking | |-----------------------|----------|---------------|------------------|-----------------------|------|---------------|--------------------|-----------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLV2721CDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | 0 to 70 | VAKC | | TLV2721CDBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | 0 to 70 | VAKC | | TLV2721CDBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | = | VAKC | | TLV2721IDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | VAKI | | TLV2721IDBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | VAKI | | TLV2721IDBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -<br>- | VAKI | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jun-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2025 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV2721CDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TLV2721CDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated