

# TLV232x Low-Voltage, Low-Power Operational Amplifiers

#### 1 Features

- Wide range of supply voltages over specified temperature range:
  - T<sub>A</sub> = -40°C to +85°C, V<sub>DD</sub> = 2.7V to 8V
- Fully characterized at 3V and 5V
- Single-supply operation
- Common-mode input voltage range extends to less than the negative rail and up to  $V_{DD}$  –1V at  $T_A = 25^{\circ}C$
- Output voltage range includes negative rail
- High input impedance:  $10^{12}\Omega$  typical
- **ESD-protection circuitry**
- Designed-in latch-up immunity

# 2 Applications

- Smoke and heat detector
- Field transmitter and sensor
  - Flow transmitter
  - Pressure transmitter
  - Temperature transmitter
  - Level transmitter
- Motion detector

# 3 Description

The TLV2322 and TLV2324 (TLV232x) operational amplifiers are in a family of devices that have been specifically designed for use in low-voltage, singlesupply applications. This amplifier is especially useful for ultra-low-power systems that require devices to consume the absolute minimum of supply currents. Each amplifier is fully functional down to a minimum supply voltage of 2.7V, and is fully characterized, tested, and specified at both 3V and 5V power supplies. The common-mode input voltage range includes the negative rail and extends to within 1V of the positive rail.

These amplifiers are specifically targeted for use in very low-power, portable, battery-driven applications with the maximum supply current per operational amplifier specified at only 27µA over the full temperature range of -40°C to +85°C.

Low-voltage and low-power operation is possible by using the Texas Instruments silicon-gate LinCMOS™ technology. The LinCMOS technology process also features extremely high input impedance and ultra-low bias currents making these amplifiers an excellent choice for interfacing to high-impedance sources such as sensor circuits or filter applications.

To facilitate the design of small portable equipment, the TLV232x is made available in a wide range of package options, including the small-outline and thin-shrink small-outline packages (TSSOP). The TSSOP package has significantly reduced dimensions compared to a standard, surface-mount package. The maximum height of only 1.1mm makes this device particularly attractive when space is critical.

The device inputs and outputs are designed to withstand -100mA currents without sustaining latchup. The TLV232x incorporates internal ESD-protection circuits that prevent functional failures at voltages up to 2000V as tested under MIL-STD 883C, Method 3015.2. However, exercise care in handling these devices because exposure to ESD potentially results in the degradation of device parametric performance.

#### **Device Information**

| PART NUMBER | V <sub>IOMAX</sub> AT 25°C | PACKAGE <sup>(1)</sup> |
|-------------|----------------------------|------------------------|
|             |                            | D (SOIC, 8)            |
| TLV2322     | 9mV                        | P (PDIP, 8)            |
|             |                            | PW (TSSOP, 8)          |
|             |                            | D (SOIC, 14)           |
| TLV2324     | 10mV                       | N (PDIP, 14)           |
|             |                            | PW (TSSOP, 14)         |

For all available packages, see Section 10.



Sample Distribution of Input Offset Voltage (TLV2322)



# **Table of Contents**

| 1 Features1                                                   | 6.2 Input Bias Current                              | 17  |
|---------------------------------------------------------------|-----------------------------------------------------|-----|
| 2 Applications1                                               | 6.3 Low-level Output Voltage                        |     |
| 3 Description1                                                | 6.4 Input Offset Voltage Temperature Coefficient    | 17  |
| 4 Pin Configuration and Functions3                            | 6.5 Full-Power Response                             | 18  |
| 5 Specifications4                                             | 6.6 Test Time                                       | 18  |
| 5.1 Absolute Maximum Ratings4                                 | 7 Application and Implementation                    | 19  |
| 5.2 Dissipation Ratings4                                      | 7.1 Application Information                         | 19  |
| 5.3 Recommended Operating Conditions4                         | 8 Device and Documentation Support                  | 23  |
| 5.4 Electrical Characteristics, TLV23225                      | 8.1 Receiving Notification of Documentation Updates | s23 |
| 5.5 Operating Characteristics TLV2322, V <sub>DD</sub> = 3V6  | 8.2 Support Resources                               | 23  |
| 5.6 Operating Characteristics, TLV2322, V <sub>DD</sub> = 5V6 | 8.3 Trademarks                                      | 23  |
| 5.7 Electrical Characteristics, TLV23247                      | 8.4 Electrostatic Discharge Caution                 | 23  |
| 5.8 Operating Characteristics, TLV2324, V <sub>DD</sub> = 3V8 | 8.5 Glossary                                        | 23  |
| 5.9 Operating Characteristics, TLV2324, V <sub>DD</sub> = 5V8 | 9 Revision History                                  | 23  |
| 5.10 Typical Characteristics9                                 | 10 Mechanical, Packaging, and Orderable             |     |
| 6 Parameter Measurement Information16                         | Information                                         | 24  |
| 6.1 Single-Supply Versus Split-Supply Test Circuits 16        |                                                     |     |



# 4 Pin Configuration and Functions





Figure 4-1. TLV2322 D Package, 8-Pin SOIC and P Package, 8-Pin PDIP (Top View)

Figure 4-2. TLV2322 PW Package, 8-Pin TSSOP (Top View)

Table 4-1. Pin Functions: TLC2322

| PIN                    |     | TYPE   | DESCRIPTION                              |
|------------------------|-----|--------|------------------------------------------|
| NAME                   | NO. | ITPE   | DESCRIF HON                              |
| 1IN+                   | 3   | Input  | Noninverting input, channel 1            |
| 1IN-                   | 2   | Input  | Inverting input, channel 1               |
| 2IN+                   | 5   | Input  | Noninverting input, channel 2            |
| 2IN-                   | 6   | Input  | Inverting input, channel 2               |
| OUT1                   | 1   | Output | Output, channel 1                        |
| OUT2                   | 7   | Output | Output, channel 2                        |
| V <sub>DD+</sub>       | 8   | _      | Positive (highest) power supply          |
| V <sub>DD-</sub> / GND | 4   | _      | Ground or negative (lowest) power supply |



Figure 4-3. TLV2324 D Package, 14-Pin SOIC, or N Package, 14-Pin PDIP (Top View)

Figure 4-4. TLV2324 PW Package, 14-Pin TSSOP (Top View)

Table 4-2. Pin Functions: TLC2324

| PIN                     | 1   | TYPE   | DESCRIPTION                              |
|-------------------------|-----|--------|------------------------------------------|
| NAME                    | NO. | ITPE   | DESCRIPTION                              |
| 1IN+                    | 3   | Input  | Noninverting input, channel 1            |
| 1IN-                    | 2   | Input  | Inverting input, channel 1               |
| 2IN+                    | 5   | Input  | Noninverting input, channel 2            |
| 2IN-                    | 6   | Input  | Inverting input, channel 2               |
| 3IN+                    | 10  | Input  | Noninverting input, channel 3            |
| 3IN-                    | 9   | Input  | Inverting input, channel 3               |
| 4IN+                    | 12  | Input  | Noninverting input, channel 4            |
| 4IN-                    | 13  | Input  | Inverting input, channel 4               |
| OUT1                    | 1   | Output | Output, channel 1                        |
| OUT2                    | 7   | Output | Output, channel 2                        |
| OUT3                    | 8   | Output | Output, channel 3                        |
| OUT4                    | 14  | Output | Output, channel 4                        |
| V <sub>DD+</sub>        | 4   | _      | Positive (highest) power supply          |
| V <sub>DD</sub> _ / GND | 11  | _      | Ground or negative (lowest) power supply |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)(1)

|                            |                                                                                          | MIN               | MAX          | UNIT |
|----------------------------|------------------------------------------------------------------------------------------|-------------------|--------------|------|
| V <sub>DD</sub> (2)        | Supply voltage                                                                           |                   | 8            | V    |
| V <sub>ID</sub> (3)        | Differential input voltage                                                               |                   | $V_{DD} \pm$ | V    |
| V <sub>I</sub> (any input) | Input voltage                                                                            | -0.3              | $V_{DD}$     | V    |
| I <sub>I</sub>             | Input current                                                                            |                   | ±5           | mA   |
| Io                         | Output current                                                                           |                   | ±30          | mA   |
|                            | Duration of short-circuit current at (or less than) T <sub>A</sub> = 25°C <sup>(4)</sup> | Unlimited         |              |      |
|                            | Continuous total dissipation                                                             | See Dissipation I | Ratings      |      |
| T <sub>A</sub>             | Operating free-air temperature                                                           | -40               | 85           | °C   |
| T <sub>stg</sub>           | Storage temperature                                                                      | -65               | 150          | °C   |
|                            | Lead temperature 1.6mm (1/16 inch) from case for 10 seconds                              |                   | 260          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential voltages, are with respect to network ground.
- (3) Differential voltages are at the noninverting input with respect to the inverting input.

### 5.2 Dissipation Ratings

| PACKAGE        | T <sub>A</sub> ≤ 25°C POWER RATING | DERATING FACTOR, T <sub>A</sub> > 25°C | T <sub>A</sub> = 85°C POWER RATING |
|----------------|------------------------------------|----------------------------------------|------------------------------------|
| D (SOIC, 8)    | 725mW                              | 5.8mW/°C                               | 377mW                              |
| D (SOIC, 14)   | 950mW                              | 7.6mW/°C                               | 494mW                              |
| N (PDIP, 14)   | 1575mW                             | 12.6mW/°C                              | 819mW                              |
| P (PDIP, 8)    | 1000mW                             | 8.0mW/°C                               | 520mW                              |
| PW (TSSOP, 8)  | 525mW                              | 4.2mW/°C                               | 273mW                              |
| PW (TSSOP, 14) | 700mW                              | 5.6mW/°C                               | 364mW                              |

## **5.3 Recommended Operating Conditions**

|                 |                                |                      | MIN  | MAX | UNIT |
|-----------------|--------------------------------|----------------------|------|-----|------|
| $V_{DD}$        | Supply voltage                 |                      | 2.7  | 8   | V    |
| V               | Common mode input voltage      | V <sub>DD</sub> = 3V | -0.2 | 1.8 | \/   |
| V <sub>IC</sub> | Common-mode input voltage      | $V_{DD} = 5V$        | -0.2 | 3.8 | V    |
| T <sub>A</sub>  | Operating free-air temperature |                      | -40  | 85  | °C   |

Product Folder Links: TLV2322 TLV2324

<sup>(4)</sup> The output is able to be shorted to either supply. Limit temperature, supply voltages, or both to not exceed the maximum dissipation ratings (see Section 7.1.6).



# 5.4 Electrical Characteristics, TLV2322

at specified free-air temperature (unless otherwise noted)

|                       |                                                         |                                            |                    |                |                      | TLV2 | 2322           |                      |      |        |
|-----------------------|---------------------------------------------------------|--------------------------------------------|--------------------|----------------|----------------------|------|----------------|----------------------|------|--------|
|                       | PARAMETER                                               | TEST CONDITIONS                            | T <sub>A</sub> (1) | ,              | V <sub>DD</sub> = 3V |      | ,              | V <sub>DD</sub> = 5V |      | UNIT   |
|                       |                                                         |                                            |                    | MIN            | TYP                  | MAX  | MIN            | TYP                  | MAX  |        |
| V <sub>IO</sub>       | Input offset voltage                                    | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V, | 25°C               |                | 1.1                  | 9    |                | 1.1                  | 9    | mV     |
| V IO                  | input onset voltage                                     | $R_S = 50\Omega$ , $R_L = 1M\Omega$        | Full range         |                |                      | 11   |                |                      | 11   | IIIV   |
| $\alpha_{\text{VIO}}$ | Average temperature coefficient of input offset voltage |                                            | 25°C to<br>85°C    |                | 1                    |      |                | 1.1                  |      | μV/°C  |
| L.                    | Input offset current <sup>(2) (3)</sup>                 | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V  | 25°C               |                | 0.5                  |      |                | 0.5                  |      | pА     |
| I <sub>IO</sub>       | input onset current 7 (7)                               | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V  | 85°C               |                | 22                   | 1000 |                | 24                   | 1000 | pΑ     |
| I <sub>IB</sub>       | Input bias current (2) (3)                              | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V  | 25°C               |                | 0.6                  |      |                | 0.6                  |      | pА     |
| ЧB                    | input bias current (7 (7                                | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V  | 85°C               |                | 175                  | 2000 |                | 200                  | 2000 | pΑ     |
| , Comr                | Common-mode input voltage                               |                                            | 25°C               | -0.2 to 2      | -0.2 to<br>2.3       |      | -0.2 to 4      | -0.2 to<br>4.2       |      | ٧      |
| V <sub>ICR</sub>      | range (4)                                               |                                            | Full range         | -0.2 to<br>1.8 |                      |      | -0.2 to<br>3.8 |                      |      | ٧      |
| .,                    |                                                         | V <sub>IC</sub> = 1V, V <sub>ID</sub> =    | 25°C               | 1.75           | 1.9                  |      | 3.2            | 3.8                  |      | .,     |
| V <sub>OH</sub>       | High-level output voltage                               | 100mV,<br>I <sub>OH</sub> = −1mA           | Full range         | 1.7            |                      |      | 3              |                      |      | V      |
| .,                    |                                                         | V <sub>IC</sub> = 1V, V <sub>ID</sub> =    | 25°C               |                | 115                  | 150  |                | 95                   | 150  | .,     |
| V <sub>OL</sub>       | Low-level output voltage                                | 100mV,<br>I <sub>OH</sub> = -1mA           | Full range         |                |                      | 190  |                |                      | 190  | mV     |
| Λ                     | Large-signal differential voltage                       | $V_{IC} = 1V, R_{I} = 1M\Omega^{(5)}$      | 25°C               | 50             | 400                  |      | 50             | 520                  |      | V/mV   |
| $A_{VD}$              | amplification                                           | VIC - IV, KL - IIVIZZ                      | Full range         | 50             |                      |      | 50             |                      |      | V/IIIV |
| CMRR                  | Common-mode rejection ratio                             | $V_{O} = 1V, R_{S} = 50\Omega$             | 25°C               | 61             | 83                   |      | 65             | 88                   |      | dB     |
| CIVILLIA              | Common-mode rejection ratio                             | $V_{IC} = V_{ICR}min$                      | Full range         | 59             |                      |      | 60             |                      |      | uБ     |
| k <sub>SVR</sub>      | Supply-voltage rejection ratio                          | V <sub>IC</sub> = 1V, V <sub>O</sub> = 1V, | 25°C               | 70             | 86                   |      | 70             | 86                   |      | dB     |
| NSVR                  | $(\Delta V_{DD}/\Delta V_{IO})$                         | $R_S = 50\Omega$                           | Full range         | 65             |                      |      | 65             |                      |      | uБ     |
| I <sub>DD</sub>       | Supply current                                          | $V_{O} = 1V, V_{IC} = 1V,$                 | 25°C               |                | 13                   | 34   |                | 20                   | 34   | μA     |
| טטי                   | Оирріу синені                                           | no load                                    | Full range         |                |                      | 54   |                |                      | 54   | μΑ     |

- (1) Full range is -40°C to +85°C.
- (2) The typical values of input bias current and input offset current less than 5pA are determined mathematically.
- (3) Values specified by characterization.
- (4) This range also applies to each input individually.
- (5) At  $V_{DD} = 5V$ ,  $V_{O(PP)} = 0.25V$  to 2V; at  $V_{DD} = 3V$ ,  $V_{O} = 0.5V$  to 1.5V.

# 5.5 Operating Characteristics TLV2322, $V_{DD}$ = 3V

at specified free-air temperature,  $V_{DD} = 3V$ 

|                 | PARAMETER                      | TEST CONDITIONS                                                                                        | _     | TL  | V2322 |     | UNIT               |
|-----------------|--------------------------------|--------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|--------------------|
|                 | PARAMETER                      | TEST CONDITIONS                                                                                        | TA    | MIN | TYP   | MAX | UNII               |
| SR              | Slew rate at unity gain        | $V_{IC}$ = 1V, $V_{I(PP)}$ = 1V, $R_L$ = 1M $\Omega$ , $C_L$ = 20pF,see Figure 6-1                     | 25°C  |     | 0.02  |     | V/µs               |
| Six             | Siew rate at utility gain      | C <sub>L</sub> = 20pF,see Figure 6-1                                                                   | 85°C  |     | 0.02  |     | ν/μ5               |
| V <sub>n</sub>  | Equivalent input noise voltage | $f = 1kHz$ , $R_S = 20\Omega$ , see Figure 6-2                                                         | 25°C  |     | 68    |     | nV/√ <del>Hz</del> |
| D               | Maximum output-swing           | $V_O = V_{OH}$ , $R_L = 1M\Omega$ , $C_L = 20pF$ ,                                                     | 25°C  |     | 2.5   |     | kHz                |
| B <sub>OM</sub> | bandwidth                      | see Figure 6-1                                                                                         | 85°C  |     | 2     |     | KIIZ               |
| B <sub>1</sub>  | Unity gain handwidth           | $V_{l} = 10 \text{mV}, R_{L} = 1 \text{M}\Omega, C_{L} = 20 \text{pF},$                                | 25°C  |     | 27    |     | kHz                |
| P <sub>1</sub>  | Unity-gain bandwidth           | see Figure 6-3                                                                                         | 85°C  |     | 21    |     | KIIZ               |
|                 |                                |                                                                                                        | -40°C |     | 39    |     |                    |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10 \text{mV}, f = B_1, R_L = 1 \text{M}\Omega,$<br>$C_I = 20 \text{pF}, \text{ see Figure 6-3}$ | 25°C  |     | 34    |     | ۰                  |
|                 |                                | 252., 555gaile 6 6                                                                                     | 85°C  |     | 28    |     |                    |

# 5.6 Operating Characteristics, TLV2322, $V_{DD}$ = 5V

at specified free-air temperature,  $V_{DD}$  = 5V

|                 | PARAMETER                                                                                               | TEST CO                                                | ONDITIONS                                                                       | т              | TL   | .V2322 |      | UNIT               |  |            |      |  |      |  |      |
|-----------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------|----------------|------|--------|------|--------------------|--|------------|------|--|------|--|------|
|                 | PARAWETER                                                                                               | 1231 00                                                | DNDITIONS                                                                       | T <sub>A</sub> | MIN  | TYP    | MAX  | UNIT               |  |            |      |  |      |  |      |
|                 |                                                                                                         | V <sub>IC</sub> = 1V,                                  | \/ - 1\/                                                                        | 25°C           |      | 0.03   |      |                    |  |            |      |  |      |  |      |
| SR              | Slow rate at unity gain $R_L = 1M\Omega$ ,                                                              | $V_{I(PP)} = 1V$                                       | 85°C                                                                            |                | 0.03 |        | V/µs |                    |  |            |      |  |      |  |      |
| SIX             | Siew rate at unity gain                                                                                 | $C_L = 20pF$ , see Figure 6-1 $V_{I(PP)} = 2.5V$       |                                                                                 |                |      |        |      |                    |  | \/ = 2.5\/ | 25°C |  | 0.03 |  | ν/μ5 |
|                 |                                                                                                         |                                                        | V <sub>I(PP)</sub> – 2.3V                                                       | 85°C           |      | 0.02   |      |                    |  |            |      |  |      |  |      |
| V <sub>n</sub>  | Equivalent input noise voltage                                                                          | f = 1kHz, R <sub>S</sub> = 20                          | Ω, see Figure 6-2                                                               | 25°C           |      | 68     |      | nV/√ <del>Hz</del> |  |            |      |  |      |  |      |
| В               | Maximum output-swing bandwidth                                                                          | V <sub>O</sub> = V <sub>OH</sub> , R <sub>L</sub> = 11 | $V_{\rm O} = V_{\rm OH}, R_{\rm L} = 1 {\rm M}\Omega, C_{\rm L} = 20 {\rm pF},$ |                |      | 5      |      | kHz                |  |            |      |  |      |  |      |
| B <sub>OM</sub> | Maximum output-swing bandwidth                                                                          | see Figure 6-1                                         |                                                                                 | 85°C           |      | 4      |      | KIIZ               |  |            |      |  |      |  |      |
| Р               | Unity-gain bandwidth                                                                                    | V <sub>I</sub> = 10mV, R <sub>L</sub> = 1              | IMΩ, C <sub>L</sub> = 20pF,                                                     | 25°C           |      | 85     |      | kHz                |  |            |      |  |      |  |      |
| B <sub>1</sub>  | Offity-gain bandwidth                                                                                   | see Figure 6-3                                         |                                                                                 | 85°C           |      | 55     |      | KIIZ               |  |            |      |  |      |  |      |
|                 |                                                                                                         |                                                        |                                                                                 | -40°C          |      | 38     |      |                    |  |            |      |  |      |  |      |
| φ <sub>m</sub>  | $\phi_{m}$ Phase margin $V_{I} = 10 \text{mV}, \text{ f} = B_{1}$ $C_{L} = 20 \text{pF}, \text{ see F}$ | $R_L = 1M\Omega$ , gure 6-3                            | 25°C                                                                            |                | 34   |        | ٥    |                    |  |            |      |  |      |  |      |
|                 |                                                                                                         | 2501,00011                                             | g 0 0                                                                           | 85°C           |      | 28     |      |                    |  |            |      |  |      |  |      |

Submit Document Feedback



# 5.7 Electrical Characteristics, TLV2324

at specified free-air temperature (unless otherwise noted)

|                       |                                                         |                                                |                    |             |                      | TLV232 | 24             |                      |      |        |
|-----------------------|---------------------------------------------------------|------------------------------------------------|--------------------|-------------|----------------------|--------|----------------|----------------------|------|--------|
|                       | PARAMETER                                               | TEST CONDITIONS                                | T <sub>A</sub> (1) | \           | / <sub>DD</sub> = 3V |        |                | V <sub>DD</sub> = 5V |      | UNIT   |
|                       |                                                         |                                                |                    | MIN         | TYP                  | MAX    | MIN            | TYP                  | MAX  |        |
| .,                    | Innuit offeet valtage                                   | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V,     | 25°C               |             | 1.1                  | 10     |                | 1.1                  | 10   | mV     |
| $V_{IO}$              | Input offset voltage                                    | $R_S = 50\Omega$ , $R_L = 1M\Omega$            | Full range         |             |                      | 12     |                |                      | 12   | IIIV   |
| $\alpha_{\text{VIO}}$ | Average temperature coefficient of input offset voltage |                                                | 25°C to 85°C       |             | 1                    |        |                | 1.1                  |      | μV/°C  |
|                       | Input offset current (2) (3)                            | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V      | 25°C               |             | 0.5                  |        |                | 0.5                  |      | - A    |
| I <sub>IO</sub>       | input onset current (=) (e)                             | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V      | 85°C               |             | 22                   | 1000   |                | 24                   | 1000 | рA     |
|                       | Input bias current (2) (3)                              | V = 4V V = 4V                                  | 25°C               |             | 0.6                  |        |                | 0.6                  |      | 1      |
| I <sub>IB</sub>       | input bias current (2) (3)                              | $V_O = 1V, V_{IC} = 1V$                        | 85°C               |             | 175                  | 2000   |                | 200                  | 2000 | pA     |
| V                     | Common-mode input voltage                               |                                                | 25°C               | -0.2 to 2   | -0.2 to 2.3          |        | -0.2 to        | -0.2 to<br>4.2       |      | V      |
| VICR                  | range <sup>(4)</sup>                                    |                                                | Full range         | -0.2 to 1.8 |                      |        | -0.2 to<br>3.8 |                      |      | V      |
| .,                    | High-level output voltage                               | V <sub>IC</sub> = 1V, V <sub>ID</sub> = 100mV, | 25°C               | 1.75        | 1.9                  |        | 3.2            | 3.8                  |      | V      |
| V <sub>OH</sub>       | High-level output voltage                               | I <sub>OH</sub> = −1mA                         | Full range         | 1.7         |                      |        | 3              |                      |      | V      |
| \/                    | Low-level output voltage                                | V <sub>IC</sub> = 1V, V <sub>ID</sub> =        | 25°C               |             | 115                  | 150    |                | 95                   | 150  | mV     |
| V <sub>OL</sub>       | Low-level output voltage                                | -100mV, I <sub>OL</sub> = 1mA                  | Full range         |             |                      | 190    |                |                      | 190  | IIIV   |
| ^                     | Large-signal differential voltage                       | $V_{IC} = 1V, R_{I} = 1M\Omega^{(5)}$          | 25°C               | 50          | 400                  |        | 50             | 520                  |      | V/mV   |
| $A_{VD}$              | amplification                                           | V <sub>IC</sub> = IV, R <sub>L</sub> = IIVILX  | Full range         | 50          |                      |        | 50             |                      |      | V/IIIV |
| CMRR                  | Common made rejection ratio                             | $V_{O} = 1V, R_{S} = 50\Omega,$                | 25°C               | 61          | 83                   |        | 65             | 88                   |      | dB     |
| CIVIRR                | R Common-mode rejection ratio $V_{IC} = V_{ICR}$ min    | Full range                                     | 59                 |             |                      | 60     |                |                      | uБ   |        |
| k                     | Supply-voltage rejection ratio                          | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V,     | 25°C               | 70          | 86                   |        | 70             | 86                   |      | dB     |
| k <sub>SVR</sub>      | $(\Delta V_{DD}/\Delta V_{IO})$                         | $R_S = 50\Omega$                               | Full range         | 65          |                      |        | 65             |                      |      | uБ     |
|                       | Cumply current                                          | V <sub>O</sub> = 1V, V <sub>IC</sub> = 1V,     | 25°C               |             | 26                   | 68     |                | 39                   | 68   |        |
| I <sub>DD</sub>       | Supply current                                          | no load                                        | Full range         |             |                      | 108    |                |                      | 108  | μA     |

Full range is -40°C to 85°C. (1)

The typical values of input bias current and input offset current below 5pA are determined mathematically. (2)

Values specified by characterization.

<sup>(3)</sup> (4) This range also applies to each input individually.

At  $V_{DD} = 5V$ , VO(PP) = 0.25V to 2V; at  $V_{DD} = 3V$ ,  $V_{O} = 0.5V$  to 1.5V.



# 5.8 Operating Characteristics, TLV2324, $V_{DD}$ = 3V

at specified free-air temperature,  $V_{DD} = 3V$ 

| PARAMETER       |                                | TEST CONDITIONS                                                                     | т     | TL  | V2324 |     | UNIT               |
|-----------------|--------------------------------|-------------------------------------------------------------------------------------|-------|-----|-------|-----|--------------------|
|                 | PARAMETER                      | R TEST CONDITIONS T <sub>A</sub>                                                    |       | MIN | TYP   | MAX | UNII               |
| SR              | Slew rate at unity gain        | $V_{IC}$ = 1V, $V_{I(PP)}$ = 1V, $R_L$ = 1M $\Omega$ , $C_L$ = 20pF, see Figure 6-1 | 25°C  |     | 0.02  |     | V/µs               |
| Six             | Siew rate at unity gain        | C <sub>L</sub> = 20pF, see Figure 6-1                                               | 85°C  |     | 0.02  |     | ν/μ5               |
| V <sub>n</sub>  | Equivalent input noise voltage | $f = 1kHz$ , $R_S = 20\Omega$ , see Figure 6-2                                      | 25°C  |     | 68    |     | nV/√ <del>Hz</del> |
| B               | Maximum output-swing           | $V_O = V_{OH}$ , $R_L = 1M\Omega$ , $C_L = 20pF$ ,                                  | 25°C  |     | 2.5   |     | kHz                |
| B <sub>OM</sub> | bandwidth                      | see Figure 6-1                                                                      | 85°C  |     | 2     |     | NI IZ              |
| В               | Linity gain handwidth          | $V_{l} = 10 \text{mV}, R_{L} = 1 \text{M}\Omega, C_{L} = 20 \text{pF},$             | 25°C  |     | 27    |     | kHz                |
| B <sub>1</sub>  | Unity-gain bandwidth           | see Figure 6-3                                                                      | 85°C  |     | 21    |     | KΠZ                |
|                 |                                |                                                                                     | -40°C |     | 39    |     |                    |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10$ mV, $f = B_1$ , $R_L = 1$ M $\Omega$ , $C_L = 20$ pF, see Figure 6-3     | 25°C  |     | 34    |     | 0                  |
|                 |                                | Joseph Sparre Co.                                                                   | 85°C  |     | 28    |     |                    |

# 5.9 Operating Characteristics, TLV2324, $V_{DD}$ = 5V

at specified free-air temperature,  $V_{DD} = 5V$ 

|                 | PARAMETER                        | TEST CO                                                                  | NDITIONS                    | _              | TLV2324 |      |     | UNIT               |  |
|-----------------|----------------------------------|--------------------------------------------------------------------------|-----------------------------|----------------|---------|------|-----|--------------------|--|
|                 | PARAMETER                        | TEST COI                                                                 | NDITIONS                    | T <sub>A</sub> | MIN     | TYP  | MAX | UNIT               |  |
|                 |                                  | $V_{IC} = 1V$ ,<br>$R_L = 1M\Omega$ ,                                    | \/ - 1\/                    | 25°C           |         | 0.03 |     |                    |  |
| SR              | Slew rate at unity gain          |                                                                          | V <sub>I(PP)</sub> = 1V     | 85°C           |         | 0.03 |     | \//uo              |  |
| SK              | Siew rate at unity gain          | C <sub>L</sub> = 20pF,                                                   | V = 2.5V                    | 25°C           |         | 0.03 |     | V/µs               |  |
|                 |                                  | see Figure 6-1                                                           | $V_{I(PP)} = 2.5V$          | 85°C           |         | 0.02 |     |                    |  |
| V <sub>n</sub>  | Equivalent input noise voltage   | f = 1kHz, R <sub>S</sub> = 209                                           | Ω, see Figure 6-2           | 25°C           |         | 68   |     | nV/√ <del>Hz</del> |  |
| В               | Maximum autaut auting handutidth | V <sub>O</sub> = V <sub>OH</sub> , R <sub>L</sub> = 1N                   | $MΩ$ , $C_L = 20pF$ ,       | 25°C           |         | 5    |     | 1.11=              |  |
| B <sub>OM</sub> | Maximum output-swing bandwidth   | see Figure 6-1                                                           |                             | 85°C           |         | 4    |     | kHz                |  |
| В               | Lipity gain bandwidth            | V <sub>I</sub> = 10mV, R <sub>L</sub> = 1                                | $MΩ$ , $C_L = 20pF$ ,       | 25°C           |         | 85   |     | kl l=              |  |
| B <sub>1</sub>  | Unity-gain bandwidth             | see Figure 6-3                                                           |                             | 85°C           |         | 55   |     | - kHz              |  |
|                 |                                  |                                                                          |                             | -40°C          |         | 38   |     |                    |  |
| φ <sub>m</sub>  | Phase margin                     | $V_1 = 10 \text{mV}, f = B_1,$<br>$C_1 = 20 \text{pF}, \text{ see Fig.}$ | $R_L = 1M\Omega$ , qure 6-3 | 25°C           |         | 34   |     | •                  |  |
|                 |                                  | 20p1, 300 Fig                                                            | ga. 0 0                     | 85°C           |         | 28   |     |                    |  |

Submit Document Feedback



# **5.10 Typical Characteristics**

Table 5-1. Table of Graphs

|                    |                                                 |                               | FIGURE |
|--------------------|-------------------------------------------------|-------------------------------|--------|
| V <sub>IO</sub>    | Input Offset Voltage                            | Distribution                  | 1–4    |
| α <sub>VIO</sub>   | Input Offset Voltage Temperature Coefficient    | Distribution                  | 5–8    |
| I <sub>IB</sub>    | Input Bias Current                              | vs Free-Air Temperature       | 9      |
| I <sub>IO</sub>    | Input Offset Current                            | vs Free-Air Temperature       | 9      |
| V <sub>IC</sub>    | Common-Mode Input Voltage                       | vs Supply Voltage             | 10     |
| V <sub>OH</sub>    | High-Level Output Voltage                       | vs High-Level Output Current  | 11     |
|                    |                                                 | vs Supply Voltage             | 12     |
|                    |                                                 | vs Free-Air Temperature       | 13     |
| V <sub>OL</sub>    | Low-Level Output Voltage                        | vs Common-Mode Input Voltage  | 14     |
|                    |                                                 | vs Free-Air Temperature       | 15, 16 |
|                    |                                                 | vs Differential Input Voltage | 17     |
|                    |                                                 | vs Low-Level Output Current   | 18     |
| A <sub>VD</sub>    | Large-Signal Differential Voltage Amplification | vs Supply Voltage             | 19     |
|                    |                                                 | vs Free-Air Temperature       | 20     |
|                    |                                                 | vs Frequency                  | 21, 22 |
| I <sub>DD</sub>    | Supply Current                                  | vs Supply Voltage             | 23     |
|                    |                                                 | vs Free-Air Temperature       | 24, 25 |
| S <sub>R</sub>     | Slew Rate                                       | vs Supply Voltage             | 26     |
|                    |                                                 | vs Free-Air Temperature       | 27     |
| V <sub>O(PP)</sub> | Maximum Peak-to-Peak Output Voltage             | vs Frequency                  | 28     |
| B <sub>1</sub>     | Unity-Gain Bandwidth                            | vs Supply Voltage             | 29     |
|                    |                                                 | vs Free-Air Temperature       | 30     |
| фm                 | Phase Margin                                    | vs Supply Voltage             | 31     |
|                    |                                                 | vs Free-Air Temperature       | 32     |
|                    |                                                 | vs Load Capacitance           | 33     |
|                    | Phase Shift                                     | vs Frequency                  | 21, 22 |
| V <sub>n</sub>     | Equivalent Input Noise Voltage                  | vs Frequency                  | 34     |







Figure 5-2. Distribution of TLV2322 Input Offset Voltage



Figure 5-3. Distribution of TLV2324 Input Offset Voltage



Figure 5-4. Distribution of TLV2324 Input Offset Voltage



Figure 5-5. Distribution of TLV2322 Input Offset Voltage Temperature Coefficient



Figure 5-6. Distribution of TLV2322 Input Offset Voltage Temperature Coefficient



Figure 5-7. Distribution of TLV2324 Input Offset Voltage Temperature Coefficient



Figure 5-8. Distribution of TLV2324 Input Offset Voltage Temperature Coefficient

Submit Document Feedback



Typical values of input bias current and input offset current less than 5pA determined mathematically

Figure 5-9. Input Bias Current and Input Offset Current vs Free-Air Temperature



Figure 5-10. Common-Mode Input Voltage vs Supply Voltage



Figure 5-11. High-Level Output Voltage vs High-Level Output Current



Figure 5-12. High-Level Output Voltage vs Supply Voltage





Figure 5-13. High-Level Output Voltage vs Free-Air Temperature | Figure 5-14. Low-Level Output Voltage vs Common-Mode Input





Figure 5-15. Low-Level Output Voltage vs Free-Air Temperature

Figure 5-16. Low-Level Output Voltage vs Free-Air Temperature





Figure 5-17. Low-Level Output Voltage vs Differential Input Voltage

Figure 5-18. Low-Level Output Voltage vs Low-level Output Current





Figure 5-19. Large-Signal Differential Voltage Amplification vs Supply Voltage

Figure 5-20. Large-Signal Differential Voltage Amplification vs Free-Air Temperature

Submit Document Feedback







Figure 5-21. Large-Signal Differential Voltage Amplification and Phase Shift vs Frequency

Figure 5-22. Large-Signal Differential Voltage Amplification and Phase Shift vs Frequency





Figure 5-23. Supply Current vs Supply Voltage

Figure 5-24. TLV2322 Supply Current vs Free-Air Temperature





Figure 5-25. TLV2324 Supply Current vs Free-Air Temperature

Figure 5-26. Slew Rate vs Supply Voltage



Figure 5-27. Slew Rate vs Free-Air Temperature



Figure 5-28. Maximum Peak-to-Peak Output Voltage vs Frequency



Figure 5-29. Unity-Gain Bandwidth vs Supply Voltage



Figure 5-30. Unity-Gain Bandwidth vs Free-Air Temperature



Figure 5-31. Phase Margin vs Supply Voltage



Figure 5-32. Phase Margin vs Free-Air Temperature

Submit Document Feedback







Figure 5-33. Phase Margin vs Load Capacitance

Figure 5-34. Equivalent Input Noise Voltage vs Frequency

## **6 Parameter Measurement Information**

## 6.1 Single-Supply Versus Split-Supply Test Circuits

Because the TLV232x is optimized for single-supply operation, circuit configurations used for the various tests often present some inconvenience because the input signal, in many cases, must be offset from ground. Avoid this inconvenience by testing the device with split supplies and the output load tied to the negative rail. The following figures show a comparison of single-supply versus split-supply test circuits. The use of either circuit gives the same result.



Figure 6-1. Unity-Gain Amplifier



Figure 6-2. Noise-Test Circuits



Figure 6-3. Gain-of-100 Inverting Amplifier

Submit Document Feedback

### **6.2 Input Bias Current**

Because of the high input impedance of the TLV232x operational amplifier, attempts to measure the input bias current can result in erroneous readings. The bias current at normal ambient temperature is typically less than 1pA, a value that is easily exceeded by leakages on the test socket. Two suggestions are offered to avoid erroneous measurements:

- Isolate the device from other potential leakage sources. Use a grounded shield around and between the device inputs (see Figure 6-4). Leakages that can otherwise flow to the inputs are shunted away.
- Compensate for the leakage of the test socket by actually performing an input bias current test (using a
  picoammeter) with no device in the test socket. The actual input bias current can then be calculated by
  subtracting the open-socket leakage readings from the readings obtained with a device in the test socket.

Many automatic testers as well as some bench-top operational amplifier testers use the servo-loop technique with a resistor in series with the device input to measure the input bias current (the voltage drop across the series resistor is measured and the bias current is calculated). This method requires that a device be inserted into a test socket to obtain a correct reading; therefore, an open-socket reading is not feasible using this method.



Figure 6-4. Isolation Metal Around Device Inputs (P Package)

# 6.3 Low-level Output Voltage

To obtain low-level supply-voltage operation, some compromise is necessary in the input stage. This compromise results in the device low-level output voltage being dependent on both the common-mode input voltage level as well as the differential input voltage level. When attempting to correlate low-level output readings with those quoted in the electrical specifications, observe these two conditions. If conditions other than these are to be used, see the *Typical Characteristics* in Section 5.10.

### 6.4 Input Offset Voltage Temperature Coefficient

Erroneous readings often result from attempts to measure the temperature coefficient of input offset voltage. This parameter is actually a calculation using input offset voltage measurements obtained at two different temperatures. When one (or both) of the temperatures is less than freezing, moisture is able to collect on both the device and the test socket. This moisture results in leakage and contact resistance that potentially causes erroneous input offset voltage readings. The isolation techniques previously mentioned have no effect on the leakage because the moisture also covers the isolation metal, thereby rendering the techniques useless. Perform these measurements at temperatures greater than freezing to minimize error.

### 6.5 Full-Power Response

Full-power response, the frequency above which the operational amplifier slew rate limits the output voltage swing, is often specified two ways: full-linear response and full-peak response. The full-linear response is typically measured by monitoring the distortion level of the output while increasing the frequency of a sinusoidal input signal. When the output shows significant distortion, the input frequency is noted as the full-linear bandwidth. The full-peak response is defined as the maximum output frequency, without regard to distortion, at which the full peak-to-peak output swing is maintained. When the output frequency is greater than the full-peak response bandwidth, or maximum output-swing bandwidth, the full peak-to-peak output swing cannot be maintained.

Because there is no industry-wide accepted value for significant distortion, the full-peak response is specified in this data sheet, and is measured using the circuit of Figure 6-1. The initial setup involves the use of a sinusoidal input to determine the maximum peak-to-peak output of the device (the amplitude of the sinusoidal wave is increased until clipping occurs). The sinusoidal wave is then replaced with a square wave of the same amplitude. The frequency is then increased until the maximum peak-to-peak output can no longer be maintained (Figure 6-5). A square wave is used to allow a more accurate determination of the point at which the maximum peak-to-peak output is reached.



Figure 6-5. Full-Power-Response Output Signal

#### 6.6 Test Time

Inadequate test time is a frequent problem, especially when testing CMOS devices in a high-volume, short-test-time environment. Internal capacitances are inherently higher in CMOS than in bipolar and BiFET devices and require longer test times than bipolar and BiFET devices. The problem becomes more pronounced with reduced supply levels and lower temperatures.

Submit Document Feedback

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

## 7.1.1 Single-Supply Operation

While the TLV232x performs well using dual power supplies (also called balanced or split supplies), the design is optimized for single-supply operation. This optimization includes an input common-mode voltage range that encompasses ground as well as an output voltage range that pulls down to ground. The supply voltage range extends down to 2.7V, thus allowing operation with supply levels typically available for TTL and HCMOS.

Many single-supply applications require that a voltage is applied to one input to establish a reference level that is greater than ground. This virtual ground is generated using two large resistors and a buffer amplifier, such as OPA202.

The TLV232x works well in conjunction with digital logic; however, when powering both linear devices and digital logic from the same power supply, take the following recommended precautions:

- Power the linear devices from separate bypassed supply lines (see Figure 7-1); otherwise, the linear device supply rails potentially fluctuate as a result of voltage drops caused by high switching currents in the digital logic.
- Use proper bypass techniques to reduce the probability of noise-induced errors. Single capacitive decoupling is often adequate; however, RC decoupling is probably necessary in high-frequency applications.



(b) SEPARATE-BYPASSED SUPPLY RAILS (preferred)

Figure 7-1. Common Versus Separate Supply Rails

## 7.1.2 Input Characteristics

The TLV232x is specified with a minimum and a maximum input voltage that if exceeded at either input, possibly causes the device to malfunction. Exceeding this specified range is a common problem, especially in single-supply operation. The lower range limit includes the negative rail, while the upper range limit is specified at  $V_{DD} - 1V$  at  $T_A = 25^{\circ}C$  and at  $V_{DD} - 1.2V$  at all other temperatures.

The use of the polysilicon-gate process and the careful input circuit design gives the legacy TLV232x very good input offset voltage drift characteristics relative to conventional metal-gate processes. Offset voltage drift in

CMOS devices is highly influenced by threshold voltage shifts caused by polarization of the phosphorus dopant implanted in the oxide. Placing the phosphorus dopant in a conductor (such as a polysilicon gate) alleviates the polarization problem, thus reducing threshold voltage shifts by more than an order of magnitude. The offset voltage drift with time is calculated to be typically  $0.1\mu V/month$ , including the first month of operation.

Migration from the legacy 150mm LinCMOS process to a 300mm diameter wafer process has brought associated improvements to input offset voltage precision, slew rate, phase margin, output current drive capability, and high-level output voltage. However, this change does introduce a new crossover region, where shifts in input offset (typically  $300\mu V-400\mu V$ ) occur as the input common-mode voltage approaches the  $V_{DD}$  rail. Figure 7-2 and Figure 7-3 plot the mean and standard deviation of this characteristic at various temperatures for a 5V supply.



Because of the extremely high input impedance and resulting low bias-current requirements, the TLV232x is an excellent choice for low-level signal processing. However, leakage currents on printed-circuit boards and sockets sometimes easily exceed bias-current requirements and cause a degradation in device performance. As best practice, include guard rings around inputs (similar to those of Figure 6-4 in the *Parameter Measurement Information* section). Drive these guards from a low-impedance source at the same voltage level as the common-mode input (see Figure 7-4).

Tie the inputs of any unused amplifiers to ground to avoid possible oscillation.



Figure 7-4. Guard-Ring Schemes

Submit Document Feedback

#### 7.1.3 Noise Performance

The noise specifications in operational amplifier circuits are greatly dependent on the current in the first-stage differential amplifier. The low input bias-current requirements of the TLV232x result in a very low noise current, which is insignificant in most applications. This feature makes the device especially favorable over bipolar devices when using values of circuit impedance greater than  $50k\Omega$  because bipolar devices exhibit greater noise currents.

#### 7.1.4 Feedback

Operational amplifier circuits nearly always employ feedback, and because feedback is the first prerequisite for oscillation, caution is appropriate. Most oscillation problems result from driving capacitive loads and ignoring stray input capacitance. A small-value capacitor connected in parallel with the feedback resistor is an effective remedy (see Figure 7-5). The value of this capacitor is optimized empirically.



Figure 7-5. Compensation for Input Capacitance

#### 7.1.5 Electrostatic-Discharge Protection

The TLV232x incorporates an internal electrostatic-discharge (ESD) protection circuit that prevents functional failures at voltages up to 2000V as tested under MIL-PRF-38535, Method 3015.2. However, exercise care when handling these devices as exposure to ESD potentially results in the degradation of the device parametric performance. The protection circuit also causes the input bias currents to be temperature dependent and have the characteristics of a reverse-biased diode.

#### 7.1.6 Latch-Up

Because CMOS devices are susceptible to latch-up due to inherent parasitic thyristors, the TLV232x inputs and outputs are designed to withstand –100mA surge currents without sustaining latch-up. However, use best practices to reduce the chance of latch-up whenever possible. Do not forward bias internal-protection diodes. Do not exceed the supply voltage by more than 300mV for applied input and output voltages. Exercise care when using capacitive coupling on pulse generators. Shunt supply transients by using decoupling capacitors (0.1μF typical) located across the supply rails as close to the device as possible.

The current path established if latch-up occurs is typically between the positive supply rail and ground, and is triggered by surges on the supply lines, voltages on either the output or inputs that exceed the supply voltage, or both. After latch-up occurs, the current flow is limited only by the impedance of the power supply and the forward resistance of the parasitic thyristor and typically results in the destruction of the device. The chance of latch-up occurring increases with increasing temperature and supply voltages.

#### 7.1.7 Output Characteristics

The output stage of the TLV232x is designed to sink and source relatively high amounts of current (see Section 5.10). If the output is subjected to a short-circuit condition, this high-current capability is able to cause device damage under certain conditions. Output current capability increases with supply voltage.

Although the TLV232x possess excellent high-level output voltage and current capability, methods are available to boost this capability, if needed. The simplest method uses a pullup resistor ( $R_P$ ) connected from the output to the positive supply rail (see Figure 7-6). Using this circuit has two disadvantages. First, the NMOS pulldown transistor sinks a comparatively large amount of current. In this circuit, the pulldown transistor behaves like a linear resistor with an on-resistance between approximately  $60\Omega$  and  $180\Omega$ , depending on how hard the operational amplifier input is driven. With very low values of  $R_P$ , a voltage offset from 0V at the output occurs. Secondly, pullup resistor  $R_P$  acts as a drain load to the pulldown transistor. Thus, the gain of the op amp is reduced at output voltage levels where the corresponding pullup transistor is not supplying the output current.



Figure 7-6. Resistive Pullup to Increase VOH



Figure 7-7. Test Circuit for Output Characteristics

All operating characteristics of the TLV232x are measured using a 20pF load. The device drives higher capacitive loads. However, as output load capacitance increases, the resulting response pole occurs at lower frequencies, thereby causing ringing, peaking, or even oscillation (see Figure 7-7 and Figure 7-8). In many cases, adding some compensation in the form of a series resistor in the feedback loop alleviates the problem.



Figure 7-8. Effect of Capacitive Loads

Submit Document Feedback

# 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **8.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

LinCMOS<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (February 1997) to Revision A (July 2025)                                    | Page |
|---|-----------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document      | 1    |
| • | Added Applications, Pin Configuration and Functions, Application and Implementation, Device and     |      |
|   | Documentation Support, and Mechanical, Packaging, and Orderable Information sections                | 1    |
| • | Deleted obsolete TLE2322Y and TLE2324Y devices and associated content from data sheet               | 1    |
| • | Changed minimum supply voltage from 2V to 2.7V in Features, Description, Recommended Operating      |      |
|   | Conditions, Electrical Characteristics, Typical Characteristics, and Single-Supply Operation        | 1    |
| • | Deleted Equivalent Schematic (Each Amplifier) section                                               | 3    |
| • | Added Pin Configuration and Functions section with pin descriptions                                 |      |
| • | Added table note that input bias current and input offset current are specified by characterization | 5    |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | 5    |
| • | Changed minimum input common-mode voltage for T <sub>A</sub> = 25°C from −0.3V to −0.2V             |      |
| • | Changed typical supply current for V <sub>DD</sub> = 3V at T <sub>A</sub> = 25°C from 12μA to 13μA  | 5    |
| • | Changed minimum CMRR for V <sub>DD</sub> = 3V at T <sub>A</sub> = 25°C from 65dB to 61dB            |      |
| • | Changed typical CMRR for V <sub>DD</sub> = 3V at T <sub>A</sub> = 25°C from 88dB to 83dB            |      |
| • | Changed minimum CMRR for V <sub>DD</sub> = 3V across full temp range from 60dB to 59dB              |      |
| • | Changed typical CMRR for V <sub>DD</sub> = 5V at T <sub>A</sub> = 25°C from 94dB to 88dB            |      |
| • | Added table note that input bias current and input offset current are specified by characterization |      |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            |      |
| • | Changed minimum input common-mode voltage for T <sub>A</sub> = 25°C from −0.3V to −0.2V             |      |



| • | Changed typical supply current for V <sub>DD</sub> = 3V at T <sub>A</sub> = 25°C from 24μA to 26μA | <mark>7</mark> |
|---|----------------------------------------------------------------------------------------------------|----------------|
| • | Changed minimum CMRR for V <sub>DD</sub> = 3V at T <sub>A</sub> = 25°C from 65dB to 61dB           | <b>7</b>       |
| • | Changed typical CMRR for V <sub>DD</sub> = 3V from 88dB to 83dB at T <sub>A</sub> = 25°C           | <mark>7</mark> |
|   | Changed minimum CMRR for V <sub>DD</sub> = 3V across full temp range from 60dB to 59dB             |                |
| • | Changed typical CMRR for V <sub>DD</sub> = 5V at T <sub>A</sub> = 25°C from 94dB to 88dB           | 7              |
|   | Updated Figures 5-10, 5-12, 5-23, 5-26, 5-31, and 5-34                                             |                |
|   | Updated description of full-linear and full-peak responses in Full-Power Response                  |                |
|   | Deleted Figure 40 and updated virtual ground generation guidance in Single-supply Operation        |                |
|   | Added guidance concerning changes to input crossover region to <i>Input Characteristics</i>        |                |
|   |                                                                                                    |                |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TLV2322 TLV2324

Submit Document Feedback

www.ti.com 21-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/ MSL rating/ Ball material Peak reflow |                    | Op temp (°C)    | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|----------------------------------------------------|--------------------|-----------------|--------------|
|                       | (1)      | (2)           |                 |                       | (5)  | (4)                                                | (5)                |                 | (6)          |
| TLV2322ID             | Obsolete | Production    | SOIC (D)   8    | -                     | -    | Call TI                                            | Call TI            | -40 to 85       | 23221        |
| TLV2322IDR            | Active   | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85       | 23221        |
| TLV2322IDR.A          | Active   | Production    | null (null)     | 2500   LARGE T&R      | -    | NIPDAU                                             | Level-1-260C-UNLIM | See TLV2322IDR  | 23221        |
| TLV2322IP             | Active   | Production    | PDIP (P)   8    | 50   TUBE             | Yes  | NIPDAU                                             | N/A for Pkg Type   | -40 to 85       | TLV2322IP    |
| TLV2322IP.A           | Active   | Production    | null (null)     | 50   TUBE             | -    | NIPDAU                                             | N/A for Pkg Type   | See TLV2322IP   | TLV2322IP    |
| TLV2322IPWR           | Active   | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85       | TY2322       |
| TLV2322IPWR.A         | Active   | Production    | null (null)     | 2000   LARGE T&R      | -    | NIPDAU                                             | Level-1-260C-UNLIM | See TLV2322IPWR | TY2322       |
| TLV2324ID             | Obsolete | Production    | SOIC (D)   14   | -                     | -    | Call TI                                            | Call TI            | -40 to 85       | TLV2324I     |
| TLV2324IDR            | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85       | TLV2324I     |
| TLV2324IDR.A          | Active   | Production    | null (null)     | 2500   LARGE T&R      | -    | NIPDAU                                             | Level-1-260C-UNLIM | See TLV2324IDR  | TLV2324I     |
| TLV2324IN             | Active   | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                                             | N/A for Pkg Type   | -40 to 85       | TLV2324IN    |
| TLV2324IN.A           | Active   | Production    | null (null)     | 25   TUBE             | -    | NIPDAU                                             | N/A for Pkg Type   | See TLV2324IN   | TLV2324IN    |
| TLV2324IPWR           | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                                             | Level-1-260C-UNLIM | -40 to 85       | TY2324       |
| TLV2324IPWR.A         | Active   | Production    | null (null)     | 2000   LARGE T&R      | -    | NIPDAU                                             | Level-1-260C-UNLIM | See TLV2324IPWR | TY2324       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV2322IDR  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV2322IPWR | TSSOP           | PW                 | 8  | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV2324IDR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV2324IPWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV2322IDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV2322IPWR | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLV2324IDR  | SOIC         | D               | 14   | 2500 | 350.0       | 350.0      | 43.0        |
| TLV2324IPWR | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLV2322IP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV2322IP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV2324IN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TLV2324IN.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |





- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated