SLAS147B - SEPTEMBER 1996 - REVISED OCTOBER 2000

- 8-Bit Resolution
- 2.7-V to 3.6-V V<sub>CC</sub>
- Easy Microprocessor Interface or Stand-Alone Operation
- Operates Ratiometrically or With V<sub>CC</sub> Reference
- 4- or 8-Channel Multiplexer Options With Address Logic
- Input Range 0 V to V<sub>CC</sub> With V<sub>CC</sub> Reference

- Remote Operation With Serial Data Link
- Inputs and Outputs Are Compatible With TTL and MOS
- Conversion Time of 32 μs at f<sub>(CLK)</sub> = 250 kHz
- Functionally Equivalent to the ADC0834 and ADC0838 at 3-V Supply Without the Internal Zener Regulator Network
- Total Unadjusted Error . . . ±1 LSB

## description

These devices are 8-bit successive-approximation analog-to-digital converters, each with an input-configurable multichannel multiplexer and serial input/output. The serial input/output is configured to interface with standard shift registers or microprocessors. Detailed information on interfacing with most popular microprocessors is readily available from the factory.

The TLV0834 (4-channel) and TLV0838 (8-channel) multiplexer is software-configured for single-ended or differential inputs as well as pseudodifferential input assignments. The differential analog voltage input allows for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding of any smaller analog voltage span to the full 8 bits of resolution.

The TLV0834C and TLV0838C are characterized for operation from 0°C to 70°C. The TLV0834I and TLV0838I are characterized for operation from –40°C to 85°C.



#### **AVAILABLE OPTIONS**

|               | PACKAGE                 |                          |                    |           |               |            |  |  |  |  |
|---------------|-------------------------|--------------------------|--------------------|-----------|---------------|------------|--|--|--|--|
| TA            | SMALL<br>OUTLINE<br>(D) | SMALL<br>OUTLINE<br>(DW) | PLASTIC DIP<br>(N) |           | TSSOP<br>(PW) |            |  |  |  |  |
| 0°C to 70°C   | TLV0834CD               | TLV0838CDW               | TLV0834CN          | TLV0838CN | TLV0834CPW    | TLV0838CPW |  |  |  |  |
| -40°C to 85°C | TLV0834ID               | TLV0838IDW               | TLV0834IN          | TLV0838IN | TLV0834IPW    | TLV0838IPW |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## functional block diagram



TLV0834I, TLV0838C,

.V0834I, TLV0838C, TLV0838I ANALOG-TO-DIGITAL CONVERTERS

NOTE A: For the TLC0834, DI is input directly to the D input of SELECT1; SELECT0 is forced to a high.

SLAS147B - SEPTEMBER 1996 - REVISED OCTOBER 2000

## functional description

The TLV0834 and TLV0838 use a sample-data-comparator structure that converts differential analog inputs by a successive-approximation routine. Operation of both devices is similar with the exception of  $\overline{SE}$ , an analog common input, and multiplexer addressing. The input voltage to be converted is applied to a channel terminal and is compared to ground (single ended), to an adjacent input (differential), or to a common terminal (pseudo differential) that can be an arbitrary voltage. The input terminals are assigned a positive (+) or negative (–) polarity. When the signal input applied to the assigned positive terminal is less than the signal on the negative terminal, the converter output is all zeros.

Channel selection and input configuration are under software control using a serial-data link from the controlling processor. A serial-communication format allows more functions to be included in a converter package with no increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter at the analog sensor and communicating serially with the controlling processor. This process returns noise-free digital data to the processor.

A particular input configuration is assigned during the multiplexer-addressing sequence. The multiplexer address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog inputs to be enabled and determines whether the input is single ended or differential. When the input is differential, the polarity of the channel input is assigned. Differential inputs are assigned to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a differential pair. These channels cannot act differentially with any other channel. In addition to selecting the differential mode, the polarity may also be selected. Either channel of the channel pair may be designated as the negative or positive input.

The common input on the TLV0838 can be used for a pseudodifferential input. In this mode, the voltage on the common input is considered to be the negative differential input for all channel inputs. This voltage can be any reference potential common to all channel inputs. Each channel input can then be selected as the positive differential input. This feature is useful when all analog circuits are biased to a potential other than ground.

A conversion is initiated by setting  $\overline{CS}$  low, which enables all logic circuits.  $\overline{CS}$  must be held low for the complete conversion process. A clock input is then received from the processor. On each low-to-high transition of the clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input is the start bit. A 3- to 4-bit assignment word follows the start bit. On each successive low-to-high transition of the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The SAR status output (SARS) goes high to indicate that a conversion is in progress, and DI to the multiplexer shift register is disabled for the duration of the conversion.

An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant bit (MSB) first. After eight clock periods, the conversion is complete and SARS goes low.

The TLV0834 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. When  $\overline{SE}$  is held high on the TLV0838, the value of the LSB remains on the data line. When  $\overline{SE}$  is forced low, the data is then clocked out as LSB-first data. (To output LSB first,  $\overline{SE}$  must first go low, then the data stored in the 9-bit shift register outputs LSB first.) When  $\overline{CS}$  goes high, all internal registers are cleared. At this time, the output circuits go to the high-impedance state. If another conversion is desired,  $\overline{CS}$  must make a high-to-low transition followed by address information.

DI and DO can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This is possible because DI is only examined during the multiplexer-addressing interval and DO is still in the high-impedance state.



## sequence of operation



TLV0834 MUX-ADDRESS CONTROL LOGIC TABLE

|         | MUX ADDRE | CHANNEL NUMBER |     |     |     |     |  |
|---------|-----------|----------------|-----|-----|-----|-----|--|
| SGL/DIF | ODD/EVEN  | SELECT BIT 1   | CH0 | CH1 | CH2 | CH3 |  |
| L       | L         | L              | +   | _   |     |     |  |
| L       | L         | Н              |     |     | +   | _   |  |
| L       | Н         | L              | _   | +   |     |     |  |
| L       | Н         | Н              |     |     | _   | +   |  |
| Н       | L         | L              | +   |     |     |     |  |
| Н       | L         | Н              |     |     | +   |     |  |
| Н       | Н         | L              |     | +   |     |     |  |
| Н       | Н         | Н              |     |     |     | +   |  |

H = high level, L = low level, - or + = terminal polarity for the selected input channel



## sequence of operation (continued)

#### TLV0838





SLAS147B – SEPTEMBER 1996 – REVISED OCTOBER 2000

#### TLV0838 MUX-ADDRESS CONTROL LOGIC TABLE

|         | MUX ADDRESS |     |     |     | SE  | LECTE | D CHA | NNEL | NUMB | ER  |     |     |
|---------|-------------|-----|-----|-----|-----|-------|-------|------|------|-----|-----|-----|
| SGL/DIF | ODD/EVEN    | SEL | ECT |     | 0   |       | 1     |      | 2    |     | 3   | сом |
| 3GL/DIF | ODD/EVEN    | 1   | 0   | CH0 | CH1 | CH2   | CH3   | CH4  | CH5  | CH6 | CH7 |     |
| L       | L           | L   | L   | +   | -   |       |       |      |      |     |     |     |
| L       | L           | L   | Н   |     |     | +     | _     |      |      |     |     |     |
| L       | L           | Н   | L   |     |     |       |       | +    | -    |     |     |     |
| L       | L           | Н   | Н   |     |     |       |       |      |      | +   | _   |     |
| L       | Н           | L   | L   | _   | +   |       |       |      |      |     |     |     |
| L       | Н           | L   | Н   |     |     | _     | +     |      |      |     |     |     |
| L       | Н           | Н   | L   |     |     |       |       | _    | +    |     |     |     |
| L       | Н           | Н   | Н   |     |     |       |       |      |      | _   | +   |     |
| Н       | L           | L   | L   | +   |     |       |       |      |      |     |     | -   |
| н       | L           | L   | Н   |     |     | +     |       |      |      |     |     | -   |
| н       | L           | Н   | L   |     |     |       |       | +    |      |     |     | -   |
| н       | L           | Н   | Н   |     |     |       |       |      |      | +   |     | -   |
| Н       | Н           | L   | L   |     | +   |       |       |      |      |     |     | _   |
| н       | Н           | L   | Н   |     |     |       | +     |      |      |     |     | -   |
| н       | Н           | Н   | L   |     |     |       |       |      | +    |     |     | -   |
| Н       | Н           | Н   | Н   |     |     | _     |       |      |      | _   | +   | _   |

H = high level, L = low level, - or + = polarity of external input

# absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)           |                                | 6.5 V                                     |
|--------------------------------------------------------|--------------------------------|-------------------------------------------|
| Input voltage range: Logic                             |                                | $\dots$ -0.3 V to V <sub>CC</sub> + 0.3 V |
| Analog                                                 |                                | $\dots$ -0.3 V to V <sub>CC</sub> + 0.3 V |
| Input current, I <sub>I</sub>                          |                                | ±5 mA                                     |
| Total input current                                    |                                | ±20 mA                                    |
| Operating free-air temperature range, T <sub>A</sub> : | C suffix                       | 0°C to 70°C                               |
|                                                        | I suffix                       | 40°C to 85°C                              |
| Storage temperature range, T <sub>stq</sub>            |                                | 65°C to 150°C                             |
| Lead temperature 1,6 mm (1/16 inch) from               | case for 10 seconds: N package | 260°C                                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.



SLAS147B - SEPTEMBER 1996 - REVISED OCTOBER 2000

## recommended operating conditions

|                                                         |                                           |     | MIN | NOM | MAX | UNIT |
|---------------------------------------------------------|-------------------------------------------|-----|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub> (see clock frequency of | operating conditions)                     |     | 2.7 | 3.3 | 3.6 | V    |
| High-level input voltage, VIH                           | High-level input voltage, V <sub>IH</sub> |     |     |     |     | V    |
| Low-level input voltage, V <sub>IL</sub>                |                                           |     |     |     | 0.8 | V    |
| Clock frequency, f <sub>(CLK)</sub>                     | V <sub>CC</sub> = 2.7 V                   |     | 10  |     | 250 | kHz  |
| Clock frequency, f(CLK)                                 | V <sub>CC</sub> = 3.3 V                   |     | 10  |     | 600 | kHz  |
| Clock duty cycle (see Note 2)                           | -                                         |     | 40% |     | 60% |      |
| Pulse duration, CS high, t <sub>W</sub>                 |                                           |     | 220 |     |     | ns   |
| Setup time, CS low, SE low, or data valid be            |                                           | 350 |     |     | ns  |      |
| Hold time, data valid after CLK↑, th                    |                                           |     | 90  |     |     | ns   |
| On arcting free air temperature T.                      | C suffix                                  |     | 0   |     | 70  | °C   |
| Operating free-air temperature, T <sub>A</sub>          | I suffix                                  |     | -40 |     | 85  | 0℃   |

NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the recommended duty-cycle range, the minimum pulse duration (high or low) is 1 µs.

# electrical characteristics over recommended range of operating free-air temperature, $V_{CC} = 3.3 \text{ V}$ , $f_{(CLK)} = 250 \text{ kHz}$ (unless otherwise noted)

## digital section

|                               | DADAMETED                          |                         | evertenet                                 | (    | SUFFIX |      | ı    | SUFFIX |     | UNIT |
|-------------------------------|------------------------------------|-------------------------|-------------------------------------------|------|--------|------|------|--------|-----|------|
|                               | PARAMETER                          | I IEST C                | ONDITIONS†                                | MIN  | TYP‡   | MAX  | MIN  | TYP‡   | MAX | UNII |
| V0                            | High-level output voltage          | $V_{CC} = 3 V$          | $I_{OH} = -360  \mu A$                    | 2.8  |        |      | 2.4  |        |     | V    |
| VOH High-level output voltage |                                    | $V_{CC} = 3 V$          | $I_{OH} = -10  \mu A$                     | 2.9  |        |      | 2.8  |        |     | V    |
| VOL                           | Low-level output voltage           | $V_{CC} = 3 V$          | $I_{OL} = 1.6 \text{ mA}$                 |      |        | 0.34 |      |        | 0.4 | V    |
| lіН                           | High-level input current           | V <sub>IH</sub> = 3.6 V |                                           |      | 0.005  | 1    |      | 0.005  | 1   | μΑ   |
| I <sub>I</sub> L              | Low-level input current            | V <sub>IL</sub> = 0     |                                           |      | -0.005 | -1   |      | -0.005 | -1  | μΑ   |
| loh                           | High-level output (source) current | At V <sub>OH</sub> , DO | $= 0 \text{ V}, T_A = 25^{\circ}\text{C}$ | -6.5 | -15    |      | -6.5 | -15    |     | mA   |
| loL                           | Low-level output (sink) current    | At V <sub>OL</sub> , DO | = V <sub>CC</sub> , T <sub>A</sub> = 25°C | 8    | 16     |      | 8    | 16     |     | mA   |
| 1                             | High-impedance-state output        | $V_0 = 3.3 V$           | T <sub>A</sub> = 25°C                     |      | 0.01   | 3    |      | 0.01   | 3   | μА   |
| OZ current (DO or SARS)       |                                    | $V_{O} = 0$ ,           | T <sub>A</sub> = 25°C                     |      | -0.01  | -3   |      | -0.01  | -3  | μΑ   |
| Ci                            | Input capacitance                  |                         |                                           |      |        |      |      | 5      |     | рF   |
| Со                            | Output capacitance                 |                         |                                           |      |        |      |      | 5      |     | рF   |

<sup>†</sup> All parameters are measured under open-loop conditions with zero common-mode input voltage (unless otherwise specified).



<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

SLAS147B - SEPTEMBER 1996 - REVISED OCTOBER 2000

# electrical characteristics over recommended range of operating free-air temperature, $V_{CC} = 3.3 \text{ V}$ , $f_{(CLK)} = 250 \text{ kHz}$ (unless otherwise noted) (continued)

#### analog and converter section

|                       | PARAMETER                                   |             | TEST CONDITIONS†       | MIN                                  | TYP‡ | MAX | UNIT |
|-----------------------|---------------------------------------------|-------------|------------------------|--------------------------------------|------|-----|------|
| VIC                   | Common-mode input voltage                   |             | See Note 3             | -0.05<br>to<br>V <sub>CC</sub> +0.05 |      |     | V    |
|                       |                                             | On channel  | V <sub>I</sub> = 3.3 V |                                      |      | 1   |      |
|                       | Standby input ourrant (ass Note 4)          | Off channel | V <sub>I</sub> = 0     |                                      |      | -1  |      |
| <sup>I</sup> I(stdby) | I(stdby) Standby input current (see Note 4) | On channel  | V <sub>I</sub> = 0     |                                      |      | -1  | μΑ   |
|                       |                                             | Off channel | V <sub>I</sub> = 3.3 V |                                      |      | 1   |      |
| ri(REF)               | Input resistance to REF                     |             |                        | 1.3                                  | 2.4  | 5.9 | kΩ   |

#### total device

| PARAMETER          | MIN TYP‡ | MAX  | UNIT |
|--------------------|----------|------|------|
| ICC Supply current | 0.2      | 0.75 | mA   |

<sup>†</sup> All parameters are measured under open-loop conditions with zero common-mode input voltage.

NOTES: 3. When channel IN- is more positive than channel IN+, the digital output code is 0000 0000. Connected to each analog input are two on-chip diodes that conduct forward current for analog input voltages one diode drop above V<sub>CC</sub>. Care must be taken during testing at low V<sub>CC</sub> levels (3 V) because high-level analog input voltage (3.6 V) can, especially at high temperatures, cause the input diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply voltage by more than 50 mV, the output code is correct. To achieve an absolute 0- to 3.3-V input range requires a minimum V<sub>CC</sub> of 3.25 V for all variations of temperature and load.

4. Standby input currents go in or out of the on or off channels when the A/D converter is not performing conversion and the clock is in a high or low steady-state condition.

# operating characteristics, $V_{CC}$ = 3.3 V, $f_{(CLK)}$ = 250 kHz, $t_r$ = $t_f$ = 20 ns, $T_A$ = 25°C (unless otherwise noted)

|                  | PARAMETER                                    |                   | TEST CONDITIONS§                                     | MIN   | TYP   | MAX  | UNIT             |
|------------------|----------------------------------------------|-------------------|------------------------------------------------------|-------|-------|------|------------------|
|                  | Supply-voltage variation error               |                   | V <sub>CC</sub> = 3 V to 3.6 V                       |       | ±1/16 | ±1/4 | LSB              |
|                  | Total unadjusted error (see Note 5)          |                   | $V_{ref} = 3.3 \text{ V},  T_A = MIN \text{ to MAX}$ |       |       | ±1   | LSB              |
|                  | Common-mode error                            | Differential mode |                                                      | ±1/16 | ±1/4  | LSB  |                  |
|                  | Propagation delay time, output data after    | MSB-first data    | C <sub>I</sub> = 100pF                               |       |       | 500  | ns               |
| <sup>t</sup> pd  | CLK↓ (see Note 6)                            | LSB-first data    | CL = 100pi                                           |       |       | 200  | 115              |
|                  | Output disable time DO or CARC ofter CCT     |                   | $C_L = 10 \text{ pF},  R_L = 10 \text{ k}\Omega$     |       |       | 80   | ns               |
| <sup>t</sup> dis | Output disable time, DO or SARS after CS↑    |                   | $C_L = 100  pF$ , $R_L = 2  k\Omega$                 |       |       | 250  | 115              |
| t <sub>c</sub>   | Conversion time (multiplexer-addressing time | e not included)   |                                                      |       |       | 8    | clock<br>periods |

<sup>§</sup> All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.

6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response time.



<sup>‡</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Data-Input Timing



Figure 2. Data-Output Timing

#### PARAMETER MEASUREMENT INFORMATION



NOTE A: C<sub>1</sub> includes probe and jig capacitance.

Figure 3. Output Disable Time Test Circuit and Voltage Waveforms



#### TYPICAL CHARACTERISTICS





LINEARITY ERROR
vs
FREE-AIR TEMPERATURE





#### TYPICAL CHARACTERISTICS



## **OUTPUT CURRENT** FREE-AIR TEMPERATURE 16.5 V<sub>CC</sub> = 3.3 V 16 IOL(DO = 3.3 V)I<sub>O</sub> - Output Current - mA 15.5 -IOH(DO = 0 V)15 -IOH (DO = 2.4 V)14.5 IOL (DO = 0.4 V)14 -50 -25 25 50 75 100 T<sub>A</sub> - Free-Air Temperature - °C



Figure 10

## TYPICAL CHARACTERISTICS



Figure 11. Differential Nonlinearity With Output Code



Figure 12. Integral Nonlinearity With Output Code



Figure 13. Total Unadjusted Error With Output Code



www.ti.com

30-Jun-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TLV0834CD             | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0834C         |
| TLV0834CD.A           | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0834C         |
| TLV0834CDR            | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0834C         |
| TLV0834CDR.A          | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0834C         |
| TLV0834CPW            | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TV0834           |
| TLV0834CPW.A          | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TV0834           |
| TLV0834CPWR           | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TV0834           |
| TLV0834CPWR.A         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TV0834           |
| TLV0834ID             | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0834I         |
| TLV0834ID.A           | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0834I         |
| TLV0834IDR            | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0834I         |
| TLV0834IDR.A          | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0834I         |
| TLV0834IN             | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -            | TLV0834IN        |
| TLV0834IN.A           | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLV0834IN        |
| TLV0834IPW            | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TY0834           |
| TLV0834IPW.A          | Active     | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TY0834           |
| TLV0834IPWR           | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TY0834           |
| TLV0834IPWR.A         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TY0834           |
| TLV0834IPWRG4         | Active     | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TY0834           |
| TLV0838CDW            | Active     | Production    | SOIC (DW)   20  | 25   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0838C         |
| TLV0838CDW.A          | Active     | Production    | SOIC (DW)   20  | 25   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0838C         |
| TLV0838CDWR           | Active     | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -            | TLV0838C         |
| TLV0838CDWR.A         | Active     | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TLV0838C         |
| TLV0838CN             | Active     | Production    | PDIP (N)   20   | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -            | TLV0838CN        |
| TLV0838CN.A           | Active     | Production    | PDIP (N)   20   | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLV0838CN        |
| TLV0838CPW            | Active     | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TLV0838C         |
| TLV0838CPW.A          | Active     | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TLV0838C         |
| TLV0838CPWR           | Active     | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TLV0838C         |
| TLV0838CPWR.A         | Active     | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TLV0838C         |



-40 to 85

-40 to 85

-40 to 85

30-Jun-2025

TLV0838I

TLV0838I

TLV0838I



TLV0838IPW.A

TLV0838IPWR

TLV0838IPWR.A

www.ti.com

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| TLV0838IDW            | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -            | TLV0838I     |
| TLV0838IDW.A          | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLV0838I     |
| TLV0838IDWR           | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -            | TLV0838I     |
| TLV0838IDWR.A         | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLV0838I     |
| TLV0838IPW            | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLV0838I     |

Yes

Yes

Yes

**NIPDAU** 

**NIPDAU** 

NIPDAU

Level-1-260C-UNLIM

Level-1-260C-UNLIM

Level-1-260C-UNLIM

70 | TUBE

2000 | LARGE T&R

2000 | LARGE T&R

Active

Active

Active

Production

Production

Production

TSSOP (PW) | 20

TSSOP (PW) | 20

TSSOP (PW) | 20

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jun-2025



www.ti.com 23-May-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV0834CDR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV0834CPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV0834IDR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV0834IPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV0838CDWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TLV0838CPWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TLV0838IDWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| TLV0838IPWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com 23-May-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TLV0834CDR  | SOIC         | D               | 14   | 2500 | 350.0       | 350.0      | 43.0        |  |
| TLV0834CPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |
| TLV0834IDR  | SOIC         | D               | 14   | 2500 | 350.0       | 350.0      | 43.0        |  |
| TLV0834IPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |
| TLV0838CDWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |
| TLV0838CPWR | TSSOP        | PW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |
| TLV0838IDWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |
| TLV0838IPWR | TSSOP        | PW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |



www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLV0834CD    | D            | SOIC         | 14   | 50  | 505.46 | 6.76   | 3810   | 4      |
| TLV0834CD.A  | D            | SOIC         | 14   | 50  | 505.46 | 6.76   | 3810   | 4      |
| TLV0834CPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TLV0834CPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TLV0834ID    | D            | SOIC         | 14   | 50  | 505.46 | 6.76   | 3810   | 4      |
| TLV0834ID.A  | D            | SOIC         | 14   | 50  | 505.46 | 6.76   | 3810   | 4      |
| TLV0834IN    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TLV0834IN.A  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TLV0834IPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TLV0834IPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| TLV0838CDW   | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TLV0838CDW.A | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TLV0838CN    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| TLV0838CN.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| TLV0838CPW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TLV0838CPW.A | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TLV0838IDW   | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TLV0838IDW.A | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| TLV0838IPW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TLV0838IPW.A | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated