

## THVD8000 RS-485 Transceiver with OOK Modulation for Power Line Communication

#### 1 Features

- 3-V 5.5-V supply voltage
- Half-duplex communication
  - Up to 500 kbps data rate with  $f_0$  / bps = 10
  - Higher data rates are possible with f<sub>0</sub> / bps < 10</li>
- RS-485 electrical signaling with on-off keying (OOK) modulation
- Pin selectable carrier frequency: 125 kHz 5 MHz
- Spread spectrum clocking for excellent EMI performance
- Polarity free
- TX timeout to avoid stuck bus conditions
- Operational common-mode range: -7 V to 12 V
- Bus I/O protection
  - ± 18-V DC fault protection
  - ± 16 kV HBM ESD
  - ± 8 kV IEC 61000-4-2 contact discharge
  - ± 15 kV IEC 61000-4-2 air gap discharge
  - ± 4 kV IEC 61000-4-4 fast transient burst
- Extended temperature range: -40°C to 125°C
- 8-Pin SOT-23 package for space constrained applications

## 2 Applications

- **HVAC** systems
- **Building automation**
- Factory automation & control
- **Appliances**
- Lighting
- Grid infrastructure
- Power delivery

## 3 Description

THVD8000 is an RS-485 transceiver with on-off keying (OOK) modulation and demodulation built in for power line communication. Modulating data onto existing power lines allows power delivery and data communication to share a common pair of wires, resulting in a significant reduction of the system cost.

A pin programmable interface simplifies the system design. The carrier frequency can be adjusted by changing an external resistor on the F SET pin. A broad range of carrier frequencies gives the system designer the flexibility to choose the external inductors and capacitors. In addition, OOK modulation operates with immunity to data polarity for ease of system installations.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| THVD8000    | SOT-23 (8)             | 2.90 mm × 1.60 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Simplified Schematic** 



## **Table of Contents**

| 1 Features                            | 1 8.2 Functional Block Diagrams        | . 14 |
|---------------------------------------|----------------------------------------|------|
| 2 Applications                        |                                        |      |
| 3 Description                         |                                        |      |
| 4 Revision History                    |                                        | . 17 |
| 5 Pin Configuration and Functions     |                                        |      |
| 6 Specifications                      |                                        |      |
| 6.1 Absolute Maximum Ratings          |                                        | . 19 |
| 6.2 ESD Ratings                       |                                        |      |
| 6.3 ESD Ratings - IEC Specifications  | 4 11.1 Layout guidelines               | . 20 |
| 6.4 Recommended Operating Conditions  |                                        |      |
| 6.5 Thermal Information               | 5 12 Device and Documentation Support  | 21   |
| 6.6 Electrical Characteristics        |                                        |      |
| 6.7 Power Dissipation Characteristics |                                        |      |
| 6.8 Switching Characteristics         |                                        | . 21 |
| 6.9 Typical Characteristics           |                                        | .21  |
| 7 Parameter Measurement Information   | 9 12.5 Electrostatic Discharge Caution | .21  |
| 8 Detailed Description1               |                                        | .21  |
| 8.1 Overview                          |                                        |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (May 2020) to Revision A (March 2021)

Page



# **5 Pin Configuration and Functions**



Figure 5-1. DRL Package, 8-Pin SOT-23, Top View

**Table 5-1. Pin Functions** 

| F               | PIN | l/O              | DESCRIPTION                                                                                              |
|-----------------|-----|------------------|----------------------------------------------------------------------------------------------------------|
| NAME            | NO. |                  | DESCRIPTION                                                                                              |
| R               | 1   | Digital output   | Receive data output                                                                                      |
| MODE            | 2   | Digital input    | Transmit/receive mode selection. Low = receive mode; High = transmit mode. 2-M $\Omega$ pull-down to GND |
| F_SET           | 3   | Analog input     | Carrier frequency selection. Use a resistor to GND to select a frequency.                                |
| D               | 4   | Digital input    | Driver data input, 2-M $\Omega$ pull-up to $V_{CC}$                                                      |
| GND             | 5   | Ground           | Device ground                                                                                            |
| Α               | 6   | Bus input/output | Bus I/O port A (complementary to B)                                                                      |
| В               | 7   | Bus input/output | Bus I/O port B (complementary to A)                                                                      |
| V <sub>CC</sub> | 8   | Power            | 3.3-V to 5-V device supply                                                                               |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

See (1)

|                                 |                                                                | MIN  | MAX | UNIT |
|---------------------------------|----------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>                 | Supply voltage                                                 | -0.5 | 7   | V    |
| V <sub>L</sub>                  | Input voltage at any logic pin (D, MODE or F_SET)              | -0.3 | 5.7 | V    |
| V <sub>A</sub> , V <sub>B</sub> | Voltage at A or B inputs (differential or with respect to GND) | -18  | 18  | V    |
| Io                              | Receiver output current                                        | -24  | 24  | mA   |
| TJ                              | Junction temperature                                           |      | 170 | °C   |
| T <sub>STG</sub>                | Storage temperature                                            | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Section 6.4 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                |                     | VALUE   | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|---------------------|---------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | A and B pins to GND | ±16,000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC 33-00 107                          | All pins            | ±4,000  | V    |
| (ESD)              |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | All pins            | ±1,500  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 ESD Ratings - IEC Specifications

|                    |                         |                                                              | VALUE   | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------|---------|------|
|                    |                         | IEC 61000-4-2 ESD contact discharge, A and B pins to GND     | ±8,000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 ESD air gap discharge, A and B pins to GND     | ±15,000 | V    |
|                    |                         | IEC 61000-4-4 electrical fast transient, A and B pins to GND | ±4,000  |      |

### **6.4 Recommended Operating Conditions**

|                     |                                                |                                | MIN | NOM MAX                                                                  | UNIT |
|---------------------|------------------------------------------------|--------------------------------|-----|--------------------------------------------------------------------------|------|
| V <sub>CC</sub>     | Supply voltage                                 |                                | 3   | 5.5                                                                      | V    |
| V <sub>ID</sub>     | Input differential voltage (A and B pins)      |                                | -7  | 12                                                                       | V    |
| V <sub>CM</sub>     | Operational common mode voltage (A and B pins) |                                | -7  | 12                                                                       | V    |
| V <sub>IH</sub>     | High-level input voltage (D and MODE pin       | s)                             | 2   | V <sub>CC</sub>                                                          | V    |
| V <sub>IL</sub>     | Low-level input voltage (D and MODE pine       | 5)                             | 0   | 0.8                                                                      | V    |
| L                   | Output current                                 | Driver                         | -60 | 60                                                                       | A    |
| lo                  | Output current                                 | Receiver                       | -4  | 3 5.5  -7 12  -7 12  2 V <sub>CC</sub> 0 0.8  -60 60  -4 4  1.5 80  -2 2 | mA   |
| R <sub>F_SET</sub>  | Carrier frequency selection resistor           |                                | 1.5 | 80                                                                       | kΩ   |
| $\Delta R_{F\_SET}$ | Carrier frequency selection resistor tolerar   | nce                            | -2  | 2                                                                        | %    |
| 1/t <sub>UI</sub>   | Data rate                                      | Modulation mode <sup>(1)</sup> |     | f <sub>0</sub> / 10                                                      | bps  |
| C <sub>F_SET</sub>  | Recommended load capacitance on F_SE           | T pin                          |     | 100                                                                      | pF   |
| T <sub>A</sub>      | Operating ambient temperature                  |                                | -40 | 125                                                                      | °C   |

(1) f<sub>0</sub> is the carrier frequency (in Hz) set by the external resistor between F\_SET and GND pins.

Product Folder Links: *THVD8000* 

### **6.5 Thermal Information**

|                               |                                            | THVD8000     |      |
|-------------------------------|--------------------------------------------|--------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                            | DDF (SOT-23) | UNIT |
|                               |                                            | 8 PINS       |      |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance     | 106.6        | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance  | 38.4         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance       | 29.9         | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter | 29.5         | °C/W |
| ΨЈВ                           | Junction-to-top characterization parameter | 29.5         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report.

### **6.6 Electrical Characteristics**

Over operating free-air temperature range (unless otherwise noted). All typical values are measured at 25°C and supply voltage of  $V_{CC} = 5 \text{ V}$ .

|                     | PARAMETER                                                       | TEST CONDITION                                                                   | NS                                             | MIN  | TYP                 | MAX | UNIT |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------|------|---------------------|-----|------|
| Driver              |                                                                 |                                                                                  |                                                |      |                     |     |      |
|                     |                                                                 | R <sub>L</sub> = 60 Ω, −7 V ≤ V <sub>test</sub> ≤ 12 V,<br>Measured at 2nd pulse | See Figure 7-1                                 | 1.5  | 3.5                 |     |      |
| V <sub>OD</sub>     | Driver differential output voltage magnitude                    | $R_L$ = 100 $\Omega$ , $C_L$ = 50 pF, Measured at 2nd pulse                      | See Figure 7-1                                 | 2    | 4                   |     | V    |
|                     |                                                                 | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, Measured at 2nd pulse                       | See Figure 7-1                                 | 1.5  | 3.5                 |     |      |
| V <sub>oc</sub>     | Steady state common-mode output voltage                         | R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 50 pF                                    | See Figure 7-2                                 | 1    | V <sub>CC</sub> / 2 | 3   | V    |
| ΔV <sub>OC</sub>    | Change in differential driver common-mode output voltage        | R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 50 pF                                    | See Figure 7-2                                 | -160 |                     | 160 | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-<br>mode output voltage              | $R_L$ = 60 $\Omega$ , $C_L$ = 50 pF, $V_{CC}$ = 3.3 V and $V_{CC}$ = 5V          | See Figure 7-2                                 |      | 425                 |     | mV   |
| I <sub>os</sub>     | Driver short-circuit output current                             | MODE = $V_{CC}$ , $-7 \text{ V} \leq [V_A \text{ or } V_B] \leq 1$               | 2 V                                            | -250 |                     | 250 | mA   |
|                     | Minimum carrier frequency <sup>(1)</sup>                        | $R_{F\_SET} = 77 \text{ k}\Omega$                                                | O Finance 7.0                                  |      | 125                 |     | kHz  |
| f <sub>0</sub>      | Maximum carrier frequency <sup>(1)</sup>                        | $R_{F\_SET}$ = 1.5 k $\Omega$                                                    | See Figure 7-3                                 |      | 5                   |     | MHz  |
| DCD <sub>f0</sub>   | Carrier frequency duty cycle distortion                         | Measured over the full range of f <sub>0</sub>                                   |                                                | -2   |                     | 2   | %    |
| $\Delta f_0$        | Carrier frequency tolerance                                     | Measured with a ±2% tolerant R <sub>F_S</sub>                                    | easured with a ±2% tolerant R <sub>F SET</sub> |      |                     | 25  | %    |
| $\Delta f_{SSC}$    | Variation of the carrier frequency for spread spectrum clocking | Measured across the full carrier fre-                                            | quency range                                   |      | ±5                  |     | %    |
| f <sub>SSC</sub>    | Spread spectrum clock rate                                      |                                                                                  |                                                |      | 30                  |     | kHz  |



Over operating free-air temperature range (unless otherwise noted). All typical values are measured at  $25^{\circ}$ C and supply voltage of  $V_{CC} = 5 \text{ V}$ .

|                       | PARAMETER                                                | TEST CONDITIO                                                         | NS                                                                                              | MIN                   | TYP                   | MAX | UNIT |
|-----------------------|----------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----|------|
| Receiver              |                                                          |                                                                       |                                                                                                 |                       |                       |     |      |
|                       | Bus input current in receive                             | MODE - CND V - 0 V or 5 5 V                                           | V <sub>I</sub> = 12 V                                                                           |                       | 75                    | 125 |      |
| l <sub>l</sub>        | mode                                                     | MODE = GND, $V_{CC}$ = 0 V or 5.5 V                                   | V <sub>I</sub> = -7 V                                                                           | -97                   | -70                   |     | μA   |
|                       | OOK signal differential swing                            |                                                                       | 125 kHz                                                                                         |                       |                       | 225 |      |
| / <sub>MAG_ZERO</sub> | (magnitude) to detect a zero at                          | gnitude) to detect a zero at                                          | 1 MHz                                                                                           |                       |                       | 150 | mV   |
|                       | the R output                                             |                                                                       | 5 MHz                                                                                           |                       |                       | 115 |      |
|                       | OOK signal differential swing                            |                                                                       | 125 kHz                                                                                         | 20                    |                       |     |      |
| V <sub>MAG_ONE</sub>  | (magnitude) to detect a one at                           | MODE = GND, over full common mode range                               | 1 MHz                                                                                           | 10                    |                       |     | mV   |
|                       | the R output                                             | - Incus range                                                         | 5 MHz                                                                                           | 10                    |                       |     |      |
|                       |                                                          |                                                                       | 125 kHz                                                                                         | 40                    |                       |     |      |
| V <sub>MAG_HYS</sub>  | Receiver differential input voltage threshold hysteresis |                                                                       | 1 MHz                                                                                           | 20                    |                       |     | mV   |
|                       | Voltage threshold hysteresis                             |                                                                       | 5 MHz                                                                                           | 20                    |                       |     |      |
| Logic / Contr         | ol Pins                                                  |                                                                       |                                                                                                 |                       |                       |     |      |
| I <sub>IN</sub>       | Input current (D, MODE)                                  | $V_O = 0 \text{ V or } V_{CC}$                                        |                                                                                                 | <b>-</b> 5            |                       | 5   | μA   |
| I <sub>IN</sub>       | Input current (F_SET)                                    | $V_O = V_{CC}$                                                        |                                                                                                 |                       |                       | 55  | μA   |
|                       | Output voltage (F_SET)                                   | I <sub>O</sub> = 0 mA                                                 |                                                                                                 |                       | 1.4                   |     | V    |
| V <sub>O</sub>        | Output voltage (F_3E1)                                   | $1.5 \text{ k}\Omega \le \text{R}_{\text{PD}} \le 78 \text{ k}\Omega$ |                                                                                                 |                       | 785                   |     | mV   |
| V <sub>OH</sub>       | Receiver high-level output voltage                       | I <sub>OH</sub> = -4 mA                                               |                                                                                                 | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> - 0.2 |     | ٧    |
| V <sub>OL</sub>       | Receiver low-level output voltage                        | I <sub>OL</sub> = 4 mA                                                |                                                                                                 |                       | 0.2                   | 0.4 | V    |
| I <sub>OZ</sub>       | Receiver high-impedance output current                   | V <sub>O</sub> = 0 V or V <sub>CC</sub> , MODE = 0                    |                                                                                                 | -1                    |                       | 1   | μA   |
| Device                |                                                          |                                                                       |                                                                                                 |                       |                       |     |      |
|                       | Cumhi current (quiescent)                                | Transmit mode                                                         | D = V <sub>CC</sub> , MODE<br>= V <sub>CC</sub> , resistor<br>between F_SET<br>and GND, no load |                       | 3.1                   | 5   | A    |
| Icc                   | Supply current (quiescent)                               | Receive mode                                                          | D = V <sub>CC</sub> , MODE<br>= GND, resistor<br>between F_SET<br>and GND, no load              |                       | 4                     | 6   | mA   |
| T <sub>SD</sub>       | Thermal shutdown temperature                             |                                                                       |                                                                                                 | 160                   | 170                   | 185 | °C   |
| T <sub>HYS</sub>      | Thermal shutdown hysteresis                              |                                                                       |                                                                                                 |                       | 11                    | 15  | °C   |

<sup>(1)</sup> See OOK modulation section for the complete carrier frequency range

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## **6.7 Power Dissipation Characteristics**

Over operating free-air temperature range (unless otherwise noted). All typical values are measured at  $25^{\circ}$ C and supply voltage of  $V_{CC} = 5 \text{ V}$ .

| PARAMETER         |                        | TEST CONDITIONS                                                                                                                  |                                                                     | MIN | TYP | MAX | UNIT |
|-------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| PD <sub>OOK</sub> | Chip power dissipation | MODE = V <sub>CC</sub> , R <sub>L</sub> =<br>MODE = V <sub>CC</sub> , R <sub>L</sub> =<br>graph of the following formula is data |                                                                     | 60  | 80  | mW  |      |
| PDOOK             | Crip power dissipation | $60 \Omega$ , no C <sub>L</sub> , see Figure 2                                                                                   | f <sub>0</sub> = 5 MHz, 500 kHz<br>(1Mbps) clock pattern as<br>data |     | 90  | 125 | mW   |

## **6.8 Switching Characteristics**

Over operating free-air temperature range (unless otherwise noted). All typical values are measured at  $25^{\circ}$ C and supply voltage of  $V_{CO} = 5$  V

|                                     | PARAMETER                                                 | TES                                                              | ST CONDITIONS                                                                                   | MIN | TYP | MAX    | UNIT   |
|-------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|--------|--------|
| Driver                              |                                                           |                                                                  |                                                                                                 |     |     |        |        |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise and fall times            | 3                                                                |                                                                                                 |     | 10  | 30     | ns     |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 50 pF,<br>See Figure 7-4 |                                                                                                 | 1.2 | 2.5 | Clocks |        |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                                                                  |                                                                                                 |     | 0.3 | 2.5    | Clocks |
| Receiver                            |                                                           |                                                                  |                                                                                                 |     |     |        |        |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise and fall times                       | ceiver output rise and fall times                                |                                                                                                 |     | 1.5 | 16     | ns     |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | C <sub>L</sub> = 15 pF, See Figure                               |                                                                                                 | 4   | 6.5 | Clocks |        |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                                                  |                                                                                                 |     | 1.1 | 3      | CIOCKS |
| Device                              |                                                           |                                                                  |                                                                                                 |     |     |        |        |
| t <sub>TX-RX_OOK</sub>              | Transmit to receive mode change delay, OOK mode           | For all R <sub>FSET</sub>                                        | Worst case of $t_{TX}$ .  RX_OOK_ZERO and $t_{TX}$ .  RX_OOK_ONE. See Figure 7-6 and Figure 7-7 |     |     | 14     | clocks |
| t <sub>RX-TX_OOK</sub>              | Receive to transmit mode change delay, OOK mode           | For all R <sub>FSET</sub>                                        | See Figure 7-8                                                                                  |     |     | 12     | clocks |
| t <sub>TX_TIMEOUT</sub>             | Transmit timeout delay                                    | •                                                                |                                                                                                 | 60  | 110 |        | s      |



# **6.9 Typical Characteristics**





## 7 Parameter Measurement Information



Figure 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 7-2. Measurement of Driver Differential and Common-Mode Outputs





Figure 7-3. Measurement of Carrier Frequency



Figure 7-4. Measurement of Driver Switching Characteristics

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated







Figure 7-5. Measurement of Receiver Characteristics







Figure 7-6. Transmit to Receive Mode Change with Low Output





Figure 7-7. Transmit to Receive Mode Change with High Output

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated





Figure 7-8. Receive to Transmit Mode Change



### 8 Detailed Description

### 8.1 Overview

THVD8000 enables power line communication using RS-485 physical layer signaling. An integrated OOK modulator enables RS-485 data to be directly coupled onto existing power cables via series capacitors without any updates to the MCU or the controller. The THVD8000 receiver extracts the data from the power cables through series capacitors by using a precise bandpass filter and a demodulator.

## 8.2 Functional Block Diagrams



## 8.3 Feature Description

#### 8.3.1 OOK Modulation with F SET pin

Data at the D input is modulated with the carrier frequency ( $f_0$ ) via the F\_SET pin. Figure 8-1 illustrates the modulation scheme. A high level at the D input is driven to the mid-level with zero differential voltage ( $V_{OD}$ ). A low level at the D input is modulated at the carrier frequency. It is recommended to use a carrier frequency that is 10x higher than the data rate. Higher data rates are possible at the expense of increased pulse width distortion with the use of lower ratios.



Figure 8-1. OOK Modulation Scheme

 $f_0$  is programmable by changing the external resistor ( $R_{F\_SET}$ ) value connected to ground. Table 8-1 shows the carrier frequency for the each recommended resistor value.

Table 8-1. OOK fo versus RF SET

|                         | 11 0 0 11 10 10 10 11 11 12 11 |
|-------------------------|--------------------------------|
| R <sub>F_SET</sub> (kΩ) | OOK f <sub>0</sub> (kHz)       |
| 77                      | 125                            |
| 50                      | 187.5                          |
| 19                      | 500                            |

Submit Document Feedback

| Table 8-1. OOK | f <sub>0</sub> versus R <sub>F_SI</sub> | <sub>≣T</sub> (continued) |
|----------------|-----------------------------------------|---------------------------|
|----------------|-----------------------------------------|---------------------------|

| $R_{F\_SET}$ (k $\Omega$ ) | OOK f <sub>0</sub> (kHz) |
|----------------------------|--------------------------|
| 12.5                       | 750                      |
| 9.3                        | 1000                     |
| 4.4                        | 2000                     |
| 1.5                        | 5000                     |

The oscillator used to generate the carrier frequency features spread spectrum clocking to reduce emissions.

#### 8.3.2 OOK Demodulation

The OOK signal received at the A and B inputs go through a bandpass filter and a peak detector to regenerate the original data stream. Figure 8-2 shows the OOK input and the R output waveforms. The bandpass filter characteristics will adapt to optimal settings automatically based on the carrier frequency, set via  $R_{F\ SET}$ .



Figure 8-2. OOK Demodulation

#### 8.3.3 Transmitter Timeout

The driver path incorporates a timeout feature to prevent a faulty node from occupying the bus indefinitely in a multi-drop application.

The driver stops transmitting and the outputs will go high impedance if the D input doesn't detect an edge (either rising or falling) for longer than  $t_{TX\_TIMEOUT}$ . One of the following events brings the device back to normal operation.

- Any edge at D input
- Toggle MODE pin

The transmit path resumes operation within t<sub>MODE</sub>.

#### 8.3.4 Polarity Free Operation

THVD8000 is immune to A and B polarity at the receiver input in OOK mode. The receiver data comparator only checks for the receive input signal magnitude, ignoring the polarity, to determine its logic level. Note that reversing the polarity does result in degraded pulse width distortion.

#### 8.3.5 Glitch Free Mode Change

The device incorporates a delay of up to  $t_{MODE}$  when changing the state of the MODE pin. This feature ensures that there are no glitches at the A, B and R outputs when transitioning between transmit and receive modes.

## 8.3.6 Integrated IEC ESD and EFT Protection

Internal ESD protection circuits protect the transceiver against electrostatic discharges (ESD) according to IEC 61000-4-2 of up to ±8 kV contact and against electrical fast transients (EFT) according to IEC 61000-4-4 of up to ±4 kV. This integrated protection eliminates the need of external components reducing the system BOM.



#### 8.4 Device Functional Modes

Table 8-2. THVD8000 Functional Modes

| F_SET Configuration                     | Device Functional Mode                        |
|-----------------------------------------|-----------------------------------------------|
| $R_{F\_SET}$ between $F\_SET$ and $GND$ | OOK mode, $f_0$ set by the $R_{F\_SET}$ value |
| F_SET at high impedance                 |                                               |
| F_SET at V <sub>CC</sub>                | Invalid, not recommended for normal operation |
| F_SET short to GND                      |                                               |

#### 8.4.1 OOK Mode

Data at the D input is modulated with the carrier frequency set by the  $R_{F\_SET}$  value when the device is transmitting (MODE =  $V_{CC}$ ). See Section 8.3.1 section for more details. In receiving (MODE = GND), the device expects an OOK modulated signal at the A and B inputs. The data is demodulated and sent out via R pin. See Section 8.3.2 section for more details.

Table 8-3. Driver function table for OOK mode

| INPUTS                             |        |        | OUT                     | FUNCTION                |                                                         |
|------------------------------------|--------|--------|-------------------------|-------------------------|---------------------------------------------------------|
| F_SET                              | MODE   | D      | Α                       | В                       |                                                         |
| R <sub>F_SET</sub> (See Table 8-1) | Н      | H or Z | Bias to V <sub>CM</sub> | Bias to V <sub>CM</sub> | Driver is actively biased to V <sub>CM</sub> on the bus |
|                                    | Н      | L      | Oscillating             | Oscillating             | Bus actively driven at carrier frequency                |
|                                    | L or Z | X      | Z                       | Z                       | Driver disabled, device in receive mode                 |

Table 8-4. Receiver function table for OOK mode

|                                    | INPUTS |                                                                                         | OUTPUT | FUNCTION                                   |  |  |  |  |  |
|------------------------------------|--------|-----------------------------------------------------------------------------------------|--------|--------------------------------------------|--|--|--|--|--|
| F_SET                              | MODE   | Input                                                                                   | R      |                                            |  |  |  |  |  |
| R <sub>F_SET</sub> (See Table 8-1) | L or Z | Oscillating at F_SET and V <sub>ID</sub> > V <sub>MAG_ZERO</sub>                        | L      | Receive valid bus low                      |  |  |  |  |  |
|                                    | L or Z | Oscillating at F_SET and V <sub>MAG_ONE</sub> < V <sub>ID</sub> < V <sub>MAG_ZERO</sub> | ?      | Receive invalid bus, output indeterminate  |  |  |  |  |  |
|                                    | L or Z | Oscillating at F_SET and V <sub>ID</sub> < V <sub>MAG_ONE</sub>                         | н      | Receive valid bus high                     |  |  |  |  |  |
|                                    | L or Z | Z / not oscillating H                                                                   |        | Receive valid bus high                     |  |  |  |  |  |
|                                    | L or Z | OPEN, SHORT, IDLE (V <sub>ID</sub> = 0 V)                                               | Н      | Failsafe high output                       |  |  |  |  |  |
|                                    | Н      | X                                                                                       | Z      | Receiver disabled, device in transmit mode |  |  |  |  |  |

#### 8.4.2 Thermal shutdown (TSD)

The THVD8000 has a protection feature called thermal shutdown. When the junction temperature reaches  $T_{SD}$ , the device enters thermal shutdown protection mode. This mode disables the driver and receiver outputs, which will halt all communication through the device. Normal operation resume once the junction temperature drops out of thermal shutdown, which is typically  $T_{SD}$  -  $T_{HYS}$ .

Product Folder Links: THVD8000

## 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application information

The THVD8000 is able to transmit data over an AC coupled power line pair using On-Off Keying (OOK).

## 9.2 Typical application (OOK mode)

In order to combine data and power over a single pair of wires, capacitors and inductors are used in a bias-tee configuration. High-frequency differential data is AC-coupled onto the bus lines via series capacitances while power is DC-coupled via series inductances. The values of these components will depend on the carrier frequency, number of nodes on the bus, and the power delivery requirements (i.e., voltage and total current sourced or consumed by a given node).

The transmitted differential communication signal is AC-coupled onto the power bus as shown below. This configuration provides the advantage that the power transmitted on the bus has little impact on the differential data, allowing for a wide range of voltage and current scenarios. Typical applications are realized with the THVD8000 transmitting over a power bus of 24VDC or 24VAC with currents from 100mA to 1A, but due to the AC-coupling the THVD8000 does not directly see these voltages. For more information, please refer for the THVD8000 design guide.

In Figure 9-1, there is an optional rectifier network pictured on the bus lines. This network of diodes can ensure that the node is receives power correctly from the bus wires, even if the lines get swapped.

A termination resistance,  $R_T$ , is not required for device functionality but can be useful in improving signal integrity in some applications by reducing reflections that can occur at cable ends.



Figure 9-1. Typical power line network with 2 nodes



#### 9.2.1 Design requirements

The main requirements are the values of the bus capacitors and the power inductors. Both of these values are dependant upon the carrier frequency selected.

#### 9.2.1.1 Carrier frequency

This device uses on-off-keying to transmit binary data on the bus. Please read Section 8.3.1 for detailed information. The modulation and demodulation of the data can result in pulse width distortion due to asymmetries in low-to-high and high-to-low transition times. These asymmetries are due to factors like synchronization of the data to the internal carrier oscillator in the transmit path and the response time of the band-pass filter in the receive path. The impact of these factors can be minimized by choosing a carrier frequency much higher than the data rate required. A frequency ratio of at least 10:1 is recommended.

#### 9.2.2 Detailed design procedure

#### 9.2.2.1 Inductor value selection

It is important to note that the inductor selected must also take power consumption into consideration. The inductor should be sized to handle the maximum anticipated current in addition to the inductance value.

The parallel aggregate impedance should be selected so that the total equivalent impedance at the carrier frequency is  $Z \ge 375~\Omega$ . This assumes RS-485 loading with 60  $\Omega$  termination. If no termination is used in the application, then the total equivalent impedance at the carrier frequency could be reduced to  $Z \ge 60~\Omega$ . These examples assume that termination is used. Equation 1 shows the parallel aggregate impedance equation for inductors  $L_1$  to  $L_n$ . Since the inductance value for each node should be the same, it's simple to determine that each node's impedance should be n times the total equivalent impedance. For example, if there are 4 nodes connected to the bus and the equivalent impedance is 375  $\Omega$ , then each node impedance should be 1,500  $\Omega$ .

$$Z = Z_1 ||Z_2|| ... || Z_n$$
 (1)

To determine the suggested inductance value, Equation 2 can be rearranged to determine  $L_n$ , as shown in Equation 3.

$$Z_n = 2\pi f_0 L_n \tag{2}$$

$$L_n = \frac{Z_n}{2\pi f_0} \tag{3}$$

 $f_0$  is the carrier frequency (OOK frequency) used. If the previous 1.5 k $\Omega$  impedance per node is assumed with a carrier frequency of 1 MHz, the resulting inductance limit is ~240  $\mu$ H per node. Be aware that this is the minimum suggested value per node. Refer to Figure 9-2 as a quick reference on the minimum inductance value to achieve 375  $\Omega$  of total aggregate impedance. This value can be multiplied by the number of nodes on the bus to get the minimum inductance per node. Referring to the previous example, if there are 4 nodes and a carrier frequency of 1 MHz, then the minimum aggregate inductance is about 60  $\mu$ H, which is 240  $\mu$ H when multiplied by 4.

#### 9.2.2.2 Capacitor value selection

Capacitor selection is easier than inductor selection, primarily because capacitance impedance is important to allow higher frequency signals through. However, the capacitor ratings for voltage must be carefully selected to meet the application requirements. Special considerations for hot plug nodes should be made to ensure that voltage transients during hot plugging do not exceed the absolute maximum values. See Section 6.1.

The number of nodes on the bus does not play into the capacitance calculation. The impedance of a capacitor is shown in Equation 4.

$$Z = \frac{1}{2\pi f_0 C} \tag{4}$$

Maintaining  $Z \le 5 \Omega$  keeps the impedance low enough at the carrier frequency to allow data to pass through. If the equation is rearranged to calculate C, the result is shown in Equation 5.

$$C = \frac{1}{2\pi f_0 Z} \tag{5}$$

If the previous example of a 1 MHz carrier frequency is used, then a minimum capacitance value of about 32 nF. For a quick reference, refer to Figure 9-3.

#### 9.2.3 Application Curves



### 10 Power supply recommendations

To ensure reliable operation at all data rates and supply voltages, the supply should be decoupled with a 100 nF to 220 nF ceramic capacitor and a 1  $\mu$ F capacitor (for ESD sensitive designs) located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes.



## 11 Layout

### 11.1 Layout guidelines

Robust and reliable bus node design often requires the use of external transient protection devices in order to protect against surge transients that may occur in industrial environments. Since these transients have a wide frequency bandwidth (from approximately 3 MHz to 300 MHz), high-frequency layout techniques should be applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from propagating across the board.
- 2. Use V<sub>CC</sub> and ground planes to provide low inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance.
- 3. Place F\_SET components near the pin to keep capacitance load below recommended value
- 4. Use a pull up or down resistor on mode to set a default state
- 5. Apply 100-nF to 220-nF decoupling capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART and/or controller ICs on the board.
- 6. Use at least two vias for V<sub>CC</sub> and ground connections of decoupling capacitors and protection devices to minimize effective via inductance.
- 7. Use 1-k $\Omega$  to 10-k $\Omega$  pull-up and pull-down resistors for enable lines to limit noise currents in theses lines during transient events.
- 8. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 9. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

### 11.2 Layout Example



Figure 11-1. Layout Example (OOK)

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## 12 Device and Documentation Support

## 12.1 Device Support

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

#### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins        | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                       |                       |                 | (4)                           | (5)                        |              |                  |
| THVD8000DDFR          | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 8000             |
| THVD8000DDFR.A        | Active | Production    | SOT-23-THIN (DDF)   8 | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 8000             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

PACKAGE MATERIALS INFORMATION

www.ti.com 13-Mar-2021

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |                 | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THVD8000DDFR | SOT-<br>23-THIN | DDF                | 8 | 3000 | 180.0                    | 9.5                      | 3.17       | 3.1        | 1.1        | 4.0        | 8.0       | Q3               |

www.ti.com 13-Mar-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THVD8000DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 184.0       | 184.0      | 19.0        |



PLASTIC SMALL OUTLINE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated