## THS3001 420MHz, High-Speed Current-Feedback Amplifier #### 1 Features - High speed: - 420MHz bandwidth (G = 1, -3dB) - 6500V/µs slew rate - 40ns settling time (0.1%) - High output drive: $I_0 = 100 \text{mA}$ - Excellent video performance - 115MHz bandwidth (0.1dB, G = 2) - 0.01% differential gain - 0.02° differential phase - Low 3mV (max) input offset voltage - Very low distortion: - THD = -96dBc at f = 1MHz - THD = -80dBc at f = 10MHz - Wide range of power supplies: - $V_{CC} = \pm 4.5 V \text{ to } \pm 16 V$ - Evaluation module available ## 2 Applications - Communication - **Imaging** - High-quality video **Harmonic Distortion vs Frequency** ## 3 Description The THS3001 is a high-speed, current-feedback operational amplifier, designed for communication, imaging, and high-quality video applications. This device offers a very fast 6500V/µs slew rate, a 420MHz bandwidth, and a 40ns settling time for large-signal applications requiring excellent transient response. In addition, the THS3001 operates with a very low distortion of -96dBc, making this device an excellent choice for applications such as wireless communication base stations or ultra-fast ADC or DAC buffers. **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | | | |-------------|------------------------|-----------------------------|--|--|--|--| | THS3001 | D (SOIC, 8) | 4.9mm × 6mm | | | | | | 11103001 | DGN (HVSSOP, 8) | 3mm × 4.9mm | | | | | - For more information, Section 10. - The package size (length × width) is a nominal value and includes pins, where applicable. #### **Related Devices** | THS4011 THS4012 | 290MHz VFB high-speed amplifier | |-----------------|---------------------------------| | THS6012 | 500mA CFB high-speed amplifier | | THS6022 | 250mA CFB high-speed amplifier | **Output Amplitude vs Frequency** ## **Table of Contents** | 1 | 7 Application and Implementation | 16 | |----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | • • | | | | | | | 3 | 7.3 Power Supply Recommendations | | | 4 | 7.4 Layout | 22 | | 4 | | | | 4 | | | | | 8.2 Receiving Notification of Documentation Updates. | | | 4 | 8.3 Support Resources | 24 | | 5 | 8.4 Trademarks | 25 | | 7 | 8.5 Electrostatic Discharge Caution | 25 | | | <del>_</del> | | | | • | | | 15 | | | | 15 | Information | 25 | | | | 1 7.1 Application Information. 1 7.2 Typical Applications. 3 7.3 Power Supply Recommendations. 4 7.4 Layout. 4 8 Device and Documentation Support. 4 8.1 Device Support. 4 8.2 Receiving Notification of Documentation Updates. 4 8.3 Support Resources. 5 8.4 Trademarks. 7 8.5 Electrostatic Discharge Caution. 15 8 Glossary. 15 9 Revision History. 15 10 Mechanical, Packaging, and Orderable | ## 4 Pin Configuration and Functions Figure 4-1. THS3001: D Package, 8-Pin SOIC, or DGN Package, 8-pin HVSSOP (Top View) #### **Table 4-1. Pin Functions** | PIN | | TYPE | DESCRIPTION | | |-----|-------------------|--------|----------------------------------|--| | NO. | NAME | 1175 | DESCRIPTION | | | 1 | NC | _ | No internal connection | | | 2 | IN- | Input | Inverting input | | | 3 | IN+ | Input | oninverting input | | | 4 | V <sub>CC</sub> - | Input | legative power-supply connection | | | 5 | NC | _ | No internal connection | | | 6 | OUT | Output | Amplifier output | | | 7 | V <sub>CC+</sub> | Input | ositive power-supply connection | | | 8 | NC | _ | No internal connection | | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNITS | |------------------|------------------------------------------------------------------------------------------|------------------|------------------|-------| | Vcc | Supply voltage, V <sub>CC+</sub> to V <sub>CC-</sub> | | 33 | V | | VI | Input voltage | ±V <sub>CC</sub> | ±V <sub>CC</sub> | V | | Io | Output current | | 175 | mA | | $V_{\text{ID}}$ | Differential input voltage | | ±6 | V | | $T_{J}$ | Maximum junction temperature | | 150 | °C | | T <sub>J</sub> | Maximum junction temperature, continuous operation, long term reliability <sup>(2)</sup> | | 125 | °C | | T <sub>A</sub> | Operating free-air temperature | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 125 | °C | - (1) Operation outside the Absolute Maximum Ratings can cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The maximum junction temperature for continuous operation is limited by package constraints. Operation greater than this temperature can result in reduced reliability and/or lifetime of the device. #### 5.2 ESD Ratings | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | |--------------------|-------------------------|---------------------------------------------------------------------------------|-------|---| | V <sub>(ESD)</sub> | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|---------------|------|-----|-----|------| | V Complements | | Dual-supply | ±4.5 | ±15 | ±16 | V | | V <sub>CC</sub> | Supply voltage | Single-supply | 9 | 30 | 32 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 25 | 85 | °C | #### 5.4 Thermal Information | | | THS | | | |-----------------------|----------------------------------------------|-----------------------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) DGN (HVSSOP) | | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 97.5 | 56.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 38.3 | 78.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | N/A | 29.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | N/A | 4.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | N/A | 29.5 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 12.5 | °C/W | (1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: THS3001 ## **5.5 Electrical Characteristics** at $T_A = 25^{\circ}C$ , $R_L = 150\Omega$ , and $R_F = 1k\Omega$ (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS <sup>(1)</sup> | MIN TYP | MAX | UNIT | |-----------------|-------------------------------------|----------------------------------------------------------|---------------------------------------------------|---------|-----|--------| | DYNAM | IIC PERFORMANCE | ' | | | | | | | | C = 1 D = 1k0 | V <sub>CC</sub> = ±5V | 330 | | | | | | $G = 1$ , $R_F = 1k\Omega$ | V <sub>CC</sub> = ±15V | 420 | | | | | Small-signal bandwidth (-3dB) | G = 2 | $V_{CC} = \pm 5V$ ,<br>$R_F = 750\Omega$ | 300 | | | | | omail oighal bahawaan ( oab) | G - 2 | $V_{CC} = \pm 15V$ ,<br>$R_F = 680\Omega$ | 385 | | | | | | G = 5 | $V_{CC}$ = ±15V,<br>R <sub>F</sub> = 560 $\Omega$ | 350 | | | | BW | Bandwidth for 0.1dB flatness | 0 - 2 | $V_{CC} = \pm 5V$ ,<br>$R_F = 750\Omega$ | 65 | | MHz | | | Full power bandwidth <sup>(2)</sup> | G = 2 | $V_{CC}$ = ±15V,<br>R <sub>F</sub> = 680 $\Omega$ | 55 | | | | | | $V_{CC} = \pm 5V$ , | G = -5 | 65 | | | | | | $V_{O(PP)} = 4V,$<br>$R_L = 500\Omega$ | G = 5 | 62 | | | | | | $V_{CC} = \pm 15V,$ $V_{O(PP)} = 20V,$ $R_L = 500\Omega$ | G = -5 | 32 | | | | | | | G = 5 | 31 | | | | | Slew rate <sup>(1)</sup> | $V_{CC} = \pm 5V$ ,<br>$V_{O(PP)} = 4V$ | G = -5 | 1700 | | - V/μs | | SR | | | G = 5 | 1300 | | | | SIX | | $V_{CC} = \pm 15V,$<br>$V_{O(PP)} = 20V$ | G = -5 | 6500 | | | | | | | G = 5 | 6300 | | | | 4 | Settling time to 0.1% | Gain = -1 | V <sub>CC</sub> = ±15V,<br>0V to 10V Step | 40 | | no | | t <sub>s</sub> | Setting time to 0.1% | Gaiii – – i | VCC = ±5V,<br>0V to 2V Step, | 25 | | ns | | NOISE A | AND DISTORTION PERFORMANCE | | | | | | | THD | Total harmonic distortion | $V_{CC} = \pm 15V, V_{O(PP)} =$ | = 2V, G = 2, f <sub>c</sub> = 10MHz | -80 | | dBc | | V <sub>n</sub> | Input voltage noise | V <sub>CC</sub> = ±5V or ±15V 0 | G = 2, f = 10kHz | 1.6 | | nV/√Hz | | I <sub>np</sub> | Noninverting input current noise | $V_{CC}$ = ±5V or ±15V, f | f = 10kHz, G = 2 | 13 | | pA/√Hz | | I <sub>nn</sub> | Inverting input current noise | $V_{CC}$ = ±5V or ±15V, f | f = 10kHz, G = 2 | 16 | | pA/√Hz | | | | | | | | | ## 5.5 Electrical Characteristics (continued) at $T_A$ = 25°C, $R_L$ = 150 $\Omega$ , and $R_F$ = 1k $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS <sup>(1)</sup> | | MIN | TYP | MAX | UNIT | |------------------|---------------------------------|-----------------------------------------------------------------|-----------------------------|-------|-------|------|-------| | DC PERF | ORMANCE | | | | | | | | . , | | | T <sub>A</sub> = 25°C | | 1 | 3 | ., | | $V_{IO}$ | Input offset voltage | $V_{CC} = \pm 5V \text{ or } \pm 15V$ | T <sub>A</sub> = full range | | | 4 | mV | | | Input offset voltage drift | V <sub>CC</sub> = ±5V or ±15V | | | 5 | | μV/°C | | _ | | $V_{CC} = \pm 5V, V_{O} = \pm 2.5V$ | /, R <sub>L</sub> = 1kΩ | | 1.3 | | - | | $Z_{OL}$ | Open loop transresistance | $V_{CC} = \pm 15V, V_{O} = \pm 7.5$ | | | 2.4 | | МΩ | | | | | T <sub>A</sub> = 25°C | | 2 | 10 | | | I <sub>IB+</sub> | Noninverting input bias current | $V_{CC} = \pm 5V \text{ or } \pm 15V$ | T <sub>A</sub> = full range | | | 15 | μΑ | | | | | T <sub>A</sub> = 25°C | | 1 | 10 | | | $I_{IB-}$ | Inverting input bias current | $V_{CC} = \pm 5V \text{ or } \pm 15V$ $T_A = \text{full range}$ | | | | 15 | μΑ | | INPUT CH | HARACTERISTICS | | | | | | | | | | V <sub>CC</sub> = ±5V | | ±3 | ±3.2 | | | | $V_{ICR}$ | Common-mode input voltage range | $V_{CC} = \pm 15V$ | | ±12.9 | ±13.2 | | V | | | | $V_{CC} = \pm 5V, V_{CM} = \pm 2.5$ | 5V | 62 | 70 | | | | CMRR | Common-mode rejection ratio | $V_{CC} = \pm 15V, V_{CM} = \pm 10V$ | | 65 | 73 | | dB | | R <sub>I+</sub> | Noninverting input resistance | | | | 1.5 | | МΩ | | R <sub>L</sub> | Inverting input resistance | | | | 15 | | Ω | | Cı | Differential input capacitance | | | | 7.5 | | pF | | | CHARACTERISTICS | | | | | | | | | Output voltage swing | V <sub>CC</sub> = +5V | R <sub>L</sub> = 150Ω | ±2.9 | ±3.2 | | | | | | | $R_L = 1k\Omega$ | ±3 | ±3.3 | | l | | Vo | | | R <sub>L</sub> = 150Ω | ±12.1 | ±12.8 | | V | | | | $V_{CC} = \pm 15V$ $R_L = 1k\Omega$ | | ±12.8 | ±13.1 | | | | | | $V_{CC} = \pm 5V$ , $R_L = 20\Omega$ | | | 100 | | | | I <sub>O</sub> | Output current <sup>(2)</sup> | $V_{CC} = \pm 15V, R_L = 75\Omega$ | ! | 85 | 120 | | mA | | Ro | Output resistance | Open loop at 5MHz | | | 10 | | Ω | | POWER | ' | | | | | | | | | | | T <sub>A</sub> = 25°C | | 5.5 | 7.5 | | | | | $V_{CC} = \pm 5V$ | T <sub>A</sub> = full range | | | 8.5 | | | | | | T <sub>A</sub> = 25°C | | 6.6 | 9 | | | I <sub>CC</sub> | Quiescent current | $V_{CC} = \pm 15V$ | T <sub>A</sub> = full range | | | 10 | | | | | | T <sub>A</sub> = 25°C | | 6.9 | 9.5 | | | | | $V_{CC} = \pm 18V$ | T <sub>A</sub> = full range | | | 10.5 | | | | | | T <sub>A</sub> = 25°C | 65 | 76 | | | | | | $V_{CC} = \pm 5V$ | T <sub>A</sub> = full range | 63 | | | | | PSRR | Power supply rejection ratio | | T <sub>A</sub> = 25°C | 69 | 76 | | dB | | | | $V_{CC} = \pm 15V$ $T_A = \text{full range}$ | | 67 | 70 | | | <sup>(1)</sup> Full range = 0°C to 70°C for the THS3001C and -40°C to 85°C for the THS3001I. Product Folder Links: THS3001 <sup>(2)</sup> Observe power dissipation ratings to keep the junction temperature below absolute maximum when the output is heavily loaded or shorted. See Section 7.4.1.2. ## **5.6 Typical Characteristics** ## Table 5-1. Table of Graphs | | | | FIGURE | |-----------------|--------------------------------------------|--------------------------------------|-------------------------------| | V <sub>O</sub> | Output voltage swing | vs Free-air temperature | Figure 5-1 | | I <sub>CC</sub> | Current supply | vs Free-air temperature | Figure 5-2 | | I <sub>IB</sub> | Input bias current | vs Free-air temperature | Figure 5-3 | | V <sub>IO</sub> | Input offset voltage | vs Free-air temperature | Figure 5-4 | | | | vs Common-mode input voltage | Figure 5-5 | | CMRR | Common-mode rejection ratio | vs Common-mode input voltage | Figure 5-6 | | | | vs Frequency | Figure 5-7 | | | Transresistance | vs Free-air temperature | Figure 5-8 | | | Closed-loop output impedance | vs Frequency | Figure 5-9 | | V <sub>n</sub> | Voltage noise | vs Frequency | Figure F 10 | | In | Current noise | vs Frequency | Figure 5-10 | | PSRR | Power supply rejection ratio | vs Frequency | Figure 5-11 | | FORK | | vs Free-air temperature | Figure 5-12 | | SR | Slew rate | vs Output step peak-to-peak | Figure 5-13,<br>Figure 5-14 | | | Normalized slew rate | vs Gain | Figure 5-15 | | | Harmonic distortion | vs Peak-to-peak output voltage swing | Figure 5-16,<br>Figure 5-17 | | | namonic distortion | vs Frequency | Figure 5-18,<br>Figure 5-19 | | | Output amplitude | vs Frequency | Figure 5-20 to<br>Figure 5-24 | | | Normalized output response | vs Frequency | Figure 5-25 to<br>Figure 5-28 | | | Small- and large-signal frequency response | | Figure 5-29,<br>Figure 5-30 | | | Small-signal pulse response | | Figure 5-31,<br>Figure 5-32 | | | Large-signal pulse response | | Figure 5-33 to<br>Figure 5-40 | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 5-15. Normalized Slew Rate vs Gain $V_{S}$ = ±15V, gain = +2, $R_{L}$ = 150 $\Omega$ , $R_{FB}$ = 680 $\Omega$ , $f_{IN}$ = 8MHz Figure 5-16. Harmonic Distortion vs Peak-to-Peak Output Voltage Swing Figure 5-17. Harmonic Distortion vs Peak-to-Peak Output Figure 5-18. Harmonic Distortion vs Frequency Figure 5-20. Output Amplitude vs Frequency Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated $V_S = \pm 5V$ , gain = +5, $R_L = 150\Omega$ , $V_{IN} = 200 \text{mV}_{RMS}$ Figure 5-29. Small- and Large-Signal Frequency Response Figure 5-30. Small- and Large-Signal Frequency Response Figure 5-32. Small-Signal Pulse Response Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **6 Detailed Description** #### 6.1 Overview The THS3001 is a high-speed operational amplifier configured in a current-feedback architecture. The device is built using a 30V, dielectrically isolated, complementary, bipolar process with NPN and PNP transistors possessing $f_Ts$ of several GHz. This configuration implements an exceptionally high-performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. Figure 6-1 shows a simplified schematic. #### 6.2 Functional Block Diagram Figure 6-1. Simplified Schematic #### **6.3 Device Functional Modes** The THS3001 has a single functional mode and can be used with both single-supply or split power-supply configurations. The power-supply voltage must be greater than 9V ( $\pm 4.5V$ ) and less than 32V ( $\pm 16V$ ). ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information #### 7.1.1 Recommended Feedback and Gain Resistor Values The THS3001 is fabricated using Texas Instruments 30V complementary bipolar process, HVBiCOM. This process provides the excellent isolation and extremely high slew rates that result in excellent distortion characteristics. As with all current-feedback amplifiers, the bandwidth of the THS3001 is an inversely proportional function of the value of the feedback resistor (see Figures 26 to 34). Table 7-1 shows the recommended resistors for an optimized frequency response. Use these values as a starting point, and after optimized values are found, use a 1% tolerance resistors to maintain frequency response characteristics. For most applications, a feedback resistor value of $1k\Omega$ is recommended, a good compromise between bandwidth and phase margin that yields a stable amplifier. Table 7-1. Recommended Resistor Values for an Optimized Frequency Response | GAIN | R <sub>F</sub> FOR V <sub>CC</sub> = ±15V | R <sub>F</sub> FOR V <sub>CC</sub> = ±5V | |-------|-------------------------------------------|------------------------------------------| | 1 | 1kΩ | 1kΩ | | 2, –1 | 680Ω | 750Ω | | 2 | 620Ω | 620Ω | | 5 | 560Ω | 620Ω | Consistent with current-feedback amplifiers, increasing the gain is best accomplished by changing the gain resistor, not the feedback resistor. The reason is because the bandwidth of the amplifier is dominated by the feedback resistor value and internal dominant-pole capacitor. The ability to control the amplifier gain independent of the bandwidth constitutes a major advantage of current-feedback amplifiers over conventional voltage-feedback amplifiers. Therefore, after a frequency response is found that is designed for a particular application, adjust the value of the gain resistor to increase or decrease the overall amplifier gain. Finally, make sure to realize the effects of the feedback resistance on distortion. Increasing the resistance decreases the loop gain and increases the distortion. Knowing that decreasing load impedance increases total harmonic distortion (THD) is also important Typically, the third-order harmonic distortion increases more than the second-order harmonic distortion. Product Folder Links: THS3001 #### 7.1.2 Noise Calculations Noise can cause errors on small signals. This problem is especially true for amplifying small signals coming over a transmission line or an antenna. The noise model for current-feedback (CFB) amplifiers is the same as for voltage-feedback (VFB) amplifiers. The only difference between CFB and VFB amplifiers is that CFB amplifiers generally specify different current-noise parameters for each input, whereas VFB amplifiers usually only specify one noise-current parameter. Figure 7-1 shows the noise model. This model includes all of the noise sources as follows: - $e_n$ = Amplifier internal voltage noise (nV/ $\sqrt{Hz}$ ) - IN+ = Noninverting current noise (pA/ $\sqrt{Hz}$ ) - IN— = Inverting current noise (pA/ $\sqrt{Hz}$ ) - e<sub>Rx</sub> = Thermal voltage noise associated with each resistor (e<sub>Rx</sub> = 4 kTR<sub>x</sub>) Figure 7-1. Noise Model The total equivalent input noise density (e<sub>ni</sub>) is calculated by using the following equation: $$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathsf{IN} + \times \mathsf{R}_{S}\right)^{2} + \left(\mathsf{IN} - \times \left(\mathsf{R}_{F} \, \| \, \mathsf{R}_{G}\right)\right)^{2} + 4 \, \mathsf{kTR}_{S} + 4 \, \mathsf{kT}\left(\mathsf{R}_{F} \, \| \, \mathsf{R}_{G}\right)}$$ Where: $k = Boltzmann's \ constant = 1.380658 \times 10^{-23} \\ T = Temperature \ in \ degrees \ Kelvin \ (273 + ^{\circ}C) \\ R_F \mid\mid R_G = Parallel \ resistance \ of \ R_F \ and \ R_G$ (1) To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density $(e_{ni})$ by the overall amplifier gain $(A_V)$ . $$e_{no} = e_{ni} A_V = e_{ni} \left( 1 + \frac{R_F}{R_G} \right)$$ (Noninverting Case) (2) The previous equations show that to keep noise at a minimum, use small-value resistors. As the closed-loop gain is increased (by reducing $R_G$ ), the input noise is reduced considerably because of the parallel resistance term. This result leads to the general conclusion that the most dominant noise sources are the source resistor ( $R_S$ ) and the internal amplifier noise voltage ( $e_n$ ). Noise is summed in a root-mean-squares method; therefore, noise sources smaller than 25% of the largest noise source can be effectively ignored. This threshold can greatly simplify the formula and make noise calculations much easier. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 7.1.3 Slew Rate The slew rate performance of a current-feedback amplifier, like the THS3001, is affected by many different factors. Some of these factors are external to the device, such as amplifier configuration and PCB parasitics, and others are internal to the device, such as available currents and node capacitance. Understanding some of these factors can help the PCB designer arrive at a more optimum circuit with fewer problems. Whether the THS3001 is used in an inverting amplifier configuration or a noninverting configuration can impact the output slew rate. As can be seen from the specification tables as well as some of the figures in this data sheet, slew-rate performance in the inverting configuration is faster than in the noninverting configuration. This is because in the inverting configuration the input terminals of the amplifier are at a virtual ground and do not significantly change voltage as the input changes. Consequently, the time to charge any capacitance on these input nodes is less than for the noninverting configuration, where the input nodes actually do change in voltage an amount equal to the size of the input step. In addition, any PCB parasitic capacitance on the input nodes degrades the slew rate further simply because there is more capacitance to charge. Also, if the supply voltage (V<sub>CC</sub>) to the amplifier is reduced, slew rate decreases because there is less current available within the amplifier to charge the capacitance on the input nodes as well as other internal nodes. Internally, the THS3001 has other factors that impact the slew rate. The amplifiers behavior during the slew-rate transition varies slightly depending upon the rise time of the input. This is because of the way the input stage handles faster and faster input edges. Slew rates (as measured at the amplifier output) of less than about 1500V/µs are processed by the input stage in a linear fashion. Consequently, the output waveform smoothly transitions between initial and final voltage levels. This is shown in Figure 7-2. For slew rates greater than 1500V/µs, additional slew-enhancing transistors present in the input stage begin to turn on to support these faster signals. The result is an amplifier with extremely fast slew-rate capabilities. Figure 7-2 and Figure 7-3 show waveforms for these faster slew rates. The additional aberrations present in the output waveform with these faster-slewing input signals are due to the brief saturation of the internal current mirrors. This phenomenon, which typically lasts less than 20ns, is considered normal operation and is not detrimental to the device in any way. If for any reason this type of response is not desired, then increasing the feedback resistor or slowing down the input-signal slew rate reduces the effect. Product Folder Links: THS3001 #### 7.1.4 Offset Voltage The output offset voltage, $(V_{OO})$ is the sum of the input offset voltage $(V_{IO})$ and both input bias currents $(I_{IB})$ times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: Figure 7-4. Output Offset Voltage Model #### 7.2 Typical Applications #### 7.2.1 General Configurations A common error for the first-time CFB user is the creation of a unity gain buffer amplifier by shorting the output directly to the inverting input. A CFB amplifier in this configuration can oscillate and is *not* recommended. The THS3001, like all CFB amplifiers, *must* have a feedback resistor for stable operation. Additionally, placing capacitors directly from the output to the inverting input is not recommended. This is because, at high frequencies, a capacitor has a low impedance. This results in an unstable amplifier when using a current-feedback amplifier. Because of this, integrators and simple low-pass filters, which are easily implemented on a VFB amplifier, have to be designed slightly differently. If filtering is required, simply place an RC-filter at the noninverting terminal of the operational-amplifier (see Figure 7-5). Figure 7-5. Single-Pole Low-Pass Filter If a multiple-pole filter is required, the use of a Sallen-Key filter can work well with CFB amplifiers. This is because the filtering elements are not in the negative feedback loop and stability is not compromised. A CFB amplifier high slew rate and bandwidth can create accurate signals and help minimize distortion. An example is shown in Figure 7-6. Copyright © 2024 Texas Instruments Incorporated Figure 7-6. 2-Pole Low-Pass Sallen-Key Filter There are two simple ways to create an integrator with a CFB amplifier. The first, shown in Figure 7-7, adds a resistor in series with the capacitor. This is acceptable because at high frequencies, the resistor is dominant and the feedback impedance never drops below the resistor value. The second, shown in Figure 7-8, uses positive feedback to create the integration. Caution is advised because oscillations can occur due to the positive feedback. Figure 7-7. Inverting CFB Integrator Figure 7-8. Noninverting CFB Integrator The THS3001 can also be employed as a good video distribution amplifier. One characteristic of distribution amplifiers is the fact that the differential phase (DP) and the differential gain (DG) are compromised as the number of lines increases and the closed-loop gain increases (see Figures 22 to 25 for more information). Be sure to use termination resistors throughout the distribution system to minimize reflections and capacitive loading. Submit Document Feedback Figure 7-9. Video Distribution Amplifier Application #### 7.2.2 Driving a Capacitive Load Driving capacitive loads with high-performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS3001 has been internally compensated to maximize the bandwidth and slew-rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output decreases the device phase margin leading to high-frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10pF, a resistor needs to be placed in series with the output of the amplifier, as shown in Figure 7-10. A minimum value of $20\Omega$ can work adequately for most applications. For example, in $75\Omega$ transmission systems, setting the series resistor value to $75\Omega$ both isolates any capacitance loading and provides the proper line impedance matching at the source end. Figure 7-10. Driving a Capacitive Load #### 7.3 Power Supply Recommendations The THS3001 family operates off a single supply or with dual supplies. Choose supplies that provide for the required headroom to supply rails as specified by the common-mode range (CMR). Operating from a single supply has numerous advantages. With the negative supply at ground, the dc errors due to the –PSRR term are minimized. Decouple supplies with low inductance capacitors to ground as close to the amplifier as possible. When operating on a board with high-speed digital signals, provide isolation between digital signal noise and the analog input pins. When using a ground plane, remove the ground plane close to input sensitive pins to reduce stray parasitics that adversely impact device performance. For split-supply operation, an optional supply decoupling capacitor across the two power supplies improves second harmonic distortion performance. #### 7.4 Layout #### 7.4.1 Layout Guidelines #### 7.4.1.1 PCB Design Considerations Proper PCB design techniques in two areas are important for best performance with the THS3001. These areas are high-speed layout techniques and thermal-management techniques. Because the THS3001 is a high-speed part, the following guidelines are recommended. - Ground plane: The ground plane needs be used on the board to provide all components with a low inductive ground connection, but needs to be removed from below the output and negative input pins as noted below. - The DGN package option includes a thermal pad for increased thermal performance. When using this package, the PCB designer needs to distribute the negative supply as a power plane, and tie the thermal pad to this supply with multiple vias for proper power dissipation. Do not tie the thermal pad to ground when using split supply (±V) as this can cause worse distortion performance than shown in this data sheet. - Input stray capacitance: To minimize potential problems with amplifier oscillation, the capacitance at the inverting input of the amplifiers must be kept to a minimum. To do this, PCB trace runs to the inverting input must be as short as possible, the ground plane must be removed under any etch runs connected to the inverting input, and external components need to be placed as close as possible to the inverting input. This is especially true in the noninverting configuration. An example of this can be seen in Figure 7-11, which shows what happens when a 1pF capacitor is added to the inverting input terminal. The bandwidth increases at the expense of peaking. This is because some of the error current is flowing through the stray capacitor instead of the inverting node of the amplifier. Although, while the device is in the inverting mode, stray capacitance at the inverting input has a minimal effect. This is because the inverting node is at a virtual ground and the voltage does not fluctuate nearly as much as in the noninverting configuration. This can be seen in Figure 7-12, where a 10pF capacitor adds only 0.35dB of peaking. In general, as the gain of the system increases, the output peaking due to this capacitor decreases. While this can initially look like a faster and better system, overshoot and ringing are more likely to occur under fast transient conditions. So proper analysis of adding a capacitor to the inverting input node needs to be performed for stable operation. Figure 7-11. Output Amplitude vs Frequency Figure 7-12. Output Amplitude vs Frequency Product Folder Links: THS3001 www.ti.com • Proper power-supply decoupling: Use a minimum 6.8µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor on each supply terminal. The tantalum capacitor can be shared among several amplifiers depending on the application, but use a 0.1µF ceramic capacitor on the supply terminal of every amplifier. In addition, place the 0.1µF capacitor as close as possible to the supply terminal. As this distance increases, the inductance in the connecting etch makes the capacitor less effective. In addition, distances of less than 0.1 inch between the device power terminal and the ceramic capacitors are recommended. #### 7.4.1.2 Thermal Considerations The THS3001 incorporates output-current-limiting protection. If the output is ever shorted to ground, the output current is automatically limited to the value given in the data sheet. While the output-current-limiting protects the output against excessive current, the device internal power dissipation increases due to the high current and large voltage drop across the output transistors. #### **CAUTION** Continuous output shorts are not recommended and can damage the device. Additionally, connection of the amplifier output to one of the supply rails ( $V_{CC}$ or $V_{EE}$ ) is not recommended and can result in device failure. In addition, the THS3001 does not incorporate thermal-shutdown protection. Because of this limitation, pay special attention to the device power dissipation, or failure can result. The thermal coefficient $\theta_{JA}$ is approximately 169°C/W for the SOIC 8-pin D package. For a given $\theta_{JA}$ , the maximum power dissipation shown in Figure 7-13 is calculated by the following formula: $$P_{D} = \left(\frac{T_{MAX}^{-T}A}{\theta_{JA}}\right)$$ Where: P<sub>D</sub> = Maximum power dissipation of THS3001 (watts) $T_{MAX}$ = Absolute maximum junction temperature (150°C) $T_A$ = Free-ambient air temperature (°C) $\theta_{JA}$ = Thermal coefficient from die junction to ambient air (°C/W) Figure 7-13. Maximum Power Dissipation vs Free-Air Temperature Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 8.1 Device Support #### 8.1.1 Evaluation Board An evaluation board is available for the THS3001 (THS3001EVM). The board has been configured for low parasitic capacitance to optimize for the full performance of the amplifier. A schematic of the evaluation board is shown in Figure 8-1. The circuitry has been designed so that the amplifier can be used in either an inverting or noninverting configuration. For more detailed information, see the THS3001 EVM User's Guide. Order the evaluation board online through the TI web site, or through your local TI sales office or distributor. Figure 8-1. THS3001 Evaluation Board Schematic #### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. Product Folder Links: THS3001 #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision H (September 2009) to Revision I (December 2024) | Page | |----------|------------------------------------------------------------------------------------------------------------|----------------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Added the Pin Configuration and Functions, Specifications, ESD Ratings, Recommended Operating | | | | Conditions, Thermal Information, Detailed Description, Overview, Functional Block Diagram, Device | | | | Functional Modes, Application and Implementation, Typical Applications, Power Supply Recommendation | ons, | | | Layout, Layout Guidelines, Thermal Considerations, Device and Documentation Support, and Mechanic | :al, | | | Packaging, and Orderable Information sections | | | • | Updated table note 1 on Absolute Maximum Ratings to add additional clarification | 4 | | • | Deleted THS3001HV from Absolute Maximum Ratings | | | • | Deleted THS3001HV from Recommended Operating Conditions | 4 | | • | Updated Recommended Operating Conditions with nominal values | 4 | | • | Changed Vss to Vcc in Recommended Operating Conditions to maintain consistency with Absolute Max | kimum | | | Ratings | | | • | Moved Operating Characteristics to be included in Electrical Characteristics | 5 | | • | Changed bandwidth for 0.1dB flatness in <i>Electrical Characteristics</i> from 85MHz (5V) and 115MHz (15V) | to | | | 65MHz (5V) and 55MHz (15V) | 5 | | • | Deleted differential gain and phase from Electrical Characteristics | 5 | | • | Deleted power supply operating range from from Electrical Characteristics | 5 | | • | Deleted Slew Rate vs Supply Voltage from Typical Characteristics | <mark>7</mark> | | <u>.</u> | Deleted Differential Gain and Phase Loading from Typical Characteristics | 7 | | | | | | С | hanges from Revision G (March 2008) to Revision H (September 2009) | Page | | • | Updated document format to current standards | | | • | Updated information about THS3001EVM availability | 24 | ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: THS3001 www.ti.com 4-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | ( ) | ( ) | | | (-7 | (4) | (5) | | (-/ | | THS3001CD | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | 0 to 70 | 3001C | | THS3001CDGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | 0 to 70 | ADP | | THS3001CDGNR | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | 0 to 70 | ADP | | THS3001CDR | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | 0 to 70 | 3001C | | THS3001HVCDGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | 0 to 70 | BNK | | THS3001HVIDGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | -40 to 85 | BNJ | | THS3001ID | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | - | 30011 | | THS3001IDGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | - | ADQ | | THS3001IDGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU NIPDAUAG<br> NIPDAU | Level-2-260C-1 YEAR | - | ADQ | | THS3001IDGNR.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADQ | | THS3001IDGNR.B | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADQ | | THS3001IDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | - | 30011 | | THS3001IDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 30011 | | THS3001IDR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 30011 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 4-Jun-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. - 6. Features may differ or may not be present. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Publication IPC-7351 may have alternate designs. - 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 10. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. ## PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated