

Technical documentation



Support &



TCA6408A-Q1

SCPS234A - SEPTEMBER 2016 - REVISED FEBRUARY 2023

# TCA6408A-Q1 Low-Voltage 8-Bit I<sup>2</sup>C and SMBus I/O Expander With Interrupt Output

# 1 Features

- AEC-Q100 qualified for automotive applications
   Temperature grade 1: -40°C to +125°C, T<sub>A</sub>
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- I<sup>2</sup>C to parallel port expander
- Operating power-supply voltage range of 1.65 V to 3.6 V
- Allows bidirectional voltage-level translation and GPIO expansion between 1.8-, 2.5-, and 3.3-V I<sup>2</sup>C bus and P-ports
- Low standby current consumption
- 400-kHz Fast I<sup>2</sup>C Bus
- Hardware address pin allows Two TCA6408A-Q1 devices on the same I<sup>2</sup>C/SMBus bus
- Active-low reset ( RESET) input
- Open-drain active-low interrupt ( INT) output
- Input and output configuration register
- Polarity inversion register
- Internal power-on reset
- Power up with all channels configured as inputs
- No glitch on power up
- Noise filter on SCL and SDA inputs
- Latched outputs with high-current drive maximum capability for directly driving LEDs
- Latch-up performance meets 100 mA per AEC Q100-004
- Schmitt-Trigger action allows slow input transition and better switching noise immunity at the SCL and SDA inputs
- ESD protection
  - 2000-V Human body model (Q100-002)
  - 1000-V Charged-device model (Q100-011)

# 2 Applications

- Automotive Infotainment
- Advanced drive assistance systems (ADAS)
- Automotive body electronics
- HEV, EV, and power train
- Industrial, factory, and building automation
- Test & measurement
- EPOS

# **3 Description**

The TCA6408A-Q1 is a 16-pin device that provides 8-bits of general purpose parallel input and output (I/O) expansion for the two-line bidirectional I<sup>2</sup>C bus (or SMBus) protocol. This device can operate with a power supply voltage ranging from 1.65 V to 3.6 V on both the I<sup>2</sup>C bus side (V<sub>CCI</sub>) and on the P-port side (V<sub>CCP</sub>). This allows the TCA6408A-Q1 to interface with next-generation microprocessors and microcontrollers on the SDA/SCL side, where supply levels are dropping down to conserve power. In contrast to the dropping power supplies of microprocessors and microcontrollers, some PCB components such as LEDs remain at a higher power supply.

The device supports both 100-kHz (Standard-mode) and 400-kHz (Fast-mode) clock frequencies. I/O expanders such as the TCA6408A-Q1 provide a simple solution when additional I/Os are needed for switches, sensors, push-buttons, LEDs, fans, and so forth.

### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| TCA6408A-Q1 | TSSOP (16)             | 5.00 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.





# **Table of Contents**

| 1 Features                                         | 1                |
|----------------------------------------------------|------------------|
| 2 Applications                                     | 1                |
| 3 Description                                      |                  |
| 4 Revision History                                 |                  |
| 5 Pin Configuration and Functions                  | 3                |
| 6 Specifications                                   | 4                |
| 6.1 Absolute Maximum Ratings                       | 4                |
| 6.2 ESD Ratings                                    | 4                |
| 6.3 Recommended Operating Conditions               | 4                |
| 6.4 Thermal Information                            | 5                |
| 6.5 Electrical Characteristics                     | <mark>5</mark>   |
| 6.6 I <sup>2</sup> C Interface Timing Requirements | <mark>6</mark>   |
| 6.7 Reset Timing Requirements                      | 7                |
| 6.8 Switching Characteristics                      | 8                |
| 6.9 Typical Characteristics                        |                  |
| 7 Parameter Measurement Information                | 12               |
| 8 Detailed Description                             | 1 <mark>6</mark> |
| 8.1 Overview                                       |                  |
|                                                    |                  |

| 8.2 Functional Block Diagrams                         | 17  |
|-------------------------------------------------------|-----|
|                                                       |     |
| 8.3 Feature Description                               |     |
| 8.4 Device Functional Modes                           | .20 |
| 8.5 Programming                                       | 20  |
| 8.6 Register Map                                      | .24 |
| 9 Application and Implementation                      | .26 |
| 9.1 Application Information                           |     |
| 9.2 Typical Application                               |     |
| 9.3 Power Supply Recommendations                      |     |
| 9.4 Layout                                            |     |
| 10 Device and Documentation Support                   |     |
| 10.1 Receiving Notification of Documentation Updates. | .33 |
| 10.2 Trademarks                                       | .33 |
| 10.3 Electrostatic Discharge Caution                  |     |
| 10.4 Glossary                                         |     |
| 11 Support Resources                                  |     |
| 12 Mechanical, Packaging, and Orderable               |     |
| Information                                           | 33  |
|                                                       |     |

# **4 Revision History**

| Cł | nanges from Revision * (September 2016) to Revision A (February 2023)                                    | Page |
|----|----------------------------------------------------------------------------------------------------------|------|
| •  | Changed all instances of legacy terminology to controller and target where I <sup>2</sup> C is mentioned | 1    |
| •  | Added Feature: AEC-Q100 qualified for automotive applications                                            | 1    |
| •  | Added the HBM and CDM ESD classification levels                                                          | 4    |
| •  | Added paragraph: "Ramping up the device V <sub>CCP</sub> " to <i>Power-On Reset Requirements</i>         | 30   |



# **5** Pin Configuration and Functions



Figure 5-1. PW Package, 16-Pin TSSOP (Top View)

#### Table 5-1. Pin Functions

| PIN                   |     | I/O | DESCRIPTION                                                                                                                                 |
|-----------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO. | 1/0 | DESCRIPTION                                                                                                                                 |
| ADDR                  | 2   | 1   | Address input. Connect directly to V <sub>CCP</sub> or ground                                                                               |
| NAMENO.ADDR2GND8INT13 |     | —   | Ground                                                                                                                                      |
| ĪNT                   | 13  | 0   | Interrupt output. Connect to $V_{CCI}$ through a pull-up resistor                                                                           |
| P0                    | 4   | I/O | P-port input-output (push-pull design structure).<br>At power on, P0 is configured as an input                                              |
| P1                    | 5   | I/O | P-port input-output (push-pull design structure).<br>At power on, P1 is configured as an input                                              |
| P2                    | 6   | I/O | P-port input-output (push-pull design structure).<br>At power on, P2 is configured as an input                                              |
| P3                    | 7   | I/O | P-port input-output (push-pull design structure).<br>At power on, P3 is configured as an input                                              |
| P4                    | 9   | I/O | P-port input-output (push-pull design structure).<br>At power on, P4 is configured as an input                                              |
| P5                    | 10  | I/O | P-port input-output (push-pull design structure).<br>At power on, P5 is configured as an input                                              |
| P6                    | 11  | I/O | P-port input-output (push-pull design structure).<br>At power on, P6 is configured as an input                                              |
| P7                    | 12  | I/O | P-port input-output (push-pull design structure).<br>At power on, P7 is configured as an input                                              |
| RESET                 | 3   | I   | Active-low reset input. Connect to $V_{CCI}$ through a pull-up resistor, if no active connection is used                                    |
| SCL                   | 14  | 1   | Serial clock bus. Connect to $V_{\text{CCI}}$ through a pull-up resistor                                                                    |
| SDA                   | 15  | I/O | Serial data bus. Connect to V <sub>CCI</sub> through a pull-up resistor                                                                     |
| V <sub>CCI</sub>      | 1   | _   | Supply voltage of $I^2C$ bus. Connect directly to the V <sub>CC</sub> of the external $I^2C$ controller. Provides voltage level translation |
| V <sub>CCP</sub>      | 16  | _   | Supply voltage of TCA6408A-Q1 for P-ports                                                                                                   |

# **6** Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (see <sup>(1)</sup>)

|                     |                                          |                  |                                    | MIN  | MAX   | UNIT |
|---------------------|------------------------------------------|------------------|------------------------------------|------|-------|------|
| V <sub>CCI</sub>    | Supply voltage for I <sup>2</sup> C pins |                  |                                    | -0.5 | 3.6   | V    |
| V <sub>CCP</sub>    | Supply voltage for P-ports               |                  |                                    | -0.5 | 3.6   | V    |
| VI                  | Input voltage <sup>(2)</sup>             |                  |                                    | -0.5 | 3.6   | V    |
| Vo                  | Output voltage <sup>(2)</sup>            |                  |                                    | -0.5 | 3.6   | V    |
| I <sub>IK</sub>     | Input clamp current                      | ADDR, RESET, SCL | V <sub>I</sub> < 0                 |      | ±20   | mA   |
| I <sub>OK</sub>     | Output clamp current                     | INT              | V <sub>O</sub> < 0                 |      | ±20   | mA   |
| 1                   | Input/output clamp current               | P-port           | $V_{O}$ < 0 or $V_{O}$ > $V_{CCP}$ |      | ±20 m | mA   |
| IIOK                | inpuvouput clamp current                 | SDA              | $V_{O}$ < 0 or $V_{O}$ > $V_{CCI}$ |      | ±20   |      |
|                     | Continuous output low current            | P-port           | $V_{O}$ = 0 to $V_{CCP}$           |      | 50    | mA   |
| IOL                 | Continuous output low current            | SDA, ĪNT         | $V_{O} = 0$ to $V_{CCI}$           |      | 25    |      |
| I <sub>OH</sub>     | Continuous output high current           | P-port           | $V_{O}$ = 0 to $V_{CCP}$           |      | 50    | mA   |
|                     | Continuous current through GND           |                  |                                    |      | 200   |      |
| I <sub>CC</sub>     | Continuous current through $V_{CCP}$     |                  |                                    |      | 160   | mA   |
|                     | Continuous current through $V_{CCI}$     |                  |                                    |      | 10    |      |
| T <sub>j(MAX)</sub> | Maximum junction temperature             |                  |                                    |      | 135   | °C   |
| T <sub>stg</sub>    | Storage temperature                      |                  |                                    | -65  | 150   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 6.2 ESD Ratings

|                    |                         |                                                                                            | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level 1C | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD classification level C6            | ±1000 | v    |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                 |                                          |                      | MIN                    | MAX                  | UNIT |
|---------------------------------|------------------------------------------|----------------------|------------------------|----------------------|------|
| V <sub>CCI</sub> <sup>(1)</sup> | Supply voltage for I <sup>2</sup> C pins | SCL, SDA, ĪNT        | 1.65                   | 3.6                  | V    |
| V <sub>CCP</sub>                | Supply voltage for P-ports               | P-ports, ADDR, RESET | 1.65                   | 3.6                  | V    |
|                                 |                                          | SCL, SDA             | 0.7 × V <sub>CCI</sub> | V <sub>CCI</sub>     |      |
| VIH                             | High-level input voltage                 | RESET                | $0.7 \times V_{CCI}$   | 3.6                  | V    |
|                                 |                                          | ADDR, P7–P0          | $0.7 \times V_{CCP}$   | 3.6                  |      |
| V                               | Low-level input voltage                  | SCL, SDA, RESET      | -0.5                   | $0.3 \times V_{CCI}$ | V    |
| VIL                             | Low-level input voltage                  | ADDR, P7–P0          | -0.5                   | $0.3 \times V_{CCP}$ | v    |
| I <sub>OH</sub>                 | High-level output current                | P00-P07              |                        | 10                   | mA   |



#### 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|                                |                                                         |                        |                        | MIN | MAX | UNIT |
|--------------------------------|---------------------------------------------------------|------------------------|------------------------|-----|-----|------|
|                                |                                                         |                        | T <sub>j</sub> = 65°C  |     | 25  |      |
|                                |                                                         |                        | T <sub>j</sub> = 85°C  |     | 18  |      |
|                                |                                                         | P00-P07                | T <sub>j</sub> = 105°C |     | 9   |      |
|                                | I <sub>OL</sub> <sup>(2)</sup> Low-level output current |                        | T <sub>j</sub> = 125°C |     | 4.5 |      |
| I <sub>OL</sub> <sup>(2)</sup> |                                                         |                        | T <sub>j</sub> = 135°C |     | 3.5 | mA   |
|                                |                                                         | INT, SDA               | T <sub>j</sub> = 85°C  |     | 6   |      |
|                                |                                                         |                        | T <sub>j</sub> = 105°C |     | 3   |      |
|                                | $T_j = 125^{\circ}C$                                    | T <sub>j</sub> = 125°C |                        | 1.8 |     |      |
|                                |                                                         | T <sub>j</sub> = 135°C |                        | 1.5 |     |      |
| T <sub>A</sub>                 | Operating free-air temperature                          |                        |                        | -40 | 125 | °C   |

(1) For voltages applied above  $V_{CCI}$ , and increase in  $I_{CC}$  will result.

(2) The values shown apply to specific junction temperature. See the Section 9.2.1.1 section on how to calculate the junction temperature.

#### 6.4 Thermal Information

|                       |                                              | TCA6408A-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP)  | UNIT |
|                       |                                              | 16 PINS     |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 122         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 67.1        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 10.8        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 66.5        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

over recommended operating free-air temperature range, V<sub>CCI</sub> = 1.65 V to 3.6 V (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                       | V <sub>CCP</sub> | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|-----------------------------------------------------------------|---------------------------------------|------------------|------|--------------------|-----|------|
| V <sub>IK</sub>   | Input diode clamp voltage                                       | I <sub>I</sub> = -18 mA               | 1.65 V to 3.6 V  | -1.2 |                    |     | V    |
| V <sub>PORR</sub> | Power-on reset voltage, $V_{CCP}$ rising <sup>(2)</sup>         | $V_{I} = V_{CCP}$ or GND, $I_{O} = 0$ | 1.65 V to 3.6 V  |      | 1.2                | 1.5 | V    |
| V <sub>PORF</sub> | Power-on reset voltage, V <sub>CCP</sub> falling <sup>(2)</sup> | $V_{I} = V_{CCP}$ or GND, $I_{O} = 0$ | 1.65 V to 3.6 V  | 0.6  | 1                  |     | V    |
|                   |                                                                 |                                       | 1.65 V           | 1.2  |                    |     |      |
|                   |                                                                 | I <sub>OH</sub> = -8 mA               | 2.3 V            | 1.8  |                    |     |      |
|                   |                                                                 |                                       | 3 V              | 2.6  |                    |     |      |
| V                 | D port high lovel output voltage                                |                                       | 3.6 V            | 3.3  |                    |     | v    |
| V <sub>OH</sub>   | P-port high-level output voltage                                | I <sub>OH</sub> = -10 mA              | 1.65 V           | 1.0  |                    |     | v    |
|                   |                                                                 |                                       | 2.3 V            | 1.7  |                    |     |      |
|                   |                                                                 |                                       | 3 V              | 2.5  |                    |     |      |
|                   |                                                                 |                                       | 3.6 V            | 3.2  |                    |     |      |



#### 6.5 Electrical Characteristics (continued)

over recommended operating free-air temperature range, V<sub>CCI</sub> = 1.65 V to 3.6 V (unless otherwise noted)

|                                        | PARAMETE                               | R                                     | TEST CONDITIONS                                                                                               | V <sub>CCP</sub> | MIN TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------|------------------------|------|------|
|                                        |                                        |                                       |                                                                                                               | 1.65 V           |                        | 0.45 |      |
|                                        |                                        |                                       | L = 0 m 1                                                                                                     | 2.3 V            |                        | 0.25 |      |
|                                        |                                        |                                       | I <sub>OL</sub> = 8 mA                                                                                        | 3 V              |                        | 0.25 |      |
|                                        | P-port low-level output voltage        |                                       |                                                                                                               | 3.6 V            |                        | 0.23 |      |
| V <sub>OL</sub>                        |                                        |                                       |                                                                                                               | 1.65 V           |                        | 0.6  | V    |
|                                        |                                        |                                       | 10                                                                                                            | 2.3 V            |                        | 0.3  |      |
|                                        |                                        |                                       | I <sub>OL</sub> = 10 mA                                                                                       | 3 V              |                        | 0.25 |      |
|                                        |                                        |                                       |                                                                                                               | 3.6 V            |                        | 0.23 |      |
|                                        | SDA                                    |                                       | V <sub>OL</sub> = 0.4 V                                                                                       | 4.05.1/1: 0.0.1/ | 3                      |      |      |
| I <sub>OL</sub>                        | ĪNT                                    |                                       |                                                                                                               | 1.65 V to 3.6 V  | 3 15                   |      | mA   |
| lı -                                   | SCL, SDA, RESET                        |                                       | V <sub>I</sub> = V <sub>CCI</sub> or GND                                                                      | 4.05.1/1.0.0.1/  |                        | ±0.1 |      |
|                                        | ADDR                                   |                                       | V <sub>I</sub> = V <sub>CCP</sub> or GND                                                                      | 1.65 V to 3.6 V  |                        | ±0.1 | μA   |
| IIH                                    | P-port                                 |                                       | V <sub>I</sub> = V <sub>CCP</sub>                                                                             | 1.65 V to 3.6 V  |                        | 1    | μA   |
| IIL                                    | P-port                                 |                                       | V <sub>I</sub> = GND                                                                                          | 1.65 V to 3.6 V  |                        | 1    | μA   |
|                                        | Operating mode                         | SDA,                                  | $V_{I} = V_{CC}$ or GND, I/O =                                                                                | 2.3 V to 3.6 V   | 9                      | 36   |      |
| I <sub>CC</sub>                        |                                        | P-port,<br>ADDR,<br>RESET             | inputs,<br>$f_{SCL} = 400 \text{ kHz}$ , No load                                                              | 1.65 V to 2.3 V  | 5                      | 33   |      |
| (I <sub>CCI</sub> + I <sub>CCP</sub> ) |                                        | SCL, SDA,                             | $V_{I} = V_{CC}$ or GND, I/O =                                                                                | 2.3 V to 3.6 V   | 1.2                    | 10   | - μΑ |
|                                        | Standby mode P-port,<br>ADDR,<br>RESET | inputs,<br>$f_{SCL} = 0$ kHz, No load | 1.65 V to 2.3 V                                                                                               | 0.6              | 7                      |      |      |
| A1                                     |                                        | SCL, SDA                              | One input at $V_{CCI} - 0.6 V$ ,<br>Other inputs at $V_{CCI}$ or GND                                          | 1.65 V to 3.6 V  | 6                      | 10   |      |
| ΔI <sub>CCI</sub>                      | Additional current in standby mode     | RESET                                 | $\begin{tabular}{l} \hline $RESET$ at $V_{CCI}$ - 0.6 V, $$ Other inputs at $V_{CCI}$ or $GND$ \end{tabular}$ |                  | 6                      | 55   | μA   |
| ΔI <sub>CCP</sub>                      |                                        | P-port, ADDR                          | One input at $V_{CCP} - 0.6 V$ ,<br>Other inputs at $V_{CCP}$ or GND                                          | 1.65 V to 3.6 V  | 6                      | 80   | μA   |
| C <sub>i</sub>                         | SCL                                    |                                       | V <sub>I</sub> = V <sub>CCI</sub> or GND                                                                      | 1.65 V to 3.6 V  | 7                      | 9    | pF   |
| <u> </u>                               | SDA                                    |                                       | V <sub>IO</sub> = V <sub>CCI</sub> or GND                                                                     | 1.65 V to 3.6 V  | 8                      | 10.5 | pF   |
| C <sub>io</sub>                        | P-port                                 |                                       | V <sub>IO</sub> = V <sub>CCP</sub> or GND                                                                     | 1.05 V 10 3.0 V  | 7                      | 8    | рг   |

(1) All typical values are at nominal supply voltage (1.8-V, 2.5-V, or 3.3-V  $V_{CC}$ ) and  $T_A = 25^{\circ}C$ .

(2) When power (from 0 V) is applied to V<sub>CCP</sub>, an internal power-on reset holds the TCA6408A-Q1 in a reset condition until V<sub>CCP</sub> has reached V<sub>PORR</sub>. At that time, the reset condition is released, and the TCA6408A-Q1 registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that, V<sub>CCP</sub> must be lowered to below V<sub>PORF</sub> and back up to the operating voltage for a power-reset cycle.

### 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                      |                                         | MIN       | MAX  | UNIT |
|----------------------|-----------------------------------------|-----------|------|------|
| I <sup>2</sup> C BUS | S—STANDARD MODE                         | · · · · · |      |      |
| f <sub>scl</sub>     | I <sup>2</sup> C clock frequency        | 0         | 100  | kHz  |
| t <sub>sch</sub>     | I <sup>2</sup> C clock high time        | 4         |      | μs   |
| t <sub>scl</sub>     | I <sup>2</sup> C clock low time         | 4.7       |      | μs   |
| t <sub>sp</sub>      | I <sup>2</sup> C spike time             | 0         | 50   | ns   |
| t <sub>sds</sub>     | I <sup>2</sup> C serial data setup time | 250       |      | ns   |
| t <sub>sdh</sub>     | I <sup>2</sup> C serial data hold time  | 0         |      | ns   |
| t <sub>icr</sub>     | I <sup>2</sup> C input rise time        |           | 1000 | ns   |
| t <sub>icf</sub>     | I <sup>2</sup> C input fall time        |           | 300  | ns   |



# 6.6 I<sup>2</sup>C Interface Timing Requirements (continued)

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                       |                                                                            | MIN                  | MAX | UNIT |
|-----------------------|----------------------------------------------------------------------------|----------------------|-----|------|
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time, 10-pF to 400-pF bus                     |                      | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between Stop and Start                      | 4.7                  |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeater Start condition setup time              | 4.7                  |     | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeater Start condition hold time               | 4                    |     | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup time                                 | 4                    |     | μs   |
| t <sub>vd(data)</sub> | Valid data time, SCL low to SDA output valid                               |                      | 1   | μs   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition, ACK signal from SCL low to SDA (out) low |                      | 1   | μs   |
|                       | -FAST MODE                                                                 |                      | I   |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                                           | 0                    | 400 | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                                           | 0.6                  |     | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                                            | 1.3                  |     | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                                                | 0                    | 50  | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial data setup time                                    | 100                  |     | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial data hold time                                     | 0                    |     | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                                           | 20                   | 300 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                                           | 20 x (Vcc/<br>5.5 V) | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time, 10-pF to 400-pF bus                     | 20 x (Vcc/<br>5.5 V) | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between Stop and Start                      | 1.3                  |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeater Start condition setup time              | 0.6                  |     | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeater Start condition hold time               | 0.6                  |     | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup time                                 | 0.6                  |     | μs   |
| t <sub>vd(data)</sub> | Valid data time, SCL low to SDA output valid                               |                      | 1   | μs   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition, ACK signal from SCL low to SDA (out) low |                      | 1   | μs   |

#### 6.7 Reset Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-4)

|                                             |                      | MIN | MAX | UNIT |  |  |  |
|---------------------------------------------|----------------------|-----|-----|------|--|--|--|
| I <sup>2</sup> C BUS—STANDARD and FAST MODE |                      |     |     |      |  |  |  |
| t <sub>W</sub>                              | Reset pulse duration | 40  |     | ns   |  |  |  |
| t <sub>REC</sub>                            | Reset recovery time  | 0   |     | ns   |  |  |  |
| t <sub>RESET</sub>                          | Time to reset        | 600 |     | ns   |  |  |  |



# 6.8 Switching Characteristics

over recommended operating free-air temperature range,  $C_L \le 100 \text{ pF}$  (unless otherwise noted) (see Figure 7-1)

|                                             | PARAMETER                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT |  |  |  |  |
|---------------------------------------------|----------------------------|-----------------|----------------|-----|-----|------|--|--|--|--|
| I <sup>2</sup> C BUS—STANDARD and FAST MODE |                            |                 |                |     |     |      |  |  |  |  |
| t <sub>iv</sub>                             | Interrupt valid time       | P-Port          | INT            |     | 4   | μs   |  |  |  |  |
| t <sub>ir</sub>                             | Interrupt reset delay time | SCL             | INT            |     | 4   | μs   |  |  |  |  |
| t <sub>pv</sub>                             | Output data valid          | SCL             | P7–P0          |     | 400 | ns   |  |  |  |  |
| t <sub>ps</sub>                             | Input data setup time      | P-Port          | SCL            | 0   |     | ns   |  |  |  |  |
| t <sub>ph</sub>                             | Input data hold time       | P-Port          | SCL            | 300 |     | ns   |  |  |  |  |



# **6.9 Typical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise noted)





# 6.9 Typical Characteristics (continued)

 $T_A = 25^{\circ}C$  (unless otherwise noted)





# 6.9 Typical Characteristics (continued)

 $T_A = 25^{\circ}C$  (unless otherwise noted)





### 7 Parameter Measurement Information



SDA LOAD CONFIGURATION



| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2    | Input register port data |

- A.  $C_L$  includes probe and jig capacitance.  $t_{ocf}$  is measured with  $C_L$  of 10 pF or 400 pF.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>t</sub>/t<sub>f</sub>  $\leq$  30 ns.

# Figure 7-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms





#### INTERRUPT LOAD CONFIGURATION



A. C<sub>L</sub> includes probe and jig capacitance.

B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.











WRITE MODE  $(R/\overline{W} = 0)$ 



READ MODE (R/W = 1)

- A.  $C_L$  includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from 0.7 × V<sub>CC</sub> on SCL to 50% I/O (Pn) output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

#### Figure 7-3. P-Port Load Circuit and Timing Waveforms



A.  $C_L$  includes probe and jig capacitance.

B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.

C. The outputs are measured one at a time, with one transition per measurement.

D. I/Os are configured as inputs.

#### Figure 7-4. Reset Load Circuits and Voltage Waveforms



# 8 Detailed Description

#### 8.1 Overview

The bidirectional voltage-level translation in the TCA6408A-Q1 is provided through  $V_{CCI}$ .  $V_{CCI}$  must be connected to the  $V_{CC}$  of the external SCL/SDA lines. This indicates the  $V_{CC}$  level of the I<sup>2</sup>C bus to the TCA6408A-Q1. The voltage level on the P-port of the TCA6408A-Q1 is determined by  $V_{CCP}$ .

The TCA6408A-Q1 consists of one 8-bit Configuration (input or output selection), Input, Output, and Polarity Inversion (active high) Register. At power on, the I/Os are configured as inputs. However, the system controller can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output Register. The polarity of the Input Port Register can be inverted with the Polarity Inversion Register. All registers can be read by the system controller.

The system controller can reset the TCA6408A-Q1 in the event of a timeout or other improper operation by asserting a low in the  $\overline{\text{RESET}}$  input. The power-on reset puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine. The  $\overline{\text{RESET}}$  pin causes the same reset/initialization to occur without depowering the part.

The TCA6408A-Q1 open-drain interrupt ( INT) output is activated when any input state differs from its corresponding Input Port Register state and is used to indicate to the system controller that an input state has changed.

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the TCA6408A-Q1 can remain a simple target device.

The device P-port outputs have high-current sink capabilities for directly driving LEDs while consuming low device current.

One hardware pin (ADDR) can be used to program and vary the fixed I<sup>2</sup>C address and allow up to two devices to share the same I<sup>2</sup>C bus or SMBus.



# 8.2 Functional Block Diagrams



Copyright © 2016, Texas Instruments Incorporated

All pin numbers shown are for the PW package.

All I/Os are set to inputs at reset.

# Figure 8-1. Logic Diagram (Positive Logic)





Copyright © 2016, Texas Instruments Incorporated

On power up or reset, all registers return to default values.





#### 8.3 Feature Description

#### 8.3.1 Voltage Translation

| Table 8-1 shows some common supply voltage options for voltage translation between the I <sup>2</sup> C bus and the | е |  |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|--|--|
| P-ports of the TCA6408A-Q1.                                                                                         |   |  |  |  |  |  |  |  |  |  |
| Table 8-1. Voltage Translation                                                                                      |   |  |  |  |  |  |  |  |  |  |

| V <sub>CCP</sub><br>(P-PORT)<br>(V) |  |  |  |  |  |  |  |
|-------------------------------------|--|--|--|--|--|--|--|
| 1.8                                 |  |  |  |  |  |  |  |
| 2.5                                 |  |  |  |  |  |  |  |
| 3.3                                 |  |  |  |  |  |  |  |
| 1.8                                 |  |  |  |  |  |  |  |
| 2.5                                 |  |  |  |  |  |  |  |
| 3.3                                 |  |  |  |  |  |  |  |
| 1.8                                 |  |  |  |  |  |  |  |
| 2.5                                 |  |  |  |  |  |  |  |
| 3.3                                 |  |  |  |  |  |  |  |
|                                     |  |  |  |  |  |  |  |

#### 8.3.2 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high-impedance input. The input voltage may be raised above  $V_{CC}$  to a maximum of 3.6 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation.

#### 8.3.3 Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting or when data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as  $\overline{INT}$ .

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.

The  $\overline{INT}$  output has an open-drain structure and requires pull-up resistor to V<sub>CCP</sub> or V<sub>CCI</sub>, depending on the application.  $\overline{INT}$  must be connected to the voltage source of the device that requires the interrupt information.

#### 8.3.4 Reset Input (RESET)

The RESET input can be asserted to initialize the system while keeping the V<sub>CCP</sub> at its operating level. A reset can be accomplished by holding the RESET pin low for a minimum of t<sub>W</sub>. The TCA6408A-Q1 registers and I<sup>2</sup>C/ SMBus state machine are changed to their default state when RESET is low (0). When RESET is high (1), the I/O levels at the P-port can be changed externally or through the controller. This input requires a pull-up resistor to V<sub>CCI</sub>, if no active connection is used. It is not recommended to assert the RESET pin during communication with the TCA6408A-Q1. Assertion of RESET during communication can result in data corruption.



#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset (POR)

When power (from 0 V) is applied to  $V_{CCP}$ , an internal power-on reset holds the TCA6408A-Q1 in a reset condition until  $V_{CCP}$  has reached  $V_{PORR}$ . At that time, the reset condition is released, and the TCA6408A-Q1 registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that,  $V_{CCP}$  must be lowered to below  $V_{PORF}$  and back up to the operating voltage for a power-reset cycle.

#### 8.4.2 Powered-Up

When power has been applied to both  $V_{CCP}$  and  $V_{CCI}$  and a POR has taken place, the device is in a functioning mode. The device is always ready to receive new requests via the  $I^2C$  bus.

#### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The TCA6408A-Q1 has a standard bidirectional  $I^2C$  interface that is controlled by a controller device in order to be configured or read the status of this device. Each target on the  $I^2C$  bus has a specific device address to differentiate between other target devices that are on the same  $I^2C$  bus. Many target devices require configuration upon startup to set the behavior of the device. This is typically done when the controller accesses internal register maps of the target, which have unique register addresses. A device can have one or multiple registers where data is stored, written, or read.

The physical I<sup>2</sup>C interface consists of the serial clock (SCL) and serial data (SDA) lines. Both SDA and SCL lines must be connected to  $V_{CC}$  through a pull-up resistor. The size of the pull-up resistor is determined by the amount of capacitance on the I<sup>2</sup>C lines. (For further details, see the application report, *I*<sup>2</sup>C *Pull-up Resistor Calculation* (SLVA689)). Data transfer may be initiated only when the bus is idle. A bus is considered idle if both SDA and SCL lines are high after a STOP condition. See Figure 8-3 and Figure 8-4.

The following is the general procedure for a controller to access a target device:

- 1. If a controller wants to send data to a target:
  - Controller-transmitter sends a START condition and addresses the target-receiver.
  - Controller-transmitter sends data to target-receiver.
  - Controller-transmitter terminates the transfer with a STOP condition.
- 2. If a controller wants to receive or read data from a target:
  - Controller-receiver sends a START condition and addresses the target-transmitter.
  - Controller-receiver sends the requested register to read to target-transmitter.
  - Controller-receiver receives data from the target-transmitter.
  - Controller-receiver terminates the transfer with a STOP condition.



Figure 8-3. Definition of Start and Stop Conditions





Byte: 1010 1010 ( 0xAAh )

Figure 8-4. Bit Transfer

Table 8-2 shows the interface definition for the TCA6408A-Q1 device.

Table 8-2. Interface Definition

| BYTE                            | BIT     |    |    |    |    |    |      |         |  |  |  |
|---------------------------------|---------|----|----|----|----|----|------|---------|--|--|--|
| BIIL                            | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1    | 0 (LSB) |  |  |  |
| I <sup>2</sup> C target address | L       | Н  | L  | L  | L  | L  | ADDR | R/ W    |  |  |  |
| I/O data bus                    | P7      | P6 | P5 | P4 | P3 | P2 | P1   | P0      |  |  |  |

#### 8.5.2 Bus Transactions

Data must be sent to and received from the target devices, and this is accomplished by reading from or writing to registers in the target device.

Registers are locations in the memory of the target which contain information, whether it be the configuration information or some sampled data to send back to the controller. The controller must write information to these registers in order to instruct the target device to perform a task.

While it is common to have registers in I<sup>2</sup>C targets, note that not all target devices will have registers. Some devices are simple and contain only 1 register, which may be written to directly by sending the register data immediately after the target address, instead of addressing a register. An example of a single-register device is an 8-bit I<sup>2</sup>C switch, which is controlled via I<sup>2</sup>C commands. Since it has 1 bit to enable or disable a channel, there is only 1 register needed, and the controller merely writes the register data after the target address, skipping the register number.

#### 8.5.2.1 Writes

To write on the l<sup>2</sup>C bus, the controller sends a START condition on the bus with the address of the target, as well as the last bit (the R/ $\overline{W}$  bit) set to 0, which signifies a write. After the target sends the acknowledge bit, the controller then sends the register address of the register to which it wishes to write. The target will acknowledge again, letting the controller know it is ready. After this, the controller starts sending the register data to the target until the controller has sent all the data necessary (which is sometimes only a single byte), and the controller terminates the transmission with a STOP condition.

Figure 8-5 and Figure 8-6 show an example of writing a single byte to a target register.



Controller controls SDA line

Target controls SDA line

# Write to one register in a device



Figure 8-6. Write to the Polarity Inversion Register



Controller controls SDA line

#### 8.5.2.2 Reads

Reading from a target is very similar to writing, but requires some additional steps. In order to read from a target, the controller must first instruct the target which register it wishes to read from. This is done by the controller starting off the transmission in a similar fashion as the write, by sending the address with the R/ $\overline{W}$  bit equal to 0 (signifying a write), followed by the register address it wishes to read from. When the target acknowledges this register address, the controller sends a START condition again, followed by the target address with the R/ $\overline{W}$  bit set to 1 (signifying a read). This time, the target acknowledges the read request, and the controller releases the SDA bus but continues supplying the clock to the target. During this part of the transaction, the controller becomes the controller-receiver, and the target becomes the target-transmitter.

The controller continues to send out the clock pulses, but releases the SDA line so that the target can transmit data. At the end of every byte of data, the controller sends an ACK to the target, letting the target know that it is ready for more data. When the controller has received the number of bytes it is expecting, it sends a NACK, signaling to the target to halt communications and release the bus. The controller follows this up with a STOP condition.

Read transactions that are performed without writing to the address of the device and simply supply the command byte will result in a NACK.

Figure 8-7 and Figure 8-8 show an example of reading a single byte from a target register.



A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port Register).

B. This figure eliminates the command byte transfer, a restart, and target address call between the initial target address call and actual data transfer from P-port (see Figure 8-7).

#### Figure 8-8. Read from Input Port Register



### 8.6 Register Map

#### 8.6.1 Device Address

The address of the TCA6408A-Q1 is shown in Figure 8-9.



#### Figure 8-9. TCA6408A-Q1 Address

Table 8-3 shows the TCA6408A-Q1 address reference.

| Table 8-3. Address Reference             |                                |  |  |  |  |  |  |
|------------------------------------------|--------------------------------|--|--|--|--|--|--|
| ADDR I <sup>2</sup> C BUS TARGET ADDRESS |                                |  |  |  |  |  |  |
| L                                        | 32 (decimal), 20 (hexadecimal) |  |  |  |  |  |  |
| Н                                        | 33 (decimal), 21 (hexadecimal) |  |  |  |  |  |  |

The last bit of the target address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation.

#### 8.6.2 Control Register and Command Byte

Following the successful acknowledgment of the address byte, the bus controller sends a command byte (see Table 8-4), which is stored in the Control Register in the TCA6408A-Q1. Two bits of this data byte state both the operation (read or write) and the internal registers (Input, Output, Polarity Inversion, or Configuration) that is affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. See Figure 8-10.

| B7 B6 B5 | B4 | В3 | B2 | B1 | В0 |
|----------|----|----|----|----|----|
|----------|----|----|----|----|----|

#### Figure 8-10. Control Register Bits

|    |    | CONT | ROL RE | GISTER | R BITS |    |    | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP  |  |
|----|----|------|--------|--------|--------|----|----|--------------|--------------------|-----------------|-----------|--|
| B7 | B6 | B5   | B4     | B3     | B2     | B1 | B0 | (HEX)        | REGISTER           | PROTOCOL        | DEFAULT   |  |
| 0  | 0  | 0    | 0      | 0      | 0      | 0  | 0  | 00           | Input Port         | Read byte       | XXXX XXXX |  |
| 0  | 0  | 0    | 0      | 0      | 0      | 0  | 1  | 01           | Output Port        | Read/write byte | 1111 1111 |  |
| 0  | 0  | 0    | 0      | 0      | 0      | 1  | 0  | 02           | Polarity Inversion | Read/write byte | 0000 0000 |  |
| 0  | 0  | 0    | 0      | 0      | 0      | 1  | 1  | 03           | Configuration      | Read/write byte | 1111 1111 |  |

#### Table 8-4. Command Byte



#### 8.6.3 Register Descriptions

The Input Port Register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration Register. They act only on read operation. Writes to this register have no effect. The default value (X) is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port Register will be accessed next. See Table 8-5.

| Table 0-5. Register 0 (input i oft Register) |     |     |     |     |     |     |     |     |  |  |  |
|----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| BIT                                          | I-7 | I-6 | I-5 | I-4 | I-3 | I-2 | I-1 | I-0 |  |  |  |
| DEFAULT                                      | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |  |  |  |

#### Table 8-5. Register 0 (Input Port Register)

The Output Port Register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration Register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See Table 8-6.

| Table 8-6. Register 1 (Output Port Register) |     |     |     |     |     |     |     |     |  |  |
|----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| BIT                                          | 0-7 | O-6 | O-5 | 0-4 | O-3 | 0-2 | 0-1 | O-0 |  |  |
| DEFAULT                                      | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |  |

# arity Inversion Register (register 2) allows polarity inversion of pins defined as inputs b

The Polarity Inversion Register (register 2) allows polarity inversion of pins defined as inputs by the Configuration Register. If a bit in this register is set (written with 1), the polarity of the corresponding port pin is inverted. If a bit in this register is cleared (written with a 0), the original polarity of the corresponding port pin is retained. See Table 8-7.

#### Table 8-7. Register 2 (Polarity Inversion Register)

| BIT     | N-7 | N-6 | N-5 | N-4 | N-3 | N-2 | N-1 | N-0 |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| DEFAULT | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

The Configuration Register (register 3) configures the direction of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See Table 8-8.

| BIT     | C-7 | C-6 | C-5 | C-4 | C-3 | C-2 | C-1 | C-0 |  |  |  |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| DEFAULT | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |  |  |

#### Table 8-8. Register 3 (Configuration Register)



# **9** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Applications of the TCA6408A-Q1 has this device connected as a target to an I<sup>2</sup>C controller (processor), and the I<sup>2</sup>C bus may contain any number of other target devices. The TCA6408A-Q1 is in a remote location from the controller, placed close to the GPIOs to which the controller needs to monitor or control.

A typical application of the TCA6408A-Q1 operates with a lower voltage on the controller side ( $V_{CCI}$ ), and a higher voltage on the P-port side ( $V_{CCP}$ ). The P-ports can be configured as outputs connected to inputs of devices such as enable, reset, power select, the gate of a switch, and LEDs. The P-ports can also be configured as inputs to receive data from interrupts, alarms, status outputs, or push buttons.



# 9.2 Typical Application

Figure 9-1 shows an application in which the TCA6408A-Q1 can be used.



- A. Device address configured as 0100000 for this example.
- B. P0 and P2–P4 are configured as inputs.
- C. P1 and P5-P7 are configured as outputs.
- D. Resistors are required for inputs (on P-port) that may float. If a driver to an input will never let the input float, a resistor is not needed. Outputs (in the P-port) do not need pull-up resistors.

#### Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

#### 9.2.1.1 Calculating Junction Temperature and Power Dissipation

When designing with the TCA6408A-Q1, it is important that the Section 6.3 not be violated. Many of the parameters of this device are rated based on junction temperature. So junction temperature must be calculated in order to verify that safe operation of the device is met. The basic equation for junction temperature is shown in Equation 1.

$$\mathbf{T}_{j} = \mathbf{T}_{A} + \left(\boldsymbol{\theta}_{JA} \times \mathbf{P}_{d}\right)$$

(1)



 $\theta_{JA}$  is the standard junction to ambient thermal resistance measurement of the package, as seen in Section 6.4 table. P<sub>d</sub> is the total power dissipation of the device, and the approximation is shown in Equation 2.

$$P_{d} \approx \left(I_{CC\_STATIC} \times V_{CC}\right) + \sum P_{d\_PORT\_L} + \sum P_{d\_PORT\_H}$$
(2)

Equation 2 is the approximation of power dissipation in the device. The equation is the static power plus the summation of power dissipated by each port (with a different equation based on if the port is outputting high, or outputting low. If the port is set as an input, then power dissipation is the input leakage of the pin multiplied by the voltage on the pin). Note that this ignores power dissipation in the  $\overline{INT}$  and SDA pins, assuming these transients to be small. They can easily be included in the power dissipation calculation by using Equation 3 to calculate the power dissipation in  $\overline{INT}$  or SDA while they are pulling low, and this gives maximum power dissipation.

$$\mathsf{P}_{\mathsf{d}}_{\mathsf{PORT}_{\mathsf{L}}} = \left(\mathsf{I}_{\mathsf{OL}} \times \mathsf{V}_{\mathsf{OL}}\right) \tag{3}$$

Equation 3 shows the power dissipation for a single port which is set to output low. The power dissipated by the port is the  $V_{OL}$  of the port multiplied by the current it is sinking.

$$P_{d_{PORT}_{H}} = \left(I_{OH} \times (V_{CC} - V_{OH})\right)$$
(4)

Equation 4 shows the power dissipation for a single port which is set to output high. The power dissipated by the port is the current sourced by the port multiplied by the voltage drop across the device (difference between  $V_{CC}$  and the output voltage).

#### 9.2.1.2 Minimizing I<sub>CC</sub> When I/O is Used to Control LEDs

When the I/Os are used to control LEDs, normally they are connected to V<sub>CC</sub> through a resistor as shown in Figure 9-1. The LED acts as a diode, so when the LED is off, the I/O V<sub>IN</sub> is about 1.2 V less than V<sub>CC</sub>. The  $\Delta I_{CC}$  parameter in the Section 6.5 table shows how I<sub>CC</sub> increases as V<sub>IN</sub> becomes lower than V<sub>CC</sub>. Designs that must minimize current consumption, such as battery power applications, must consider maintaining the I/O pins greater than or equal to V<sub>CC</sub> when the LED is off.

Figure 9-2 shows a high-value resistor in parallel with the LED. Figure 9-3 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevent additional supply current consumption when the LED is off.



Figure 9-2. High-Value Resistor in Parallel With LED





Figure 9-3. Device Supplied by a Low Voltage

#### 9.2.2 Detailed Design Procedure

The pull-up resistors, R<sub>P</sub>, for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all targets on the I<sup>2</sup>C bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL.(max)}$ , and  $I_{OL}$  as shown in Equation 5.

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
<sup>(5)</sup>

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$  as shown in Equation 6.

$$\mathsf{R}_{\mathsf{p}(\mathsf{max})} = \frac{\mathsf{t}_{\mathsf{r}}}{0.8473 \times \mathsf{C}_{\mathsf{b}}} \tag{6}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA6408A-Q1, C<sub>i</sub> for SCL or C<sub>IO</sub> for SDA, the capacitance of wires, connections, traces, and the capacitance of additional targets on the bus.

#### 9.2.3 Application Curves





#### 9.3 Power Supply Recommendations

#### 9.3.1 Power-On Reset Requirements

In the event of a glitch or data corruption, TCA6408A-Q1 can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

Ramping up the device  $V_{CCP}$  before  $V_{CCI}$  is recommended to prevent SDA from potentially being stuck LOW.

The two types of power-on reset are shown in Figure 9-6 and Figure 9-7.



Figure 9-6. V<sub>CCP</sub> is Lowered Below 0.2 V and then Ramped Up to V<sub>CCP</sub>



Figure 9-7. V<sub>CCP</sub> is Lowered Below the POR Threshold, then Ramped Back Up to V<sub>CCP</sub>

Table 9-1 specifies the performance of the power-on reset feature for TCA6408A-Q1 for both types of power-on reset.

|                       | PARAMETER                                                                                                                   |                | MIN | TYP | MAX  | UNIT |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|------|
| t <sub>FT</sub>       | Fall rate                                                                                                                   | See Figure 9-6 | 0.1 |     | 2000 | ms   |
| t <sub>RT</sub>       | Rise rate                                                                                                                   | See Figure 9-6 | 0.1 |     | 2000 | ms   |
| t <sub>RR_GND</sub>   | Time to re-ramp (when V <sub>CCP</sub> drops to GND)                                                                        | See Figure 9-6 | 1   |     |      | μs   |
| t <sub>RR_POR50</sub> | Time to re-ramp (when $V_{CCP}$ drops to $V_{POR\_MIN}$ – 50 mV)                                                            | See Figure 9-7 | 1   |     |      | μs   |
| V <sub>CCP_GH</sub>   | Level that $V_{CCP}$ can glitch down from $V_{CCP}$ , but not cause a functional disruption when $t_{VCCP\_GW}$ = 1 $\mu s$ | See Figure 9-8 |     |     | 1.2  | V    |
| V <sub>CCP_MV</sub>   | The minimum voltage that VCC can glitch down to without causing a reset (V $_{\rm CC\_GH}$ must not be violated)            | See Figure 9-8 | 1.5 |     |      | V    |
| t <sub>VCCP_GW</sub>  | Glitch width that does not cause a functional disruption when $t_{VCCP\_GH}$ = 0.5 × $V_{CCx}$                              | See Figure 9-8 |     |     | 10   | μs   |
| V <sub>PORF</sub>     | Voltage trip point of POR on falling V <sub>CCP</sub>                                                                       |                | 0.6 | 1   |      | V    |
| V <sub>PORR</sub>     | Voltage trip point of POR on rising V <sub>CCP</sub>                                                                        |                |     | 1.2 | 1.5  | V    |

Table 9-1. Recommended Supply Sequencing and Ramp Rates at  $T_A = 25^{\circ}C^{(1)}$ 

(1) Not tested. Specified by design.



Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(t_{VCCP\_GW})$  and height  $(V_{CCP\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 9-8 and Table 9-1 provide more information on how to measure these specifications.



Figure 9-8. Glitch Width and Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{PORR} / V_{PORF}$  is the voltage level at which the reset condition is released/ asserted and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to the default states (upon a release of a reset condition). The voltage that the device has a reset condition asserted or released differs based on whether  $V_{CCP}$  is being lowered to or from 0. Figure 9-9 and Table 9-1 provide more details on this specification.





# 9.4 Layout

### 9.4.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA6408A-Q1, common PCB layout practices must be followed, but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the  $V_{CCI}$  and  $V_{CCP}$  pins, using a larger capacitor to provide

Copyright © 2023 Texas Instruments Incorporated



additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the TCA6408A-Q1 as possible. These best practices are shown in *Section 9.4.2*.

For the layout example provided in Section 9.4.2, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CCI}$  and  $V_{CCP}$ ) and ground (GND). However, a 4-layer board is preferable for boards with higher density signal routing. On a 4-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CCI}$ ,  $V_{CCP}$ , or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Section 9.4.2.

#### 9.4.2 Layout Example



Figure 9-10. Example Layout (PW Package)



# 10 Device and Documentation Support

#### **10.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.2 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **10.3 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.4 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **11 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                   |                 |                       |                    | (4)                           | (5)                        |              |                     |
| TCA6408AQPWRQ1        | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 6408AQ              |
| TCA6408AQPWRQ1.A      | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 6408AQ              |
| TCA6408AQPWRQ1.B      | Active        | Production        | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 6408AQ              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TCA6408A-Q1 :

Catalog : TCA6408A



NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



TEXAS

www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TCA6408AQPWRQ1             | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA6408AQPWRQ1 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated