

# **SNx5176B Differential Bus Transceivers**

#### 1 Features

- Bidirectional transceivers
- Meets or exceeds the requirements of ANSI standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.11 and X.27
- Designed for multipoint transmission on long bus lines in noisy environments
- 3-state driver and receiver outputs
- Individual driver and receiver enables
- Wide positive and negative input/output bus voltage ranges
- ±60mAm maximum driver output capability
- Thermal shutdown protection
- Driver positive and negative current limiting
- 12kΩ minimum receiver input impedance
- ±200mV receiver input sensitivity
- 50mV typical receiver input hysteresis
- Operates from a single 5V supply

# 2 Applications

- Chemical and gas sensors
- Digital signage
- Human machine interfaces (HMI)
- Motor controls
  - AC induction
  - Brushed and brush-less DC
  - Low- and high-voltage
  - Stepper motors
  - Permanent magnets
- **TETRA** base stations
- Telecommunication towers
  - Remote electrical tilt (RET) units
  - Tower mounted amplifiers (TMA)
- Weigh scales
- Wireless repeaters

## 3 Description

The SN65176B and SN75176B differential bus transceivers are designed for bidirectional data communication on multipoint bus transmission lines. The SN65176B and SN75176B are designed for balanced transmission lines and meet ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.11 and X.27.

The SN65176B and SN75176B devices combine a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5V power supply. The driver has a active-high enable and the receiver has an active-low enable, that can connect together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC}$  = 0. These ports feature wide positive and negative common-mode voltage ranges, making the device appropriate for party-line applications.

The driver is designed for up to 60mA of sink or source current. The driver features positive and negative current limiting and thermal shutdown for protection from line-fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of  $12k\Omega$ , an input sensitivity of ±200mV, and a typical input hysteresis of 50mV.

Package Information

| PART NUMBER | PACKAGE (PIN) <sup>(1)</sup> | PACKAGE SIZE(2) |  |  |  |  |  |
|-------------|------------------------------|-----------------|--|--|--|--|--|
|             | D (SOIC, 8)                  | 4.90mm × 3.91mm |  |  |  |  |  |
| SNx5176     | P (PDIP, 8)                  | 9.81mm × 6.35mm |  |  |  |  |  |
|             | PS (SOP, 8)                  | 6.20mm × 5.30mm |  |  |  |  |  |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Simplified Schematic** 



# **Table of Contents**

| 1 Features                                 | 6.4 Device Functional Modes                         | 13 |
|--------------------------------------------|-----------------------------------------------------|----|
| 2 Applications1                            | 7 Application and Implementation                    | 14 |
| 3 Description                              | 7.1 Application Information                         | 14 |
| 4 Pin Configuration and Functions3         | 7.2 Typical Application                             |    |
| 5 Specifications4                          | 7.3 System Examples                                 | 15 |
| 5.1 Absolute Maximum Ratings4              | 7.4 Power Supply Recommendations                    |    |
| 5.2 Recommended Operating Conditions4      | 7.5 Layout                                          | 16 |
| 5.3 Thermal Information4                   | 8 Device and Documentation Support                  | 17 |
| 5.4 Electrical Characteristics – Driver5   | 8.1 Receiving Notification of Documentation Updates | 17 |
| 5.5 Electrical Characteristics – Receiver6 | 8.2 Support Resources                               | 17 |
| 5.6 Switching Characteristics – Driver6    | 8.3 Trademarks                                      | 17 |
| 5.7 Switching Characteristics – Receiver6  | 8.4 Electrostatic Discharge Caution                 | 17 |
| 5.8 Typical Characteristics7               | 8.5 Glossary                                        | 17 |
| Parameter Measurement Information9         | 9 Revision History                                  | 17 |
| 6 Detailed Description12                   | 10 Mechanical, Packaging, and Orderable             |    |
| 6.1 Overview12                             | Information                                         | 17 |
| 6.2 Functional Block Diagram12             | 10.1 Tape and Reel Information                      | 18 |
| 6.3 Feature Description12                  |                                                     |    |



# 4 Pin Configuration and Functions



Figure 4-1. Top View

## **Table 4-1. Pin Functions**

|                 | PIN |      | DESCRIPTION                             |  |
|-----------------|-----|------|-----------------------------------------|--|
| NAME            | NO. | TYPE | DESCRIPTION                             |  |
| R               | 1   | 0    | Logic data output from RS-485 Receiver  |  |
| RE              | 2   | I    | Receive enable (active low)             |  |
| DE              | 3   | I    | Driver enable (active high)             |  |
| D               | 4   | I    | Logic data input to RS-485 driver       |  |
| GND             | 5   | _    | Device ground pin                       |  |
| A               | 6   | I/O  | RS-422 or RS-485 data line              |  |
| В               | 7   | I/O  | RS-422 or RS-485 data line              |  |
| V <sub>CC</sub> | 8   | _    | Power input, connect to 5V power source |  |



## **5 Specifications**

# **5.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                             | MIN | MAX | UNIT |
|------------------|-------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>                               |     | 7   | ٧    |
|                  | Voltage range at any bus terminal                           | -10 | 15  | ٧    |
| VI               | Enable input voltage                                        |     | 5.5 | V    |
| TJ               | Operating virtual junction temperature                      |     | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                                   | -65 | 150 | °C   |
|                  | Lead temperature 1.6mm (1/16 inch) from case for 10 seconds |     | 260 | °C   |

<sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.

## **5.2 Recommended Operating Conditions**

|                                   |                                           |                 | MIN  | TYP | MAX  | UNIT |
|-----------------------------------|-------------------------------------------|-----------------|------|-----|------|------|
| V <sub>CC</sub>                   | Supply voltage                            |                 | 4.75 | 5   | 5.25 | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separately   | or common mode) | -7   |     | 12   | V    |
| V <sub>IH</sub>                   | High-level input voltage                  | D, DE, and RE   | 2    |     |      | V    |
| $V_{IL}$                          | Low-level input voltage                   | D, DE, and RE   |      |     | 0.8  | V    |
| V <sub>ID</sub>                   | Differential input voltage <sup>(1)</sup> | ·               |      |     | ±12  | V    |
|                                   | High level output ourrent                 | Driver          |      |     | -60  | mA   |
| Іон                               | High-level output current                 | Receiver        |      |     | -400 | μA   |
|                                   | Lauria and and and anomalis               | Driver          |      |     | 60   | Л    |
| I <sub>OL</sub>                   | Low-level output current                  | Receiver        |      |     | 8    | mA   |
| _                                 | Operating free-air temperature            | SN65176B        | -40  |     | 105  | °C   |
| IA                                |                                           | SN75176B        | 0    |     | 70   | C    |
|                                   |                                           |                 |      |     |      |      |

<sup>(1)</sup> Differential input/output bus voltage is measured at the non-inverting terminal A, with respect to the inverting terminal B.

#### **5.3 Thermal Information**

|                       | THERMAL METRIC(1)                            | D (SOIC) | PS (SO) | P (PDIP) | UNIT |
|-----------------------|----------------------------------------------|----------|---------|----------|------|
|                       |                                              |          | 8 PINS  |          |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 114.4    | 113.2   | 88.1     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 55.1     | 57.9    | 65.9     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 61.6     | 69.0    | 69.0     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 8.8      | 14.6    | 35.2     | °C/W |
| ΨЈΒ                   | Junction-to-board characterization parameter | 60.8     | 68.1    | 64.3     | °C/W |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application note.

Product Folder Links: SN65176B SN75176B



#### 5.4 Electrical Characteristics - Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                              | PARAMETER                                                              | TEST CON                                          | IDITIONS <sup>(1)</sup> | MIN                                    | TYP <sup>(2)</sup> | MAX  | UNIT |
|----------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------|-------------------------|----------------------------------------|--------------------|------|------|
| V <sub>IK</sub>                              | Input clamp voltage                                                    | I <sub>I</sub> = -18mA                            |                         |                                        |                    | -1.5 | V    |
| Vo                                           | Output voltage                                                         | I <sub>O</sub> = 0                                |                         | 0                                      |                    | Vcc  | V    |
| V <sub>OD1</sub>                             | Differential output voltage                                            | I <sub>O</sub> = 0                                |                         | 1.5                                    | 3.6                | Vcc  | V    |
| 157                                          | Differential output valtage                                            | $R_L = 100\Omega$ , see Figure                    | e 6-1                   | ½ V <sub>OD1</sub> or 2 <sup>(3)</sup> |                    |      | V    |
| V <sub>OD2</sub>                             | Differential output voltage                                            | $R_L = 54\Omega$ , see Figure                     | 6-1                     | 1.5                                    | 2.5                | 5    | V    |
| V <sub>OD3</sub>                             | Differential output voltage                                            | See <sup>(4)</sup>                                |                         | 1.5                                    |                    | 5    | V    |
| Δ V <sub>OD</sub>                            | Change in magnitude of differential output voltage <sup>(5)</sup>      | $R_L$ = 54Ω or 100Ω, se                           | e Figure 6-1            |                                        |                    | ±0.2 | V    |
| V <sub>oc</sub>                              | Common-mode output voltage                                             | $R_L$ = 54Ω or 100Ω, se                           | e Figure 6-1            | -1                                     |                    | +3   | V    |
| Δ V <sub>OC</sub>                            | Change in magnitude<br>of common-mode output<br>voltage <sup>(5)</sup> | $R_L$ = 54Ω or 100Ω, see Figure 6-1               |                         |                                        |                    | ±0.2 | V    |
|                                              | Output current                                                         | Output disabled <sup>(6)</sup>                    | V <sub>O</sub> = 12V    |                                        |                    | 1    | mA   |
| I <sub>O</sub>                               | Output current                                                         | Output disabled                                   | V <sub>O</sub> = -7V    |                                        |                    | -0.8 | ША   |
| I <sub>IH</sub>                              | High-level input current                                               | V <sub>I</sub> = 2.4V                             |                         |                                        |                    | 20   | μA   |
| I <sub>IL</sub>                              | Low-level input current                                                | V <sub>I</sub> = 0.4V                             |                         |                                        |                    | -400 | μA   |
|                                              |                                                                        | V <sub>O</sub> = -7V                              |                         |                                        |                    | -250 |      |
|                                              | Oh and aimerrish arrishment arrismand                                  | V <sub>O</sub> = 0                                |                         |                                        |                    | -150 | A    |
| I <sub>OS</sub> Short-circuit output current | Snort-circuit output current                                           | V <sub>O</sub> = V <sub>CC</sub>                  |                         |                                        |                    | 250  | mA   |
|                                              |                                                                        | V <sub>O</sub> = 12V                              |                         |                                        |                    | 250  |      |
|                                              | Commission and (total massicana)                                       | Natari                                            | Outputs enabled         |                                        | 42                 | 70   | A    |
| I <sub>CC</sub>                              | Supply current (total package)                                         | oply current (total package) No load Outputs disa | Outputs disabled        |                                        | 26                 | 35   | mA   |

<sup>(1)</sup> The power-off measurement in ANSI Standard TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

<sup>(2)</sup> All typical values are at  $V_{CC} = 5V$  and  $T_A = 25$ °C.

<sup>(3)</sup> The minimum  $V_{OD2}$  with a 100 $\Omega$  load is either ½  $V_{OD1}$  or 2V, whichever is greater.

<sup>(4)</sup> See ANSI Standard TIA/EIA-485-A, Figure 3.5, Test Termination Measurement 2.

<sup>(5)</sup> Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.

<sup>(6)</sup> This applies for both power on and off; refer to ANSI Standard TIA/EIA-485-A the for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.



#### 5.5 Electrical Characteristics - Receiver

over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST C                                           | ONDITIONS            | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|--------------------------------------------------|----------------------|---------------------|--------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          | $V_O = 2.7V$ , $I_O = -0.4mA$                    |                      |                     |                    | 0.2  | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                          | $V_{O} = 0.5V, I_{O} = 8mA$                      |                      | -0.2 <sup>(2)</sup> |                    |      | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                  |                      |                     | 50                 |      | mV   |
| V <sub>IK</sub>   | Enable Input clamp voltage                                      | I <sub>I</sub> = -18mA                           |                      |                     |                    | -1.5 | V    |
| V <sub>OH</sub>   | High-level output voltage                                       | V <sub>ID</sub> = 200mV, I <sub>OH</sub> = -400μ | A, see Figure 6-2    | 2.7                 |                    |      | V    |
| V <sub>OL</sub>   | Low-level output voltage                                        | V <sub>ID</sub> = -200mV, I <sub>OL</sub> = 8mA, | see Figure 6-2       |                     |                    | 0.45 | V    |
| loz               | High-impedance-state output current                             | V <sub>O</sub> = 0.4V to 2.4V                    |                      |                     |                    | ±20  | μA   |
|                   |                                                                 | 011 : 1 01/(3)                                   | V <sub>I</sub> = 12V |                     |                    | 1    |      |
| l <sub>1</sub>    | Line input current                                              | Other input = 0V <sup>(3)</sup>                  | V <sub>I</sub> = -7V |                     |                    | -0.8 | mA   |
| I <sub>IH</sub>   | High-level enable input current                                 | V <sub>IH</sub> = 2.7V                           |                      |                     |                    | 20   | μA   |
| I <sub>IL</sub>   | Low-level enable input current                                  | V <sub>IL</sub> = 0.4V                           |                      |                     |                    | -100 | μA   |
| rı                | Input resistance                                                | V <sub>I</sub> = 12V                             |                      | 12                  |                    |      | kΩ   |
| Ios               | Short-circuit output current                                    |                                                  |                      | -15                 | ,                  | -85  | mA   |
|                   |                                                                 |                                                  | Outputs enabled      |                     | 42                 | 55   |      |
| I <sub>CC</sub>   | Supply current (total package)                                  | No load                                          | Outputs disabled     |                     | 26                 | 35   | mA   |

All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

# 5.6 Switching Characteristics - Driver

 $V_{CC}$  = 5V,  $R_L$  = 110 $\Omega$ ,  $T_A$  = 25°C (unless otherwise noted)

|                    | PARAMETER                           | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|-----------------------------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential-output delay time      | $R_L = 54\Omega$ , see Figure 6-3 |     | 15  | 22  | ns   |
| t <sub>t(OD)</sub> | Differential-output transition time | $R_L = 54\Omega$ , see Figure 6-3 |     | 20  | 30  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level    | See Figure 6-4                    |     | 85  | 120 | ns   |
| t <sub>PZL</sub>   | Output enable time to low level     | See Figure 6-5                    |     | 40  | 60  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level | See Figure 6-4                    |     | 150 | 250 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level  | See Figure 6-5                    |     | 20  | 30  | ns   |

## 5.7 Switching Characteristics – Receiver

 $V_{CC}$  = 5V,  $C_L$  = 15pF,  $T_A$  = 25°C

|                  | PARAMETER                                         | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | V <sub>ID</sub> = 0 to 3V, see Figure 6-6 |     | 21  | 35  | no   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | VID - 0 to 3V, see Figure 6-6             |     | 23  | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level                  | See Figure 6-7                            |     | 10  | 20  | ne   |
| t <sub>PZL</sub> | Output enable time to low level                   | See Figure 6-7                            |     | 12  | 20  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level               | See Figure 6-7                            |     | 20  | 35  | no   |
| t <sub>PLZ</sub> | Output disable time from low level                | See Figure 6-7                            |     | 17  | 25  | ns   |

Product Folder Links: SN65176B SN75176B

<sup>(2)</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

<sup>(3)</sup> This applies for both power on and power off. Refer to EIA Standard TIA/EIA-485-A for exact conditions.



### 5.8 Typical Characteristics



Figure 5-1. Driver High-Level Output Voltage vs High-Level **Output Current** 



Figure 5-2. Driver Low-Level Output Voltage vs Low-Level **Output Current** 



Figure 5-3. Driver Differential Output Voltage vs Output Current



Figure 5-4. Receiver High-Level Output Voltage vs High-Level **Output Current** 



Only the 0°C to 70°C portion of the curve applies to the SN75176B device.

**Temperature** 





Figure 5-6. Receiver Low-Level Output Voltage vs Low-Level **Output Current** 



# 5.8 Typical Characteristics (continued)





## **Parameter Measurement Information**



Figure 6-1. Driver V<sub>OD</sub> and V<sub>OC</sub>



Figure 6-2. Receiver V<sub>OH</sub> and V<sub>OL</sub>



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR ≤1MHz, 50% duty cycle, t<sub>r</sub> ≤ 6ns, t<sub>f</sub> ≤ 6ns, Z<sub>O</sub> = 50Ω.

Figure 6-3. Driver Test Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1MHz, 50% duty cycle,  $t_r \leq$  6ns,  $t_f \leq$  6ns,  $t_O = 50\Omega$ .

Figure 6-4. Driver Test Circuit and Voltage Waveforms





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1MHz, 50% duty cycle,  $t_r \leq$  6ns,  $t_f \leq$  6ns,  $t_O = 50\Omega$ .

Figure 6-5. Driver Test Circuit and Voltage Waveforms



- C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1MHz, 50% duty cycle,  $t_r \leq$  6ns,  $t_f \leq$  6ns,  $t_O = 50\Omega$ .

Figure 6-6. Receiver Test Circuit and Voltage Waveforms

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated





- **VOLTAGE WAVEFORMS**
- A.  $C_L$  includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$ 1MHz, 50% duty cycle,  $t_r \leq$  6ns,  $t_f \leq$

Figure 6-7. Receiver Test Circuit and Voltage Waveforms

## **6 Detailed Description**

#### 6.1 Overview

The SN65176B and SN75176B differential bus transceivers are integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.11 and X.27.

The SN65176B and SN75176B devices combine a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ . These ports feature wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

The driver is designed for up to 60 mA of sink or source current. The driver features positive and negative current limiting and thermal shutdown for protection from line-fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12  $k\Omega$ , an input sensitivity of  $\pm 200$  mV, and a typical input hysteresis of 50 mV.

The SN65176B and SN75176B devices can be used in transmission-line applications employing the SN75172 and SN75174 quadruple differential line drivers and SN75173 and SN75175 quadruple differential line receivers.

### **6.2 Functional Block Diagram**



#### **6.3 Feature Description**

#### 6.3.1 Driver

The driver converts a TTL logic signal level to RS-422 and RS-485 compliant differential output. Use the TTL logic input, the DE pin, to turn the driver on and off.

Table 6-1. Driver Function (1)

| INPUT D | ENABLE DE | DIFFERENTIAL OUTPUTS |   |
|---------|-----------|----------------------|---|
|         |           | Α                    | В |
| Н       | Н         | Н                    | L |
| L       | Н         | L                    | Н |
| X       | L         | Z                    | Z |

(1) H = high level, = low level, X = irrelevant, Z = high impedance (off)



#### 6.3.2 Receiver

The receiver converts a RS-422 or RS-485 differential input voltage to a TTL logic level output. Use the TTL logic input, the  $\overline{\text{RE}}$  pin, to turn the receiver logic output on and off.

Table 6-2. Receiver Function Table (1)

| DIFFERENTIAL<br>INPUTS A-B     | ENABLE RE | OUTPUT R |
|--------------------------------|-----------|----------|
| V <sub>ID</sub> ≥ 0.2V         | L         | Н        |
| -0.2V < V <sub>ID</sub> < 0.2V | L         | U        |
| V <sub>ID</sub> ≤ -0.2V        | L         | L        |
| X                              | Н         | Z        |
| Open                           | L         | U        |

<sup>(1)</sup> H = high level, L = low level, U = unknown, Z = high impedance (off)

#### **6.4 Device Functional Modes**

#### 6.4.1 Device Powered

Both the driver and receiver can be individually enabled or disabled in any combination. DE and  $\overline{\text{RE}}$  can be connected together for a single port direction control bit.

### 6.4.2 Device Unpowered

The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports. The bus ports are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .

#### 6.4.3 Symbol Cross Reference

Table 6-3. Symbol Equivalents

| DATA SHEET<br>PARAMETER | TIA/EIA-422-B                         | TIA/EIA-485-A                                   |
|-------------------------|---------------------------------------|-------------------------------------------------|
| Vo                      | $V_{oa}, V_{ob}$                      | V <sub>oa</sub> , V <sub>ob</sub>               |
| V <sub>OD1</sub>        | V <sub>o</sub>                        | V <sub>o</sub>                                  |
| V <sub>OD2</sub>        | V <sub>t</sub> ® <sub>L</sub> = 100Ω) | V <sub>t</sub> ® <sub>L</sub> = 54Ω)            |
| V <sub>OD3</sub>        |                                       | V <sub>t</sub> (test termination measurement 2) |
| Δ V <sub>OD</sub>       | $    V_t   -   \nabla_t    $          | V <sub>t</sub> −   ∇ <sub>t</sub>               |
| V <sub>OC</sub>         | V <sub>os</sub>                       | V <sub>os</sub>                                 |
| Δ V <sub>OC</sub>       | $ V_{os} - \overline{V}_{os} $        | $ V_{os} - \overline{V}_{os} $                  |
| I <sub>OS</sub>         | I <sub>sa</sub>  ,  I <sub>sb</sub>   |                                                 |
| Io                      | I <sub>xa</sub>  ,  I <sub>xb</sub>   | I <sub>ia</sub> , I <sub>ib</sub>               |



## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

Use SN65176B and SN75176B in RS-485 and RS-422 physical layer communications.

### 7.2 Typical Application



Termiante the line at both ends in its characteristic impedance  $@_T = Z_O$ ). Keep the stub lengths off of the main line as short as possible.

Figure 7-1. Typical RS-485 Application Circuit

#### 7.2.1 Design Requirements

- 5V power source
- RS-485 bus operating at 10Mbps or less
- · Connector that establishes the correct polarity for port pins
- · External fail safe implementation

#### 7.2.2 Detailed Design Procedure

Place the device close to bus connector to keep traces (stub) short to prevent adding reflections to the bus line. If desired, add external fail-safe biasing to establish +200mV on the A-B port.

Product Folder Links: SN65176B SN75176B

Copyright © 2025 Texas Instruments Incorporated



### 7.2.3 Application Curves



Figure 7-2. Eye Diagram for 10Mbits/s Over 100 feet of Standard CAT-5E Cable 120 $\Omega$  Termination at Both Ends

In Figure 7-2, the scale is 1V per division and 25nS per division.

## 7.3 System Examples



Figure 7-3. Schematics of Inputs and Outputs



# 7.4 Power Supply Recommendations

Establish a power supply of 5V with a tolerance less than 10%.

## 7.5 Layout

## 7.5.1 Layout Guidelines

Traces from device pins A and B to connector must be short and capable of 250 mA maximum current.

# 7.5.2 Layout Example



Figure 7-4. Layout Diagram

 $\label{localization} {\it Copyright @ 2025 Texas Instruments Incorporated} \\ {\it Product Folder Links: $SN65176B SN75176B}$ 



# 8 Device and Documentation Support

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Page |
|------|
| 18   |
| Page |
| 4    |
|      |

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# 10.1 Tape and Reel Information



#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE





| A0 | Dimension designed to accommodate the component width          |
|----|----------------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length         |
| K0 | Dimension designed to accommodate the component thickness      |
| W  | Overall width of the carrier tape                              |
| P1 | Pitch between successive cavity centers                        |
| F1 | Distance between centers of sprocket hole and first cavity row |
| F2 | Distance between centers of first and second cavity rows       |
| F3 | Distance between centers of second and third cavity rows       |

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Carrier          | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | F1<br>(mm) | F2<br>(mm) | F3<br>(mm) |
|--------------|-----------------|--------------------|------|------|------------------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|------------|------------|------------|
| SN65176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN65176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN65176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN65176BDRG4 | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN65176BDRG4 | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN75176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN75176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN75176BDR   | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN75176BDRG4 | SOIC            | D                  | 8    | 2500 | Single row       | 330                      | 12.4                     | 6.4        | 5.2        | 2.1        | 8          | 12        | Q1               | _          | _          | _          |
| SN75176BPSR  | so              | PS                 | 8    | 2000 | Single row       | 330                      | 16.4                     | 8.35       | 6.6        | 2.4        | 12         | 16        | Q1               | _          | _          | _          |
| SN65176BDE   | SOIC            | D                  | 8    | 7500 | Multi-row<br>(3) | 330                      | 24.4                     | 6.45       | 5.25       | 2.1        | 8          | 24        | Q1               | 5.25       | 6.25       | 6.25       |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated





| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65176BDR   | SOIC         | D               | 8    | 2500 | 353         | 353        | 32          |
| SN65176BDR   | SOIC         | D               | 8    | 2500 | 353         | 353        | 32          |
| SN65176BDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65176BDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25          |
| SN65176BDRG4 | SOIC         | D               | 8    | 2500 | 353         | 353        | 32          |
| SN75176BDR   | SOIC         | D               | 8    | 2500 | 353         | 353        | 32          |
| SN75176BDR   | SOIC         | D               | 8    | 2500 | 353         | 353        | 32          |
| SN75176BDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75176BDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25          |
| SN75176BPSR  | SO           | PS              | 8    | 2000 | 353         | 353        | 32          |
| SN65176BDE   | SOIC         | D               | 8    | 7500 | 356.0       | 356.0      | 45.0        |

www.ti.com

24-Aug-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |          |               |                |                       |          | (4)                           | (5)                        |              |                  |
| SN65176BD             | Obsolete | Production    | SOIC (D)   8   | -                     | -        | Call TI                       | Call TI                    | -40 to 105   | 65176B           |
| SN65176BDE            | Active   | Production    | SOIC (D)   8   | 7500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BDR            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BDR.A          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BDRE4          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BDRG4          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BDRG4.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | 65176B           |
| SN65176BP             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | -40 to 105   | SN65176BP        |
| SN65176BP.A           | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | -40 to 105   | SN65176BP        |
| SN75176BD             | Obsolete | Production    | SOIC (D)   8   | -                     | -        | Call TI                       | Call TI                    | 0 to 70      | 75176B           |
| SN75176BDG4           | NRND     | Production    | null (null)    | 75   TUBE             | -        | Call TI                       | Call TI                    | 0 to 70      |                  |
| SN75176BDR            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 75176B           |
| SN75176BDR.A          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 75176B           |
| SN75176BDRE4          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 75176B           |
| SN75176BDRG4          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 75176B           |
| SN75176BDRG4.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 75176B           |
| SN75176BP             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN75176BP        |
| SN75176BP.A           | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN75176BP        |
| SN75176BPE4           | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN75176BP        |
| SN75176BPSR           | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes      | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | 0 to 70      | A176B            |
| SN75176BPSR.A         | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | A176B            |
| SN75176BPSRG4         | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | A176B            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 24-Aug-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Aug-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75176BPSR  | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |



www.ti.com 3-Aug-2025



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65176BDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65176BDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65176BDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75176BDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75176BDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN75176BDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75176BPSR  | SO           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Aug-2025

## **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65176BP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65176BP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75176BP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75176BP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75176BPE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated