SN74LVCC3245A SCAS585Q - NOVEMBER 1996 - REVISED DECEMBER 2022 # SN74LVCC3245A Octal Bus Transceiver With Adjustable Output Voltage and 3-State Outputs #### 1 Features - Bidirectional voltage translator - 2.3 V to 3.6 V on A port and 3 V to 5.5 V on B port - Control inputs V<sub>IH</sub> and V<sub>IL</sub> levels are referenced to V<sub>CCA</sub> voltage - Latch-up performance exceeds 250 mA per JESD 17 - ESD protection exceeds JESD 22 - 2000-V Human Body Model (A114-A) - 1000-V Charged-Device Model (C101) # 2 Applications - Level translation - USB - Interfacing - Analog and digital applications ## 3 Description SN74LVCC3245A device is noninverting bus transceiver contains two separate supply rails. The B port is designed to track V<sub>CCB</sub>, which accepts voltages from 3 V to 5.5 V, and the A port is designed to track V<sub>CCA</sub>, which operates at 2.3 V to 3.6 V. This allows for translation from a 3.3-V to a 5-V system environment and vice versa, from a 2.5-V to a 3.3-V system environment and vice versa. #### Package Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |---------------|----------------|--------------------| | | DB (SSOP, 24) | 8.65 mm × 3.90 mm | | | DW (SOIC, 24) | 15.40 mm × 7.50 mm | | SN74LVCC3245A | DBQ (SSOP, 24) | 8.20 mm × 5.30 mm | | | NS (SO, 24) | 15.00 mm × 5.30 mm | | | PW (TSSOP, 24) | 7.80 mm × 4.40 mm | For all available packages, see the orderable addendum at the end of the data sheet. **Functional Block Diagram** # **Table of Contents** | 1 Features | 7.4 A and B Port (V <sub>CCA</sub> and V <sub>CCB</sub> = 3.6 V) | 13 | |--------------------------------------------------------------------|------------------------------------------------------------------|------| | 2 Applications | 8 Detailed Description | | | 3 Description | 8.1 Overview | | | 4 Revision History2 | 8.2 Functional Block Diagram | . 14 | | 5 Pin Configuration and Functions3 | 8.3 Feature Description | .14 | | 6 Specifications4 | 8.4 Device Functional Modes | | | 6.1 Absolute Maximum Ratings4 | 9 Power Supply Recommendations | .16 | | 6.2 ESD Ratings4 | 10 Layout | | | 6.3 Recommended Operating Conditions4 | 10.1 Layout Guidelines | | | 6.4 Thermal Information6 | 10.2 Layout Example | | | 6.5 Electrical Characteristics6 | 10.3 Power-Up Considerations | .17 | | 6.6 Switching Characteristics7 | 11 Device and Documentation Support | .18 | | 6.7 Operating Characteristics8 | 11.1 Documentation Support | | | 6.8 Typical Characteristics9 | 11.2 Receiving Notification of Documentation Updates | | | 7 Parameter Measurement Information10 | 11.3 Support Resources | 18 | | 7.1 A Port ( $V_{CCA}$ = 2.5 V ± 0.2 V and $V_{CCB}$ = 3.3 V ± | 11.4 Trademarks | 18 | | 0.3 V)10 | 11.5 Electrostatic Discharge Caution | .18 | | 7.2 B Port ( $V_{CCA}$ = 2.5 V ± 0.2 V and $V_{CCB}$ = 3.3 V ± | 11.6 Glossary | | | 0.3 V)11 | 12 Mechanical, Packaging, and Orderable | | | 7.3 B Port (V <sub>CCA</sub> = 3.6 V and V <sub>CCB</sub> = 5.5 V) | Information | . 18 | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision P (December 2015) to Revision Q (December 2022) | Page | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Added thermal information for DB and PW package | | | | Added inclusive terminology | | | С | hanges from Revision O (March 2005) to Revision P (December 2015) | Page | | • | Added Applications section, Device Information table, ESD Ratings table, Feature Description section Functional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Infosection. | i, Layout<br>ormation | | • | Removed <i>Ordering Information</i> table | | # **5 Pin Configuration and Functions** NC – No internal connection See Section 12 for dimensions. Figure 5-1. DB, DBQ, DW, NS, or PW Package, 24-Pin SSOP, SOIC, SO, or TSSOP (Top View) **Table 5-1. Pin Functions** | P | PIN | TYPE(1) | DESCRIPTION | |------------------|-----|---------|--------------------------| | NAME | NO. | ITPE | DESCRIPTION | | A1 | 3 | I/O | A1 port | | A2 | 4 | I/O | A2 port | | A3 | 5 | I/O | A3 port | | A4 | 6 | I/O | A4 port | | A5 | 7 | I/O | A5 port | | A6 | 8 | I/O | A6 port | | A7 | 9 | I/O | A7 port | | A8 | 10 | I/O | A8 port | | B1 | 21 | I/O | B1 port | | B2 | 20 | I/O | B2 port | | B3 | 19 | I/O | B3 port | | B4 | 18 | I/O | B4 port | | B5 | 17 | I/O | B5 port | | B6 | 16 | I/O | B6 port | | B7 | 15 | I/O | B7 port | | B8 | 14 | I/O | B8 port | | DIR | 2 | I | Dir input | | | 11 | | | | GND | 12 | _ | Ground | | | 13 | | | | NC | 23 | _ | Unconnected | | ŌĒ | 22 | I | Output Enable active low | | V <sub>CCA</sub> | 1 | _ | A port power | | V <sub>CCB</sub> | 24 | _ | B port power | (1) I = input, O = output, P = power ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |--------------------------------------|---------------------------------------------------------------------|---------------------------------|------|------------------------|-----------| | V <sub>CCA</sub><br>V <sub>CCB</sub> | Supply voltage | | -0.5 | 6 | V | | | | All A ports <sup>(2)</sup> | -0.5 | V <sub>CCA</sub> + 0.5 | | | VI | Input voltage | All B ports <sup>(3)</sup> | -0.5 | V <sub>CCB</sub> + 0.5 | \ \ \ \ \ | | | | Except I/O ports <sup>(2)</sup> | -0.5 | V <sub>CCA</sub> + 0.5 | | | \/ | Output voltage <sup>(3)</sup> | All A ports | -0.5 | V <sub>CCA</sub> + 0.5 | V | | V <sub>O</sub> | Output voltage(**) | All B ports | -0.5 | V <sub>CCB</sub> + 0.5 | ] | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or | GND | | ±100 | mA | | TJ | Junction temperature | | | 150 | °C | | _ | lungtion to ambient the amount marietanes | DW | | 46 | °C/\\ | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | NS | | 65 | °C/W | | T <sub>stg</sub> | Storage temperature | 1 | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |----------------------------|-------------------------------------------------------------------|-------|--------------------------------------------------------------------------------|-------|------| | \/ Flactractatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | | | Ľ | V <sub>(FOD)</sub> Electrostatic discharge | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------------|------------------|------------------|------|-----|-----|------| | V <sub>CCA</sub> | Supply voltage | | | 2.3 | 3.3 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage | | | 3 | 5 | 5.5 | V | | ., | | 2.3 V | 3 V | 1.7 | | | | | | V <sub>IHA</sub> High-level input voltage | 2.7 V | 3 V | 2 | | | V | | VIHA | | 3 V | 3.6 V | 2 | | | | | | | 3.6 V | 5.5 V | 2 | | | | | | | 2.3 V | 3 V | 2 | | | | | | High-level input voltage | 2.7 V | 3 V | 2 | | | v | | V <sub>IHB</sub> | | 3 V | 3.6 V | 2 | | | v | | | | 3.6 V | 5.5 V | 3.85 | | | | Submit Document Feedback <sup>(2)</sup> This value is limited to 4.6 V maximum. <sup>(3)</sup> This value is limited to 6 V maximum. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions (continued) | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------|------------------|-----------------|--------------|------------------|------| | | | 2.3 V | 3 V | | | 0.7 | | | V | Low level input veltage | 2.7 V | 3 V | | | 0.8 | V | | VILA | Low-level input voltage | 3 V | 3.6 V | | | 0.8 | V | | VILA Low-level input voltage 2.3 V 3V 3V 3.6 V 3.0 | 5.5 V | | , | 0.8 | | | | | VILB Low-level (reference villa linput void villa linput void void void Output void void void void void void void void | | 2.3 V | 3 V | | | 0.8 | | | ., | Long land bound on the ma | 2.7 V | 3 V | | | 0.8 | ., | | V <sub>ILB</sub> | Low-level input voltage | 3 V | 3.6 V | | | 0.8 | V | | | | 3.6 V | 5.5 V | | | 1.65 | | | | | 2.3 V | 3 V | 1.7 | , | | | | ., | High-level input voltage (control terminals) | 2.7 V | 3 V | 2 | | | ., | | V <sub>IH</sub> | | 3 V | 3.6 V | 2 | | | V | | | | 3.6 V | 5.5 V | 2 | | | | | | | 2.3 V | 3 V | | | 0.7 | | | | Low-level input voltage (control terminals) | 2.7 V | 3 V | | | 0.8 | | | $V_{IL}$ | | | 3.6 V | | | 0.8 | V | | | | 3.6 V | 5.5 V | | , | 0.8 | | | V <sub>IA</sub> | Input voltage | | | 0 | | V <sub>CCA</sub> | V | | | | | | 0 | , | V <sub>CCB</sub> | V | | | | | | 0 | | V <sub>CCA</sub> | V | | | | | | 0 | | V <sub>CCB</sub> | V | | | | 2.3 V | 3 V | | , | -8 | | | | | 2.7 V | 3 V | | | -12 | | | I <sub>OHA</sub> | High-level output current | 3 V | 3 V | | | -24 | mA | | | | 2.7 V | 4.5 V | | | -24 | | | | | 2.3 V | 3 V | | | -12 | | | | | 2.7 V | 3 V | | , | -12 | | | I <sub>OHB</sub> | High-level output current | 3 V | 3 V | | | -24 | mA | | VIL VIA VIB VOA VOB | | 2.7 V | 4.5 V | | | -24 | | | | | 2.3 V | 3 V | | | 8 | | | | | 2.7 V | 3 V | | | 12 | | | I <sub>OLA</sub> | Low-level output current | 3 V | 3 V | | | 24 | mA | | | | 2.7 V | 4.5 V | | | 24 | | | | | 2.3 V | 3 V | | | 12 | | | | | 2.7 V | 3 V | | <del>,</del> | 12 | | | I <sub>OLB</sub> | Low-level output current | 3 V | 3 V | | | 24 | mA | | | | 2.7 V | 4.5 V | | | 24 | 4 | | Δt/Δν | Input transition rise or fall rate | | | | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | | <del>-4</del> 0 | | 85 | °C | ### **6.4 Thermal Information** | | THERMAL METRIC <sup>(1) (4)</sup> | | DBQ (SSOP) | PW (TSSOP) | UNIT | |-----------------------|----------------------------------------------|---------|------------|------------|------| | | | 24 PINS | 24 PINS | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 90.7 | 61 | 100.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 51.9 | 44.8 | 44.7 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 49.7 | 34.5 | 55.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 18.8 | 9.5 | 6.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.3 | 37.2 | 55.4 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | P | ARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | | |---------------------|--------------------------|---------------------------------------------------|-----------------------|------------------|-----|------|-----|------|--| | | | I <sub>OH</sub> = -100 μA | 3 V | 3 V | 2.9 | 3 | | | | | | | I <sub>OH</sub> = -8 mA | 2.3 V | 3 V | 2 | | | | | | Volla | I <sub>OH</sub> = -12 mA | 2.7 V | 3 V | 2.2 | 2.5 | | V | | | | VOHA | | 10H12 IIIA | 3 V | 3 V | 2.4 | 2.8 | | V | | | | | - 24 mA | 3 V | 3 V | 2.2 | 2.6 | | | | | | | I <sub>OH</sub> = –24 mA | 2.7 V | 4.5 V | 2 | 2.3 | | | | | | | I <sub>OH</sub> = -100 μA | 3 V | 3 V | 2.9 | 3 | | | | | | | L = 12 mA | 2.3 V | 3 V | 2.4 | | | | | | V <sub>OHB</sub> | I <sub>OH</sub> = –12 mA | | 3 V | 2.4 | 2.8 | | V | | | | | | L = 24 mA | 3 V | 3 V | 2.2 | 2.6 | | | | | | | I <sub>OH</sub> = –24 mA | 2.7 V | 4.5 V | 3.2 | 4.2 | | | | | | | I <sub>OL</sub> = 100 μA | 3 V | 3 V | | | 0.1 | | | | | | I <sub>OL</sub> = 8 mA | 2.3 V | 3 V | | | 0.6 | | | | V <sub>OLA</sub> | | I <sub>OL</sub> = 12 mA | 2.7 V | 3 V | | 0.1 | 0.5 | V | | | | | I <sub>OL</sub> = 24 mA | | 3 V | | 0.2 | 0.5 | | | | | | | | 4.5 V | | 0.2 | 0.5 | | | | | | I <sub>OL</sub> = 100 μA | 3 V | 3 V | | | 0.1 | | | | ., | | I <sub>OL</sub> = 12 mA | 2.3 V | 3 V | | | 0.4 | | | | V <sub>OLB</sub> | - 24 mA | 3 V | 3 V | | 0.2 | 0.5 | V | | | | | | I <sub>OL</sub> = 24 mA | 2.7 V | 4.5 V | | 0.2 | 0.5 | | | | | O and a big mand a | V V STONE | 0.01/ | 3.6 V | | ±0.1 | ±1 | | | | 11 | Control inputs | $V_I = V_{CCA}$ or GND | 3.6 V | 5.5 V | | ±0.1 | ±1 | μA | | | I <sub>OZ</sub> (1) | A or B ports | $V_O = V_{CCA/B}$ or GND, $V_I = V_{IL}$ or $V_I$ | 1 <sub>IH</sub> 3.6 V | 3.6 V | | ±0.5 | ±5 | μA | | | | | A port = $V_{CCA}$ or GND, $I_O = 0$ | 3.6 V | Open | | 5 | 50 | | | | I <sub>CCA</sub> | B to A | Drawt - W ar CND I c | 0.01/ | 3.6 V | | 5 | 50 | μΑ | | | | | B port = $V_{CCB}$ or GND, $I_O = 0$ | 3.6 V | 5.5 V | | 5 | 50 | | | | | A 4 - B | A most V as OND 1 2 | 221 | 3.6 V | | 5 | 50 | | | | I <sub>CCB</sub> | A to B | A port = $V_{CCA}$ or GND, $I_O = 0$ | 3.6 V | 5.5 V | | 8 | 80 | μA | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 6.5 Electrical Characteristics (continued) over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | |----------------------------------|----------------|-------------------------------------------------------------------------------------------------------------|------------------|------------------|-----|------|-----|------| | ΔI <sub>CCA</sub> <sup>(2)</sup> | A port | $V_{I}$ = $V_{CCA}$ – 0.6 V, Other inputs at $V_{CCA}$ or GND, $\overline{OE}$ at GND and DIR at $V_{CCA}$ | 3.6 V | 3.6 V | | 0.35 | 0.5 | | | | ŌĒ | $V_{I}$ = $V_{CCA}$ – 0.6 V, Other inputs at $V_{CCA}$ or GND, DIR at $V_{CCA}$ | 3.6 V | 3.6 V | | 0.35 | 0.5 | mA | | | DIR | $V_{I}$ = $V_{CCA}$ – 0.6 V, Other inputs at $V_{CCA}$ or GND, $\overline{OE}$ at GND | 3.6 V | 3.6 V | | 0.35 | 0.5 | | | ΔI <sub>CCB</sub> (2) | B port | $V_{I} = V_{CCB} - 2.1 \text{ V}$ , Other inputs at $V_{CCB}$ or GND, $\overline{OE}$ at GND and DIR at GND | 3.6 V | 5.5 V | | 1 | 1.5 | mA | | C <sub>i</sub> | Control inputs | V <sub>I</sub> = V <sub>CCA</sub> or GND | Open | Open | | 4 | | pF | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = V <sub>CCA/B</sub> or GND | 3.3 V | 5 V | | 18.5 | | pF | ## **6.6 Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1 through Figure 7-4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCA,</sub> V <sub>CCB</sub> | MIN | MAX | UNIT | | |------------------|----------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------|------|------|----| | | | | $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}, V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 9.4 | | | | t <sub>PHL</sub> | A B V <sub>CCA</sub> = 2.7 | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 6 | ns | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 7.1 | | | | | | | $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}, V_{CCB} = 3.3 \text{ V} \pm 0.3 $ | 1 | 9.1 | | | | t <sub>PLH</sub> | А | В | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 5.3 | ns | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 7.2 | | | | | | | $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}, V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 11.2 | | | | t <sub>PHL</sub> | В | В | Α | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 5.8 | ns | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 6.4 | | | | | | | $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}, V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 9.9 | | | | t <sub>PLH</sub> | В А | Α | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 7 | ns | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 7.6 | | | | | ŌĒ | | $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}, V_{CCB} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1 | 14.5 | | | | t <sub>PZL</sub> | | Α | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 9.2 | ns | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 9.7 | | | For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. This is the increase in supply current for each input that is at one of the specified voltage levels, rather than 0 V or the associated $V_{CC}$ . ## **6.6 Switching Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1 through Figure 7-4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCA</sub> , V <sub>CCB</sub> | MIN | MAX | UNIT | | | |---------------------|-----------------|-------------------------------------------------------|---------------------------------------------------------------------|-------|------|------|--|--| | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 12.9 | | | | | t <sub>PZH</sub> ŌE | ŌĒ | А | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 9.5 | ns | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 9.5 | | | | | | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 13 | | | | | t <sub>PZL</sub> | ŌĒ | В | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 V | 1 | 8.1 | ns | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 9.2 | | | | | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 12.8 | | | | | t <sub>PZH</sub> | ŌĒ | В | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 8.4 | ns | | | | | | | V <sub>CCA</sub> = 2.7 V TO 3.6 V, V <sub>CCB</sub> = 3.3 V ± 0.3 V | 1 | 9.9 | | | | | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 7.1 | | | | | t <sub>PLZ</sub> | ŌĒ | A | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 | 1 | 7 | ns | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 6.6 | | | | | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 7.3 | | | | | t <sub>PHZ</sub> | ŌĒ | А | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 V | 1 | 7.8 | | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 6.9 | | | | | | | | V <sub>CCA</sub> = 2.5 V ± 0.2 V, V <sub>CCB</sub> = 3.3 V ± 0.3 V | | 8.8 | | | | | t <sub>PLZ</sub> | ŌĒ | В | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 V | 1 | 7.3 | ns | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 7.5 | | | | | | | | $V_{CCA}$ = 2.5 V ± 0.2 V, $V_{CCB}$ = 3.3 V ± 0.3 | 1 | 8.9 | | | | | t <sub>PHZ</sub> | ŌĒ | В | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 5 V ± 0.5 V | ± 0.5 | | | | | | | | | $V_{CCA}$ = 2.7 V TO 3.6 V, $V_{CCB}$ = 3.3 V ± 0.3 V | 1 | 7.9 | | | | # **6.7 Operating Characteristics** $V_{CCA} = 3.3 \text{ V}, V_{CCB} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | JOA | PARAMETER | TEST CO | NDITIONS | TYP | UNIT | |---------------------------------------------------------------|------------------|-------------|------------|-----|------| | C <sub>pd</sub> Power dissipation capacitance per transceiver | Outputs enabled | C - 50 | | 38 | "F | | | Outputs disabled | $C_L = 50,$ | f = 10 MHz | 4.5 | p⊦ | # **6.8 Typical Characteristics** Figure 6-1. $V_{OHA(min)}$ VS $V_{CCA}$ #### 7 Parameter Measurement Information ## 7.1 A Port ( $V_{CCA}$ = 2.5 V ± 0.2 V and $V_{CCB}$ = 3.3 V ± 0.3 V) - A. C<sub>1</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq 2 \text{ ns}$ , $t_f \leq 2 \text{ ns}$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub>are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. **VOLTAGE WAVEFORMS** **PROPAGATION DELAY TIMES** Figure 7-1. Load Circuit and Voltage Waveforms **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES** ## 7.2 B Port ( $V_{CCA}$ = 2.5 V ± 0.2 V and $V_{CCB}$ = 3.3 V ± 0.3 V) - C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 2 ns, t<sub>r</sub> ≤ 2 ns - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 7-2. Load Circuit and Voltage Waveforms # 7.3 B Port ( $V_{CCA}$ = 3.6 V and $V_{CCB}$ = 5.5 V) | TEST | S1 | |------------------------------------|---------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | Open | VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - A. C<sub>L</sub> includes probe and jig capacitance. - 3. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 7-3. Load Circuit and Voltage Waveforms # 7.4 A and B Port ( $V_{CCA}$ and $V_{CCB} = 3.6 \text{ V}$ ) | TEST | S1 | |------------------------------------|------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 7 V | | t <sub>PHZ</sub> /t <sub>PZH</sub> | Open | PROPAGATION DELAY TIMES NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 7-4. Load Circuit and Voltage Waveforms ## **8 Detailed Description** ### 8.1 Overview The SN74LVCC3245A device is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable $(\overline{OE})$ input can be used to disable the device so the buses are effectively isolated. The control circuitry (DIR, $\overline{OE}$ ) is powered by $V_{CCA}$ . # 8.2 Functional Block Diagram #### 8.3 Feature Description This device is a bidirectional level translator designed to operate from 2.3 V to 3.6 V on Port A and 3 V to 5.5 V on B port. The control inputs recommended operating specifications are referenced with respect to $V_{CCA}$ Voltage. #### 8.4 Device Functional Modes Table 8-1 lists the functional modes of the SN74LVCC3245A. **Table 8-1. Function Table (Each Transceiver)** | INP | UTS | OPERATION | | | | |-----|-----|-----------------|--|--|--| | ŌĒ | DIR | OF EXAMON | | | | | L | L | B data to A bus | | | | | L | Н | A data to B bus | | | | | Н | X | Isolation | | | | ## **Application and Implementation** #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information The SN74LVCC3245A device is a bidirectional level translator designed to operate from 2.3 V to 3.6 V on Port A and 3 V to 5.5 V on B port and designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. #### 9.2 Typical Application Figure 9-1. Typical Application ### 9.2.1 Design Requirements This device can be used as bidirectional level translator depending on the DIR pin. The application describes the level translation of controller with signals at 3.3 V to target operating at 5 V. The $\overline{OE}$ pin is low and DIR pin is 3.3-V high. #### 9.2.2 Detailed Design Procedure Use the procedure that follows for the design: - 1. Recommended Input Conditions - Rise time and fall time specs. See (Δt/ΔV) in the Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. - 2. Absolute Maximum Output Conditions - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed total current (continuous current through V<sub>CC</sub> or GND) for the part. These limits are located in the *Absolute Maximum Ratings* table. - All the voltages on A and B ports should not exceed above V<sub>CCA</sub> or V<sub>CCB</sub> to prevent the biasing of Electrostatic discharge (ESD) diodes. ### 9.2.3 Application Curve Figure 9-2. V<sub>OHB(min)</sub> vs V<sub>CCA</sub> ### 9 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ pins then 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ## 10 Layout ### 10.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. #### 10.2 Layout Example Figure 10-1. Layout Example #### 10.3 Power-Up Considerations TI level-translation devices offer an opportunity for successful mixed-voltage signal design. A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies caused by improperly biased device terminals. To guard against such power-up problems, take these precautions: - 1. Connect ground before any supply voltage is applied. - 2. Power up the control side of the device (V<sub>CCA</sub> for all four of these devices). - 3. Tie $\overline{OE}$ to $V_{CCA}$ with a pullup resistor so that it ramps with $V_{CCA}$ . - 4. Depending on the direction of the data path, DIR can be high or low. If DIR high is needed (A data to B bus), ramp it with V<sub>CCA</sub>. Otherwise, keep DIR low. For more information, refer to Voltage-Level-Translation Devices application note. ## 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Implications of Slow or Floating CMOS Inputs - Texas Instruments, Voltage-Level-Translation Devices #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary TI Glossarv This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 20-Aug-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | SN74LVCC3245ADBQR | Active | Production | SSOP (DBQ) 24 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVCC3245A | | SN74LVCC3245ADBQR.B | Active | Production | SSOP (DBQ) 24 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVCC3245A | | SN74LVCC3245ADBR | Active | Production | SSOP (DB) 24 | 2000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245ADBR.A | Active | Production | SSOP (DB) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245ADBR.B | Active | Production | SSOP (DB) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245ADBRE4 | Active | Production | SSOP (DB) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245ADBRG4 | Active | Production | SSOP (DB) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245ADW | Active | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADW.B | Active | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWE4 | Active | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWG4 | Active | Production | SOIC (DW) 24 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWR | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWR.B | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWRG4 | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ADWRG4.B | Active | Production | SOIC (DW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ANSR | Active | Production | SOP (NS) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245ANSR.B | Active | Production | SOP (NS) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVCC3245A | | SN74LVCC3245APW | Active | Production | TSSOP (PW) 24 | 60 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APW.B | Active | Production | TSSOP (PW) 24 | 60 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWR | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWR.A | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWRE4 | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWRG4 | Active | Production | TSSOP (PW) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWT | Active | Production | TSSOP (PW) 24 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWT.B | Active | Production | TSSOP (PW) 24 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | | SN74LVCC3245APWTG4 | Active | Production | TSSOP (PW) 24 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LH245A | <sup>(1)</sup> Status: For more details on status, see our product life cycle. ## PACKAGE OPTION ADDENDUM www.ti.com 20-Aug-2025 (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVCC3245A: Enhanced Product: SN74LVCC3245A-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVCC3245ADBQR | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVCC3245ADBR | SSOP | DB | 24 | 2000 | 330.0 | 16.4 | 8.2 | 8.8 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVCC3245ADWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LVCC3245ADWRG4 | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LVCC3245ANSR | SOP | NS | 24 | 2000 | 330.0 | 24.4 | 8.3 | 15.4 | 2.6 | 12.0 | 24.0 | Q1 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | 7 th difference die fromman | | | | | | | | | | | |-----------------------------|------|-----------------|------|------|-------------|------------|-------------|--|--|--| | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | | SN74LVCC3245ADBQR | SSOP | DBQ | 24 | 2500 | 353.0 | 353.0 | 32.0 | | | | | SN74LVCC3245ADBR | SSOP | DB | 24 | 2000 | 353.0 | 353.0 | 32.0 | | | | | SN74LVCC3245ADWR | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | | | | | SN74LVCC3245ADWRG4 | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | | | | | SN74LVCC3245ANSR | SOP | NS | 24 | 2000 | 356.0 | 356.0 | 45.0 | | | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74LVCC3245ADW | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | SN74LVCC3245ADW.B | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | SN74LVCC3245ADWE4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | SN74LVCC3245ADWG4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | SN74LVCC3245APW | PW | TSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | SN74LVCC3245APW.B | PW | TSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | DBQ (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. DW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. DW (R-PDSO-G24) PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated