SN74LVC1G79-Q1 SCES874 - MARCH 2017 # SN74LVC1G79-Q1 Single Positive-Edge-Triggered D-Type Flip-Flop ### **Features** - **Qualified for Automotive Applications** - AEC-Q100 Qualified With the Following Results: - ±4000-V Human-Body Model (HBM) ESD Classification Level 3A - ±1000-V Charged-Device Model (CDM) ESD Classification Level C5 - Supports 5-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 5.5 V - Supports Down Translation to V<sub>CC</sub> - Max t<sub>pd</sub> of 6 ns at 3.3 V and 50 pF load - Low Power Consumption, 10-µA Max I<sub>CC</sub> - ±24-mA Output Drive at 3.3 V - Ioff supports Partial-Power-Down Mode and Back-**Drive Protection** # **Applications** - Automotive Infotainment - **Automotive Cluster** - Automotive ADAS - **Automotive Body Electronics** - Automotive HEV/EV Powertrain # 3 Description This automotive AEC-Q100 qualified single positiveedge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the level at the output. This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE | | | |--------------------|----------|-------------------|--|--| | SN74LVC1G79QDCKRQ1 | SC70 (5) | 2.00 mm x 1.25 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Logic Diagram (Positive Logic) Copyright © 2017, Texas Instruments Incorporated SCES874 – MARCH 2017 www.ti.com # **Table of Contents** | 1 | Features 1 | 8 | Detailed Description | 11 | |---|---------------------------------------------------------------------------------------|----|------------------------------------------------------|----| | 2 | Applications 1 | | 8.1 Overview | 11 | | 3 | Description 1 | | 8.2 Functional Block Diagram | 11 | | 4 | Revision History2 | | 8.3 Feature Description | 11 | | 5 | Pin Configuration and Functions3 | | 8.4 Device Functional Modes | 12 | | 6 | Specifications4 | 9 | Application and Implementation | 13 | | • | 6.1 Absolute Maximum Ratings | | 9.1 Application Information | 13 | | | 6.2 ESD Ratings | | 9.2 Typical Application | 13 | | | 6.3 Recommended Operating Conditions | 10 | Power Supply Recommendations | 14 | | | 6.4 Thermal Information | 11 | Layout 1 | 14 | | | 6.5 Electrical Characteristics | | 11.1 Layout Guidelines | 14 | | | 6.6 Timing Requirements | | 11.2 Layout Example | 14 | | | 6.7 Timing Requirements | 12 | Device and Documentation Support | 15 | | | 6.8 Switching Characteristics: $C_L = 15 \text{ pF}$ , $T_A = -40^{\circ}\text{C}$ to | | 12.1 Documentation Support | | | | +85°C 7 | | 12.2 Receiving Notification of Documentation Updates | 15 | | | 6.9 Switching Characteristics: $C_L = 30$ or 50 pF, $T_A =$ | | 12.3 Community Resources | 15 | | | -40°C to +85°C7 | | 12.4 Trademarks | 15 | | | 6.10 Switching Characteristics: C <sub>L</sub> = 30 pF or 50 pF, T <sub>A</sub> | | 12.5 Electrostatic Discharge Caution | 15 | | | = -40°C to +125°C | | 12.6 Glossary | 15 | | | 6.11 Operating Characteristics | 13 | Mechanical, Packaging, and Orderable | | | 7 | Parameter Measurement Information9 | | Information | 15 | | • | raiametei weasurement imoniation | | | | # 4 Revision History | DATE | REVISION | NOTES | |------------|----------|------------------| | March 2017 | * | Initial release. | Submit Documentation Feedback # 5 Pin Configuration and Functions See mechanical drawings for dimensions. ### **Pin Functions** | PIN | | I/O | DESCRIPTION | |-----------------|-----|-----|-------------------------------------| | NAME | DCK | 1/0 | DESCRIPTION | | D | 1 | I | Data input | | CLK | 2 | I | Positive-Edge-Triggered Clock input | | GND | 3 | _ | Ground | | Q | 4 | 0 | Non-inverted output | | V <sub>CC</sub> | 5 | _ | Positive Supply | # TEXAS INSTRUMENTS # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|-------------|------| | $V_{CC}$ | Supply voltage | | -0.5 | 6.5 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-in | Voltage range applied to any output in the high-impedance or power-off state (2) | | | | | Vo | Voltage range applied to any output in the high or | -0.5 | V <sub>CC</sub> + 0.5 | V | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | | TJ | Junction Temperature | | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | ., | | | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. www.ti.com # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | | | | | |-----------------|------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------|--|--|--|--|--| | ., | 0 1 1 | Operating | 1.65 | 5.5 | ., | | | | | | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | | V | | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | | | | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | ., | | | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | | | | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | ,, | | | | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | 1 | | | | | | | VI | Input voltage | , | 0 | 5.5 | V | | | | | | | Vo | Output voltage | | 0 | V <sub>cc</sub> | V | | | | | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | | | | | | $V_{CC} = 2.3 \text{ V}$ | | | | | | | | | | I <sub>OH</sub> | High-level output current | м | | -16 | mA | | | | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | | | | | | l <sub>OL</sub> | Low-level output current | м | | 16 | mA | | | | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | | | | | | | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | | 20 | | | | | | | | Δt/Δν | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 10 | ns/V | | | | | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 5 | | | | | | | | T <sub>A</sub> | Operating free-air temperature | <u>'</u> | -40 | 125 | °C | | | | | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. ## 6.4 Thermal Information | | | SN74LVC1G79-Q1 | | |----------------------|----------------------------------------------|----------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 277.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 179.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 75.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 49.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 75.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # TEXAS INSTRUMENTS # 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST SOMBITIONS | ., | -40°C | to +85°C | −40°C to | +125°C | | |---------------------------|----------------------------------------------------------------|-----------------|-----------------------|------------------------|-----------------------|------------------------|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> MAX | MIN | TYP <sup>(1)</sup> MAX | UNIT | | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | 1.2 | | | | V | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.9 | | 1.9 | | V | | V <sub>OH</sub> | $I_{OH} = -16 \text{ mA}$ | 3 V | 2.4 | | 2.4 | | V | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.3 | | 2.3 | | | | | $I_{OH} = -32 \text{ mA}$ | 4.5 V | 3.8 | | 3.8 | | | | | $I_{OL} = 100 \mu\text{A}$ 1.65 \text{ 1.65 } | | | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.45 | | 0.45 | | | V | I <sub>OL</sub> = 8 mA | 2.3 V | | 0.3 | | V | | | V <sub>OL</sub> | I <sub>OL</sub> = 16 mA | 3 V | | 0.4 | | 0.4 | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.55 | | 0.55 | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | 0.55 | | 0.55 | | | I <sub>I</sub> All inputs | $V_I = 5.5 \text{ V or GND}$ | 0 to 5.5 V | | ±10 | | ±5 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | ±10 | | ±10 | μΑ | | I <sub>CC</sub> | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$ | 1.65 V to 5.5 V | | 10 | | 10 | μΑ | | Δl <sub>CC</sub> | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V | | 500 | | 500 | μA | | Ci | $V_I = V_{CC}$ or GND | 3.3 V | | 4 | | 4 | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ## 6.6 Timing Requirements over operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | | -40°C to +85°C | | | | | | | | |--------------------|---------------------------------|-----------------------------------|-----|----------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------|-----| | PARAMETER | | V <sub>CC</sub> = 1.8<br>± 0.15 V | | V <sub>CC</sub> = 2.5<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | | 160 | | 160 | | 160 | | 160 | MHz | | t <sub>w</sub> | Pulse duration, CLK high or low | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | Catus time before CLIVA | Data high | 2.2 | | 1.4 | | 1.3 | | 1.2 | | | | L <sub>Su</sub> | Setup time before CLK↑ | Data low | 2.6 | | 1.4 | | 1.3 | | 1.2 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | | 0.3 | | 0.4 | | 1 | | 0.5 | | ns | # 6.7 Timing Requirements over operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | | -40°C to +125°C | | | | | | | | | |--------------------|---------------------------------|-----------------------------------|-----|----------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------|-----|--| | PARAMETER | | V <sub>CC</sub> = 1.8<br>± 0.15 V | | V <sub>CC</sub> = 2.5<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>clock</sub> | Clock frequency | | | 160 | | 160 | | 160 | | 160 | MHz | | | t <sub>w</sub> | Pulse duration, CLK high or low | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | | Satura time before CLIVA | Data high | 2.2 | | 1.4 | | 1.3 | | 1.2 | | | | | t <sub>su</sub> | Setup time before CLK↑ | Data low | 2.6 | | 1.4 | | 1.3 | | 1.2 | | ns | | | t <sub>h</sub> | Hold time, data after CLK↑ | | 0.3 | | 0.4 | | 1 | | 0.5 | | ns | | www.ti.com SCES874 – MARCH 2017 # 6.8 Switching Characteristics: $C_L = 15 \text{ pF}$ , $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ over recommended operating free-air temperature range, $C_L = 15 \text{ pF}$ (unless otherwise noted) (see Figure 3) | | PARAMETER | | | | | T <sub>A</sub> | = -40°C | to +85° | С | | | | |---|------------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|---------|------------------------------------|-----|----------------------------------|-----|------| | | | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | $f_{\text{max}}$ | | | 160 | | 160 | | 160 | | 160 | | MHz | | L | t <sub>pd</sub> | CLK | Q | 2.5 | 9.1 | 1.2 | 6 | 1 | 4 | 0.8 | 3.8 | ns | # 6.9 Switching Characteristics: $C_L = 30$ or 50 pF, $T_A = -40$ °C to +85°C over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF or 50 pF (unless otherwise noted) (see Figure 4) | | FROM<br>(INPUT) | | | | | | | | | | | |-----------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------| | PARAMETER | | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | $f_{max}$ | | | 160 | | 160 | | 160 | | 160 | | MHz | | t <sub>pd</sub> | CLK | Q | 3.9 | 9.9 | 2 | 7 | 1.7 | 5 | 1 | 4.5 | ns | # 6.10 Switching Characteristics: $C_L = 30$ pF or 50 pF, $T_A = -40$ °C to +125°C over recommended operating free-air temperature range, $C_L = 30 \text{ pF}$ or 50 pF (unless otherwise noted) (see Figure 4) | | PARAMETER | | то<br>(оитрит) | T <sub>A</sub> = -40°C to +125°C | | | | | | | | | |--|-----------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|-----|------| | | | FROM<br>(INPUT) | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | $f_{max}$ | | | 160 | | 160 | | 160 | | 160 | | MHz | | | t <sub>pd</sub> | CLK | Q | 3.9 | 12 | 2 | 8.5 | 1.7 | 6 | 1 | 5 | ns | # 6.11 Operating Characteristics $T_{\Lambda} = 25^{\circ}C$ | . H | | | | | | | | | |-----|-------------------------------|------------|-------------------------|-------------------------|--------------------------|-----------------------|------|--| | | PARAMETER | TEST | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | $V_{CC} = 3.3 \text{ V}$ | V <sub>CC</sub> = 5 V | UNIT | | | | PARAMETER | CONDITIONS | TYP | TYP | TYP | TYP | UNII | | | Cpd | Power dissipation capacitance | f = 10 MHz | 26 | 26 | 27 | 30 | pF | | SCES874 – MARCH 2017 www.ti.com # TEXAS INSTRUMENTS # 6.12 Typical Characteristics This plot shows the different $I_{CC}$ values for various voltages on the data input (D). Voltage sweep on the input is from 0 V to 6.5 V. 20 VCC = 3.3 V VCC = 5.0 V 18 16 Supply Current Icc [mA] 14 12 10 8 6 2 0 2 2.5 3 3.5 4 4.5 5 5.5 0.5 Data (D) Input Voltage [V] Figure 1. Supply Current (I<sub>CC</sub>) vs Data (D) Input Voltage - 1.8 V and 2.5 V Figure 2. Supply Current (I $_{\rm CC}$ ) vs Data (D) Input Voltage - 3.3 V and 5 V Submit Documentation Feedback # 7 Parameter Measurement Information | TEST | S1 | |------------------------------------|--------------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | $t_{PLZ}/t_{PZL}$ | <b>V</b> <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | ., | INI | PUTS | | ., | | | ., | |-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>∟</sub> | V <sub>A</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 M</b> Ω | 0.15 V | | $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 M</b> Ω | 0.15 V | | $3.3~V~\pm~0.3~V$ | 3 V | ≤2.5 ns | 1.5 V | 6 V | 15 pF | <b>1 M</b> Ω | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 M</b> Ω | 0.3 V | NOTES: A. C, includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{o}$ = 50 $\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{\text{PLZ}}$ and $\dot{t}_{\text{PHZ}}$ are the same as $t_{\text{dis}}$ . - F. $t_{\mbox{\tiny PZL}}$ and $t_{\mbox{\tiny PZH}}$ are the same as $t_{\mbox{\tiny en}}.$ - G. $t_{PlH}$ and $t_{PHl}$ are the same as $t_{pol}$ - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms SCES874 – MARCH 2017 www.ti.com # TEXAS INSTRUMENTS # **Parameter Measurement Information (continued)** | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | ., | INI | PUTS | | V | | | ., | |-----------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>A</sub> | | 1.8 V ± 0.15 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V ± 0.2 V | V <sub>cc</sub> | ≤2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 Ω | 0.15 V | | 3.3 V ± 0.3 V | 3 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 5 V ± 0.5 V | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \,\Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $\dot{t}_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{\text{PLH}}^{\text{F2L}}$ and $t_{\text{PHL}}^{\text{F2L}}$ are the same as $t_{\text{pd}}^{\text{eff}}$ - H. All parameters and waveforms are not applicable to all devices. Figure 4. Load Circuit and Voltage Waveforms Submit Documentation Feedback 8 Detailed Description # 8.1 Overview www.ti.com The SN74LVC1G79-Q1 is a single positive-edge-triggered D-type flip-flop and is AEC-Q100 qualified for automotive applications. Data at the input (D) is transferred to the output (Q) on the positive-going edge of the clock pulse when the setup time requirement is met. Because the clock triggering occurs at a voltage level, it is not directly related to the rise time of the clock pulse. This allows for data at the input to be changed without affecting the level at the output, following the hold-time interval. #### 8.2 Functional Block Diagram Figure 5. Logic Diagram (Positive Logic) ### 8.3 Feature Description #### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times. #### 8.3.2 Standard CMOS Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Recommended Operating Conditions*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law ( $R = V \div I$ ). Signals applied to the inputs need to have fast edge rates, as defined by $\Delta t/\Delta v$ in *Recommended Operating Conditions* to avoid excessive currents and oscillations. If tolerance to a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input. SCES874 – MARCH 2017 www.ti.com # TEXAS INSTRUMENTS ### **Feature Description (continued)** #### 8.3.3 Clamp Diodes The inputs and outputs to this device have negative clamping diodes. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 6. Electrical Placement of Clamping Diodes for Each Input and Output ## 8.3.4 Partial Power Down (Ioff) The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*. ### 8.3.5 Over-Voltage Tolerant Inputs Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*. ### 8.4 Device Functional Modes Table 1 shows the functional modes of SN74LVC1G79-Q1. **Table 1. Function Table** | INPL | INPUTS | | | | | | |----------|--------|-------|--|--|--|--| | CLK | D | Y | | | | | | <b>↑</b> | Н | Н | | | | | | <b>↑</b> | L | L | | | | | | L | Χ | $Q_0$ | | | | | **Application and Implementation** #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information A useful application for the SN74LVC1G79-Q1 is using it as a data latch with low-voltage data retention. This application implements the use of a microcontroller GPIO pin to act as a clock to set the output state and a second GPIO to provide the input data. If the SN74LVC1G79-Q1 is being powered from 1.8V and there is concern that a power glitch could exist as low as 1.5V, the device will retain the state of the Q output. An example of this data retention is shown in Figure 8 where the V<sub>CC</sub> drops to 1.5V and the Q output maintains the HIGH output state when V<sub>CC</sub> returns to 1.8V. If the V<sub>CC</sub> voltage drops below 1.5V, data retention is not guaranteed. #### 9.2 Typical Application Figure 7. Low Voltage Data Retention with SN74LVC1G79-Q1 #### 9.2.1 Design Requirements The SN74LVC1G79-Q1 device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For rise time and fall time specifications, see $\Delta t/\Delta v$ in Recommended Operating Conditions. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions. - Input voltages are recommended to not go below 0 V and not exceed 5.5 V for any V<sub>CC</sub>. See Recommended Operating Conditions. - 2. Recommended output conditions: - Load currents should not exceed ±50 mA. See Absolute Maximum Ratings. - Output voltages are recommended to not go below 0 V and not exceed the $V_{CC}$ voltage. See Recommended Operating Conditions. # **Typical Application (continued)** #### 9.2.3 Application Curve Figure 8. Data Retention with V<sub>CC</sub> glitch down to 1.5V # 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in *Recommended Operating Conditions*. A 0.1- $\mu$ F bypass capacitor is recommended to be connected from the VCC terminal to GND to prevent power disturbance. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results. ### 11 Layout #### 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 9 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. #### 11.2 Layout Example Figure 9. Trace Example Submit Documentation Feedback www.ti.com # 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: Implications of Slow or Floating CMOS Inputs, SCBA004 Understanding and Interpreting Standard Logic Data sheets SZZA036 Power-up Behavior of Clocked Devices SCHA005A # 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | SN74LVC1G79QDCKRQ1 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 16S | | SN74LVC1G79QDCKRQ1.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 16S | | SN74LVC1G79QDCKRQ1.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 16S | | SN74LVC1G79QDCKTQ1 | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 16S | | SN74LVC1G79QDCKTQ1.B | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 16S | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 #### OTHER QUALIFIED VERSIONS OF SN74LVC1G79-Q1: ◆ Catalog : SN74LVC1G79 ● Enhanced Product : SN74LVC1G79-EP NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Enhanced Product - Supports Defense, Aerospace and Medical Applications PACKAGE MATERIALS INFORMATION www.ti.com 24-Apr-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC1G79QDCKRQ1 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LVC1G79QDCKTQ1 | SC70 | DCK | 5 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 24-Apr-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC1G79QDCKRQ1 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LVC1G79QDCKTQ1 | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side SMALL OUTLINE TRANSISTOR NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated