- 1.4-kΩ Pullup Resistors Integrated on All Open-Drain Outputs Eliminate the Need for **Discrete Resistors** - **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Designed for the IEEE Std 1284-I (Level 1 Type) and IEEE Std 1284-II (Level 2 Type) **Electrical Specifications** - Flow-Through Architecture Optimizes PCB Layout - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin-Shrink Small-Outline (DGG) Packages ## description/ordering information The SN74LVC161284 is designed for 3-V to 3.6-V device Vcc. operation. This asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements. This device has eight bidirectional bits; data can flow in the A-to-B direction when DIR is high and in the B-to-A direction when DIR is low. This device also has five drivers, which drive the cable side, and four receivers. The SN74LVC161284 has one receiver dedicated to the HOST LOGIC line and a driver to drive the PERI LOGIC line. The output drive mode is determined by the high-drive (HD) control pin. When HD is high, the outputs are in a totem-pole configuration, and in an open-drain configuration when HD is low. This meets the drive requirements as specified in the IEEE Std 1284-I (level 1 type) and IEEE Std 1284-II (level 2 type) parallel peripheral-interface specifications. Except for HOST LOGIC IN and PERI LOGIC OUT, all cable-side pins have a 1.4-k $\Omega$ integrated pullup resistor. The pullup resistor is switched off if the associated output driver is in the low state or if the output voltage is above $V_{CC}$ CABLE. If $V_{CC}$ CABLE is off, PERI LOGIC OUT is set to low. The device has two supply voltages. V<sub>CC</sub> is designed for 3-V to 3.6-V operation. V<sub>CC</sub> CABLE supplies the inputs and output buffers of the cable side only and is designed for 3-V to 3.6-V and for 4.7-V to 5.5-V operation. Even when V<sub>CC</sub> CABLE is 3 V to 3.6 V, the cable-side I/O pins are 5-V tolerant. The SN74LVC161284 is characterized for operation from 0°C to 70°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # description/ordering information (continued) #### **ORDERING INFORMATION** | TA | PACK | AGET | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |-------------|-------------|---------------|--------------------------|---------------------|--| | | TSSOP – DGG | Tape and reel | PACKAGE PREVIEW | | | | | CCOD DI | Tape | SN74LVC161284DL | 11/0404004 | | | 0°C to 70°C | SSOP – DL | Tape and reel | SN74LVC161284DLR | LVC161284 | | | 0 0 10 70 0 | TSSOP – DGG | Tape and reel | 74LVC161284DGGRG4 | PACKAGE PREVIEW | | | | SSOP – DL | Tape | 74LVC161284DLRE4 | 11/0464284 | | | | SSOF - DL | Tape and reel | 74LVC161284DLRG4 | LVC161284 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | INP | INPUTS | | | | | | | | | |-----|--------|------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--| | DIR | HD | OUTPUT | MODE | | | | | | | | T . | _ | Open drain | A9-A13 to Y9-Y13 and PERI LOGIC IN to PERI LOGIC OUT | | | | | | | | | | Totem pole | B1-B8 to A1-A8 and C14-C17 to A14-A17 | | | | | | | | L | Н | Totem pole | B1-B8 to A1-A8, A9-A13 to Y9-Y13, PERI LOGIC IN to PERI LOGIC OUT, and C14-C17 to A14-A17 | | | | | | | | | | Open drain | A1-A8 to B1-B8, A9-A13 to Y9-Y13, and PERI LOGIC IN to PERI LOGIC OUT | | | | | | | | Н | L | Totem pole | C14-C17 to A14-A17 | | | | | | | | Н | Н | Totem pole | A1-A8 to B1-B8, A9-A13 to Y9-Y13, C14-C17 to A14-A17, and PERI LOGIC IN to PERI LOGIC OUT | | | | | | | # logic diagram NOTES: A. The PMOS transistor prevents backdriving current from the signal pins to V<sub>CC</sub> CABLE when V<sub>CC</sub> CABLE is open or at GND. B. The PMOS transistors prevent backdriving current from the signal pins to V<sub>CC</sub> CABLE when V<sub>CC</sub> CABLE is open or at GND. The PMOS transistor is turned off when the associated driver is in the low state. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range: V <sub>CC</sub> CABLE | 0.5 V to 7 V | |----------------------------------------------------------------------------------------------------|-----------------------------------------| | V <sub>CC</sub> | | | Input and output voltage range, V <sub>I</sub> and V <sub>O</sub> : Cable side (see Notes 1 and 2) | –2 V to 7 V | | Peripheral side (see Note 1)–0. | $5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO: Except PERI LOGIC OUT | ±50 mA | | PERI LOGIC OUT | ±100 mA | | Continuous current through each V <sub>CC</sub> or GND | ±200 mA | | Output high sink current, I <sub>SK</sub> (V <sub>O</sub> = 5.5 V and V <sub>CC</sub> CABLE = 3 V) | 65 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 89°C/W | | DL package | 94°C/W | | Storage temperature range, T <sub>sto</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The ac input voltage pulse duration is limited to 40 ns if the amplitude is greater than -0.5 V. - 3. The package thermal impedance is calculated in accordance with JESD 51. # recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |-----------------------|-----------------------------------------------------------------|------------------------------|------|------|------|--| | V <sub>CC</sub> CABLE | Supply voltage for the cable side, $V_{CC}$ CABLE $\geq V_{CC}$ | | 3 | 5.5 | V | | | VCC | Supply voltage | | 3 | 3.6 | V | | | | | A, B, DIR, and HD | 2 | | | | | $V_{IH}$ | | C14-C17 | 2.3 | | ., | | | | High-level input voltage | HOST LOGIC IN | 2.6 | | V | | | | | PERI LOGIC IN | 2 | | | | | | | A, B, DIR, and HD | | 0.8 | | | | V <sub>IL</sub> | Low lovel input valte re | C14-C17 | | 0.8 | V | | | | Low-level input voltage | HOST LOGIC IN | | 1.6 | | | | | | PERI LOGIC IN | | 0.8 | | | | | Land on the me | Peripheral side | 0 | VCC | | | | VI | Input voltage | Cable side | 0 | 5.5 | V | | | VO | Open-drain output voltage | HD low | 0 | 5.5 | V | | | | | HD high, B and Y outputs | | -14 | | | | <sup>I</sup> OH | High-level output current | A outputs and HOST LOGIC OUT | | -4 | mA | | | | | PERI LOGIC OUT | | -0.5 | | | | | | B and Y outputs | | 14 | | | | loL | Low-level output current | A outputs and HOST LOGIC OUT | 4 84 | | mA | | | | | PERI LOGIC OUT | | | | | | T <sub>A</sub> | Operating free-air temperature | | 0 | 70 | °C | | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended $V_{CC}$ CABLE = 5 V (unless otherwise noted) operating free-air temperature range, | | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP† | MAX | UNIT | |------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------|--------|------|------|------|------| | | | V <sub>thH</sub> – V <sub>thL</sub> for all inputs except the C inputs and HOST LOGIC IN | 3.3 V | 0.4 | | | | | $\Delta V_t$ | Input hysteresis | V <sub>thH</sub> – V <sub>thL</sub> for the HOST LOGIC IN | 3.3 V | 0.2 | | | V | | | | V <sub>thH</sub> – V <sub>thL</sub> for the C inputs | 3.3 V | 0.8 | | | | | | LID bink D and V sutnuts | 14.50 | 3 V | 2.23 | | | | | | HD high, B and Y outputs | I <sub>OH</sub> = -14 mA | 3.3 V‡ | 2.4 | | | | | | HD high, A outputs, and | I <sub>OH</sub> = -4 mA | 3 V | 2.4 | | | V | | VOH | HOST LOGIC OUT | I <sub>OH</sub> = -50 μA | 3 V | 2.8 | | | V | | | DEDU GOIO OLIT | | 3.15 V | 3.1 | | | | | | PERI LOGIC OUT | $I_{OH} = -0.5 \text{ mA}$ | 3.3 V‡ | 4.5 | | | | | | B and Y outputs | I <sub>OL</sub> = 14 mA | 3 V | | | 0.77 | | | | A | I <sub>OL</sub> = 50 μA | 3 V | | | 0.2 | ., | | $V_{OL}$ | A outputs and HOST LOGIC OUT | I <sub>OL</sub> = 4 mA | | | 0 4 | V | | | | PERI LOGIC OUT | I <sub>OL</sub> = 84 mA | 3 V | | | 0.8 | | | | a | V <sub>I</sub> = V <sub>CC</sub> | 3.6 V§ | | | 50 | μА | | Ц | C inputs | V <sub>I</sub> = GND (pullup resistors) | 3.6 V§ | | | -3.5 | mA | | | All inputs except the B or C inputs | $V_I = V_{CC}$ or GND | 3.6 V | | | ±1 | μΑ | | | <b>.</b> | VO = VCC | 3.6 V | | | 20 | μΑ | | | B outputs | V <sub>O</sub> = GND (pullup resistors) | 3.6 V§ | | | -3.5 | mA | | loz | A1-A8 | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±20 | μА | | | Open-drain Y outputs | V <sub>O</sub> = GND (pullup resistors) | 3.6 V§ | | | -3.5 | mA | | | Leakage to GND, B and Y outputs | V V 0.7V | 0.14 | | | 100 | | | l <sub>off</sub> | Leakage to V <sub>CC</sub> , B and Y outputs | $V_I$ or $V_O = 0$ to 7 V | 0 V | | | 10 | μΑ | | | • | $V_I = V_{CC}$ , $I_O = 0$ | 3.6 V | | | 0.8 | | | <sup>I</sup> CC <sup>¶</sup> | | $V_I = GND (12 \times pullup)$ | 3.6 V | | | 45 | mA | | Ci | Control inputs | $V_I = V_{CC}$ or GND | 3.3 V | | 3 | 4 | рF | | C <sub>io</sub> | All inputs | $V_O = V_{CC}$ or GND | 3.3 V | | 7 | 15 | pF | | ZO | Cable side | I <sub>OH</sub> = -35 mA | 3.3 V | | 45 | | Ω | | R pullup | Cable side | V <sub>O</sub> = 0 V (in Hi Z) | 3.3 V | 1.15 | | 1.65 | kΩ | | р с ар | | 1.0 - 1 ( =/ | 0.0 1 | | | | | <sup>†</sup> Typical values are measured at V<sub>CC</sub> = 3.3 V, V<sub>CC</sub> CABLE = 5 V, and T<sub>A</sub> = 25°C. ‡ V<sub>CC</sub> CABLE = 4.7 V § V<sub>CC</sub> CABLE = 3.6 V ¶ A maximum current of 170 $\mu$ A per pin is added to I<sub>CC</sub> if the pullup resistor pin is above V<sub>CC</sub>. SCAS583J - NOVEMBER 1996 - REVISED FEBRUARY 2005 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figures 1 and 2) | PARA | METER | R FROM TO (OUTPUT) | | MIN | түр† | MAX | UNIT | |-----------------------------------|------------|--------------------|--------------------------|------|------|-----|------| | <sup>t</sup> PLH | T. ( ) | A - = B | D A | 1 | | 40 | | | tPHL | Totem pole | A or B | B or A | 1 | | 40 | ns | | t <sub>slew</sub> | Totem pole | Cable-sid | e outputs | 0.05 | | 0.4 | V/ns | | t <sub>en</sub> | Totem pole | HD | B, Y, and PERI LOGIC OUT | 1 | | 25 | ns | | <sup>t</sup> dis | Totem pole | HD | B, Y, and PERI LOGIC OUT | 1 | | 25 | ns | | t <sub>en</sub> -t <sub>dis</sub> | | | 1 | | 10 | ns | | | t <sub>en</sub> | | DIR | А | 1 | | 50 | ns | | | | S.ID | А | 1 | | 15 | | | <sup>t</sup> dis | | DIR | В | 1 | | 50 | ns | | t <sub>r</sub> , t <sub>f</sub> | Open drain | А | A B or Y | | | 120 | ns | | t <sub>sk(o)</sub> ‡ | | A or B | B or A | | 2.5 | 10 | ns | # operating characteristics, $V_{CC}$ = 3.3 V, $T_A$ = 25°C | | PARAMETER | | TEST C | ONDITIONS | TYP | UNIT | |-----|-------------------------------|-----------------|-------------|------------|-----|------| | Cpd | Power dissipation capacitance | Outputs enabled | $C_L = 0$ , | f = 10 MHz | 45 | pF | <sup>†</sup> Typical values are measured at $V_{CC}$ = 3.3 V, $V_{CC}$ CABLE = 5 V, and $T_A$ = 25°C. ‡ Skew is measured at 1/2 ( $V_{OH}$ + $V_{OL}$ ) for signals switching in the same direction. #### PARAMETER MEASUREMENT INFORMATION SLEW RATE A-TO-B OR A-TO-Y LOAD (Totem Pole) **VOLTAGE WAVEFORMS MEASURED AT TP1, B SIDE** #### A-TO-B LOAD OR A-TO-Y LOAD (Open Drain) NOTES: A. $C_L$ includes probe and jig capacitance. - B. Input rise and fall times are 3 ns, 150 ns < pulse duration < 10 $\mu$ s for both low-to-high and high-to-low transitions. Slew rate is measured between 0.4 V and 0.9 V for the rising edge and between 2.4 V and 1.9 V for the falling edge. - C. Input rise and fall times are 3 ns. Rise and fall times (open drain) < 120 ns. - D. The outputs are measured one at a time, with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### PARAMETER MEASUREMENT INFORMATION **B-TO-A LOAD (Totem Pole)** A-TO-B LOAD OR A-TO-Y LOAD (Totem Pole) NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Input rise and fall times are 3 ns. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. Input rise and fall times are 3 ns. Pulse duration is 150 ns < $t_{W}$ < 10 $\mu s.$ - E. The outputs are measured one at a time, with one transition per measurement. Figure 2. Load Circuit and Voltage Waveforms www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | SN74LVC161284DGGR | Active | Production | TSSOP (DGG) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | | SN74LVC161284DGGR.A | Active | Production | TSSOP (DGG) 48 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | | SN74LVC161284DL | Active | Production | SSOP (DL) 48 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | | SN74LVC161284DL.A | Active | Production | SSOP (DL) 48 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | | SN74LVC161284DLR | Active | Production | SSOP (DL) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | | SN74LVC161284DLR.A | Active | Production | SSOP (DL) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LVC161284 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | | • | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC161284DGGR | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 | | SN74LVC161284DLR | SSOP | DL | 48 | 1000 | 330.0 | 32.4 | 11.35 | 16.2 | 3.1 | 16.0 | 32.0 | Q1 | www.ti.com 24-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC161284DGGR | TSSOP | DGG | 48 | 2000 | 356.0 | 356.0 | 45.0 | | SN74LVC161284DLR | SSOP | DL | 48 | 1000 | 356.0 | 356.0 | 53.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74LVC161284DL | DL | SSOP | 48 | 25 | 473.7 | 14.24 | 5110 | 7.87 | | SN74LVC161284DL.A | DL | SSOP | 48 | 25 | 473.7 | 14.24 | 5110 | 7.87 | # DL (R-PDSO-G48) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 PowerPAD is a trademark of Texas Instruments. SMALL OUTLINE PACKAGE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated