# SN74LVC126A-Q1 Automotive Quadruple Bus Buffer Gate With 3-State Outputs #### 1 Features - Qualified for automotive applications - Operates from 1.65V to 3.6V - Inputs accept voltages to 5.5V - Max t<sub>pd</sub> of 4.7ns at 3.3V - Typical V<sub>OLP</sub> (output ground bounce) <0.8V at V<sub>CC</sub> $= 3.3V, T_A = 25^{\circ}C$ - Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) >2V at V<sub>CC</sub> $= 3.3V, T_A = 25^{\circ}C$ - Latch-up performance exceeds 250mA per JESD - ESD protection exceeds JESD 22 ## 2 Description This quadruple bus buffer gate is designed for 1.65V to 3.6V V<sub>CC</sub> operation. | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3) | |----------------|------------------------|-----------------|----------------| | | D (SOIC, 14) | 8.65mm × 6mm | 8.65mm × 3.9mm | | SN74LVC126A-Q1 | BQA (WQFN, 14) | 3mm × 2.5mm | 3mm × 2.5mm | | | PW (TSSOP, 14) | 5mm × 6.4mm | 5mm × 4.4mm | - (1) For more information, see Section 10. - The package size (length × width) is a nominal value and (2) includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. Logic Diagram (Positive Logic) ## **Table of Contents** | 1 Features | 1 | 6.3 Device Functional Modes | 7 | |--------------------------------------|----------------|-----------------------------------------------------|------| | 2 Description | 1 | 7 Application and Implementation | 8 | | 3 Pin Configuration and Functions | 3 | 7.1 Power Supply Recommendations | 8 | | 4 Specifications | 4 | 7.2 Layout | 8 | | 4.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | | | 4.2 ESD Ratings | 4 | 8.1 Documentation Support (Analog) | 9 | | 4.3 Recommended Operating Conditions | | 8.2 Receiving Notification of Documentation Updates | 9 | | 4.4 Thermal Information | | 8.3 Support Resources | 9 | | 4.5 Electrical Characteristics | 5 | 8.4 Trademarks | | | 4.6 Switching Characteristics | <mark>5</mark> | 8.5 Electrostatic Discharge Caution | 9 | | 4.7 Operating Characteristics | <u>5</u> | 8.6 Glossary | 9 | | 5 Parameter Measurement Information | | 9 Revision History | 9 | | 6 Detailed Description | <mark>7</mark> | 10 Mechanical, Packaging, and Orderable | | | 6.1 Overview | | Information | . 10 | | 6.2 Functional Block Diagram | <mark>7</mark> | | | # 3 Pin Configuration and Functions Figure 3-1. SN74LVC126A-Q1 D or PW Package; 14-Pin SOIC or TSSOP (Top View) Figure 3-2. SN74LVC126A-Q1 BQA Package;14-Pin WQFN (Top View) **Table 3-1. Pin Functions** | | PIN I/O <sup>(1)</sup> | | DESCRIPTION | |--------|------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0(1) | DESCRIPTION | | 1 | 10E | I | Output enable 1 | | 2 | 1A | I | Gate 1 input | | 3 | 1Y | 0 | Gate 1 output | | 4 | 20E | I | Output enable 2 | | 5 | 2A | I | Gate 2 input | | 6 | 2Y | 0 | Gate 2 output | | 7 | GND | _ | Ground pin | | 8 | 3Y | 0 | Gate 3 output | | 9 | 3A | I | Gate 3 input | | 10 | 30E | I | Output enable 3 | | 11 | 4Y | 0 | Gate 4 output | | 12 | 4A | I | Gate 4 input | | 13 | 40E | I | Output Enable 4 | | 14 | V <sub>CC</sub> | | Power pin | | Therma | l pad | _ | Connect the GND pin to the exposed thermal pad for correct operation. Connect the thermal pad to any internal PCB ground plane using multiple vias for good thermal performance. | (1) I = input, O = output, P = power, FB = feedback, GND = ground, N/A = not applicable ## 4 Specifications ## 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) | | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|----------------------|---|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | Supply voltage range | | | 6.5 | V | | VI | Input voltage range <sup>(1)</sup> | | | -0.5 | 6.5 | V | | Vo | Output voltage range <sup>(1)</sup> (2) | | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < ( | ) | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < | 0 | | -50 | mA | | Io | Continuous output current | | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | <sup>(1)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. #### 4.2 ESD Ratings | | | | | VALUE | UNIT | |---|--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | \ | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. This rating was tested on the D (SOIC) package. #### 4.3 Recommended Operating Conditions over recommended operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|------------------------------------|------------------------|------------------------|------|--| | V | Supply voltage | Operating | 1.65 | 3.6 | V | | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | | | | V <sub>CC</sub> = 2.7V to 3.6 V | | 0.8 | | | | VI | Input voltage | <u> </u> | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.65V | | -4 | | | | | High-level output current | V <sub>CC</sub> = 2.3V | | -8 | mA | | | Іон | | V <sub>CC</sub> = 2.7V | | -12 | | | | | | V <sub>CC</sub> = 3V | | -24 | | | | | | V <sub>CC</sub> = 1.65V | | 4 | | | | | Lavy lavyal autorit autorit | V <sub>CC</sub> = 2.3V | | 8 | ^ | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 2.7V | | 12 | mA | | | | | V <sub>CC</sub> = 3V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | ı | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. Product Folder Links: SN74LVC126A-Q1 <sup>2)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table. #### 4.4 Thermal Information | THERMAL METRIC(1) | | | | | | |-------------------|----------------------------------------|------------|------------------------------|---------|------| | | | BQA (WQFN) | BQA (WQFN) D (SOIC) PW (TSSO | | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 102.3 | 127.8 | 150.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 4.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP(1) MAX | UNIT | |------------------|-------------------------------------------------------------------------|-----------------|-----------------------|-------| | | I <sub>OH</sub> = -100μA | 1.65V to 3.6V | V <sub>CC</sub> - 0.2 | | | | I <sub>OH</sub> = -4mA | 1.65V | 1.1 | | | V | I <sub>OH</sub> = -8mA | 2.3V | 1.5 | V | | V <sub>OH</sub> | I <sub>OH</sub> = –12mA | 2.7V | 2.1 | \ \ \ | | | 10H12111A | 3V | 2.35 | | | | I <sub>OH</sub> = -24mA | 3V | 2.1 | | | | I <sub>OL</sub> = 100μA | 1.65V to 3.6V | 0.2 | | | | I <sub>OL</sub> = 4mA | 1.65V | 0.45 | | | V <sub>OL</sub> | I <sub>OL</sub> = 8mA | 2.3V | 0.7 | V | | | I <sub>OL</sub> = 12mA | 2.7V | 0.5 | | | | I <sub>OL</sub> = 24mA | 3V | 0.7 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5V or GND | 3.6V | ±10 | μA | | I <sub>OZ</sub> | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.6V | ±10 | μA | | I <sub>CC</sub> | $V_1 = V_{CC}$ or GND, $I_0 = 0$ | 3.6V | 20 | μA | | ΔI <sub>CC</sub> | One input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or GND | 2.7V to 3.6V | 500 | μΑ | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3V | 4.5 | pF | | C <sub>o</sub> | $V_O = V_{CC}$ or GND | 3.3V | 7 | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3V, $T_A$ = 25°C. ## 4.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |--------------------|-----------------|-------------|-------------------------|-----|------------------------------------|-----|------|--| | | (INPOT) | (001F01) | MIN | MAX | MIN | MAX | | | | t <sub>pd</sub> | A | Y | 1 | 6.2 | 1 | 5.7 | ns | | | t <sub>en</sub> | OE | Y | 1 | 6.3 | 1 | 5.7 | ns | | | t <sub>dis</sub> | OE | Y | 1 | 6.7 | 1 | 6 | ns | | | t <sub>sk(o)</sub> | | | | | | 1 | ns | | ## 4.7 Operating Characteristics $T_A = 25^{\circ}C$ | PARAMETER | | | TEST<br>CONDITIONS | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | |-----------------|----------------------------------------|------------------|--------------------|--------------------------------|------| | C | Power dissipation capacitance per gate | Outputs enabled | f = 10 MHz | 22 | pF | | C <sub>pd</sub> | Power dissipation capacitance per gate | Outputs disabled | T = 10 MHZ | 4 | | #### **5 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1MHz, $Z_O = 50\Omega$ , $t_t \leq$ 2.5ns. The outputs are measured individually with one input transition per measurement. | TEST | S1 | S2 | $R_L$ | CL | ΔV | V <sub>LOAD</sub> | |-------------------------------------|--------|--------|-------|------|------|-------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN | OPEN | 500Ω | 50pF | _ | _ | | $t_{PLZ},t_{PZL}$ | CLOSED | OPEN | 500Ω | 50pF | 0.3V | 2×V <sub>CC</sub> | | t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN | CLOSED | 500Ω | 50pF | 0.3V | _ | | V <sub>CC</sub> | V <sub>t</sub> | R <sub>L</sub> | CL | ΔV | V <sub>LOAD</sub> | |-----------------|--------------------|----------------|------|-------|-------------------| | 1.8V ± 0.15V | V <sub>CC</sub> /2 | 1kΩ | 30pF | 0.15V | 2×V <sub>CC</sub> | | 2.5V ± 0.2V | V <sub>CC</sub> /2 | 500Ω | 30pF | 0.15V | 2×V <sub>CC</sub> | | 2.7V | 1.5V | 500Ω | 50pF | 0.3V | 6V | | 3.3V ± 0.3V | 1.5V | 500Ω | 50pF | 0.3V | 6V | (1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 5-1. Load Circuit for 3-State Outputs (1) The greater between $t_{\text{PLH}}$ and $t_{\text{PHL}}$ is the same as $t_{\text{pd}}$ . Figure 5-2. Voltage Waveforms Propagation Delays - (1) The greater between $t_{\text{PZL}}$ and $t_{\text{PZH}}$ is the same as $t_{\text{en}}$ . - (2) The greater between $t_{PLZ}$ and $t_{PHZ}$ is the same as $t_{dis}$ . Figure 5-3. Voltage Waveforms Propagation Delays (1) The greater between $t_r$ and $t_f$ is the same as $t_t$ . Figure 5-4. Voltage Waveforms, Input and Output Transition Times ## **6 Detailed Description** #### **6.1 Overview** The SN74LVC126A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. ## 6.2 Functional Block Diagram Figure 6-1. Logic Diagram (Positive Logic) #### **6.3 Device Functional Modes** # Function Table (Each Buffer) | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Y | | Н | Н | Н | | Н | L | L | | L | Χ | Z | ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating in the *Recommended Operating Conditions*. Each $V_{CC}$ pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended; if there are multiple $V_{CC}$ pins, then 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and a 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results. ## 7.2 Layout #### 7.2.1 Layout Guidelines When using multiple bit logic devices, inputs must never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input and gate are used, or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Layout Diagram specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or $V_{\rm CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. #### 7.2.2 Layout Example Figure 7-1. Layout Diagram Submit Document Feedback ## 8 Device and Documentation Support #### 8.1 Documentation Support (Analog) #### 8.1.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. #### Table 8-1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |----------------|----------------|--------------|---------------------|---------------------|---------------------|--| | SN74LVC126A-Q1 | Click here | Click here | Click here | Click here | Click here | | #### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | Changes from Revision C (May 2024) to Revision D (October 2024) | Page | |---|-----------------------------------------------------------------|------| | • | Updated RθJA values: D = 86 to 127.8, all values in °C/W | 5 | #### Changes from Revision B (April 2008) to Revision C (May 2024) Page - Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section - Deleted references to machine model throughout the data sheet......1 Updated RθJA values: PW = 113 to 150.8, all values in °C/W ......5 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LVC126A-Q1 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | CLVC126AQPWRG4Q1 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | CLVC126AQPWRG4Q1.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | CLVC126AQPWRG4Q1.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126APWRQ1 | Active | Production | TSSOP (PW) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126APWRQ1.A | Active | Production | TSSOP (PW) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AQDRG4Q1 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AQDRG4Q1.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AQDRQ1 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AQDRQ1.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AQDRQ1.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126AQ | | SN74LVC126AWBQARQ1 | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126Q | | SN74LVC126AWBQARQ1.A | Active | Production | WQFN (BQA) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC126Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LVC126A-Q1: Catalog: SN74LVC126A NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CLVC126AQPWRG4Q1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC126APWRQ1 | TSSOP | PW | 14 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC126AWBQARQ1 | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CLVC126AQPWRG4Q1 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC126APWRQ1 | TSSOP | PW | 14 | 3000 | 353.0 | 353.0 | 32.0 | | SN74LVC126AWBQARQ1 | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) <sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated