

# SN74LV8T573-EP Enhanced Product, Octal Transparent D-Type Latches with 3-State **Outputs and Logic Level Shifter**

### 1 Features

- Wide operating range of 1.65V to 5.5V
- 5.5V tolerant input pins
- Single-supply voltage translator (refer to LVxT Enhanced Input Voltage):
  - Up translation:
    - 1.2V to 1.8V
    - 1.5V to 2.5V
    - 1.8V to 3.3V
    - 3.3V to 5.0V
  - Down translation:
    - 5.0V, 3.3V, 2.5V to 1.8V
    - 5.0V, 3.3V to 2.5V
    - 5.0V to 3.3V
- Up to 150Mbps with 5V or 3.3V  $V_{CC}$
- Supports standard function pinout
- Latch-up performance exceeds 250mA per JESD 17
- Supports defense and aerospace applications:
  - Controlled baseline
  - One assembly and test site
  - One fabrication site
  - Extended product life cycle
  - Product traceability

### 2 Applications

- Enable or disable a digital signal
- Controlling an indicator LED
- Translation between communication modules and system controllers

## 3 Description

The SN74LV8T573-EP devices are octal transparent D-type latches that feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable implementing buffer registers, bidirectional bus drivers, and working registers.

While the latch-enable (LE) input is high, the Q outputs respond to the data (D) inputs. When LE is low, the outputs are latched to retain the data that was set up.

#### **Package Information**

|                |                        | (2)                         | (2)           |
|----------------|------------------------|-----------------------------|---------------|
| PART NUMBER    | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE(3)  |
| SN74LV8T573-EP | PW (TSSOP, 20)         | 6.5mm × 6.4mm               | 6.5mm × 4.4mm |

- For more information, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable
- The body size (length × width) is a nominal value and does not include pins.



To Seven Other Channels

**Logic Diagram (Positive Logic)** 



# **Table of Contents**

| 1 Features1                           | 7.3 Feature Description1                |
|---------------------------------------|-----------------------------------------|
| 2 Applications1                       |                                         |
| 3 Description1                        | 8 Application and Implementation1       |
| 4 Pin Configuration and Functions3    | 8.1 Application Information1            |
| 5 Specifications4                     | 8.2 Typical Application1                |
| 5.1 Absolute Maximum Ratings4         | 8.3 Power Supply Recommendations20      |
| 5.2 ESD Ratings4                      |                                         |
| 5.3 Recommended Operating Conditions4 |                                         |
| 5.4 Thermal Information5              | 9.1 Documentation Support2              |
| 5.5 Electrical Characteristics5       |                                         |
| 5.6 Switching Characteristics5        | 9.3 Support Resources22                 |
| 5.7 Timing Characteristics7           |                                         |
| 5.8 Typical Characteristics8          |                                         |
| 6 Parameter Measurement Information11 | 9.6 Glossary2                           |
| 7 Detailed Description12              | 10 Revision History2                    |
| 7.1 Overview12                        | 11 Mechanical, Packaging, and Orderable |
| 7.2 Functional Block Diagram12        |                                         |
| ·                                     |                                         |



# **4 Pin Configuration and Functions**



**PW Package Top View** 

**Table 4-1. Pin Functions** 

|     | PIN             | 1/04 | DECORPORION        |
|-----|-----------------|------|--------------------|
| NO. | NAME            | I/O1 | DESCRIPTION        |
| 1   | ŌĒ              | I    | Output enable      |
| 2   | 1D              | I    | 1D input           |
| 3   | 2D              | I    | 2D input           |
| 4   | 3D              | I    | 3D input           |
| 5   | 4D              | I    | 4D input           |
| 6   | 5D              | I    | 5D input           |
| 7   | 6D              | I    | 6D input           |
| 8   | 7D              | I    | 7D input           |
| 9   | 8D              | I    | 8D input           |
| 10  | GND             | _    | Ground             |
| 11  | LE              | I    | Latch enable input |
| 12  | 8Q              | 0    | 8Q output          |
| 13  | 7Q              | 0    | 7Q output          |
| 14  | 6Q              | 0    | 6Q output          |
| 15  | 5Q              | 0    | 5Q output          |
| 16  | 4Q              | 0    | 4Q output          |
| 17  | 3Q              | 0    | 3Q output          |
| 18  | 2Q              | 0    | 2Q output          |
| 19  | 1Q              | 0    | 1Q output          |
| 20  | V <sub>CC</sub> | _    | Power pin          |

1. I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                     |                                                                                             | MIN  | MAX                   | UNIT |
|------------------|-------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                | Supply voltage range                                                                        |      |                       |      |
| VI               | Input voltage range <sup>(2)</sup>  |                                                                                             | -0.5 | 7                     | V    |
| Vo               | Voltage range applied to any outp   | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |      |                       |      |
| Vo               | Output voltage range <sup>(2)</sup> |                                                                                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                 | V <sub>I</sub> < -0.5V                                                                      |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                | $V_{O}$ < -0.5V or $V_{O}$ > $V_{CC+}$ 0.5V                                                 |      | ±20                   | mA   |
| Io               | Continuous output current           | $V_O = 0$ to $V_{CC}$                                                                       |      | ±25                   | mA   |
|                  | Continuous output current through   | N V <sub>CC</sub> or GND                                                                    |      | ±50                   | mA   |
| T <sub>stg</sub> | Storage temperature                 |                                                                                             | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                    |               |                                                                       | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

| Specification   | Description                        | Condition                        | MIN  | MAX             | UNIT |
|-----------------|------------------------------------|----------------------------------|------|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                  | 1.8  | 5.5             | V    |
| VI              | Input voltage                      |                                  | 0    | 5.5             | V    |
| Vo              | Output voltage                     |                                  | 0    | V <sub>cc</sub> | V    |
|                 |                                    | V <sub>CC</sub> = 1.65V to 2V    | 1.1  |                 |      |
| V               | High-level input voltage           | V <sub>CC</sub> = 2.25V to 2.75V | 1.28 |                 | V    |
| $V_{IH}$        | nigh-level hiput voltage           | V <sub>CC</sub> = 3V to 3.6V     | 1.45 |                 | V    |
|                 |                                    | V <sub>CC</sub> = 4.5V to 5.5V   | 2    |                 |      |
|                 |                                    | V <sub>CC</sub> = 1.65V to 2V    |      | 0.5             |      |
| V               | Low-Level input voltage            | V <sub>CC</sub> = 2.25V to 2.75V |      | 0.65            | V    |
| $V_{IL}$        |                                    | V <sub>CC</sub> = 3V to 3.6V     |      | 0.75            | V    |
|                 |                                    | V <sub>CC</sub> = 4.5V to 5.5V   |      | 0.85            |      |
|                 |                                    | V <sub>CC</sub> = 1.6V to 2V     |      | ±3              |      |
| Io              | Output current                     | V <sub>CC</sub> = 2.25V to 2.75V |      | ±7              | mA   |
|                 |                                    | V <sub>CC</sub> = 3.3V to 5.0V   |      | ±15             |      |
| Io              | Output Current                     | V <sub>CC</sub> = 4.5V to 5.5V   |      | ±25             | mA   |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 1.6V to 5.0V   |      | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                                  | -55  | 125             | °C   |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



### **5.4 Thermal Information**

| PACKAGE    | PINS |                  |                       | THERMAL         | METRIC <sup>(1)</sup> |             |                       | UNIT |
|------------|------|------------------|-----------------------|-----------------|-----------------------|-------------|-----------------------|------|
| FACRAGE    | FINS | R <sub>0JA</sub> | R <sub>0JC(top)</sub> | $R_{\theta JB}$ | $\Psi_{JT}$           | $\Psi_{JB}$ | R <sub>0JC(bot)</sub> | UNIT |
| PW (TSSOP) | 20   | 101.7            | 42.9                  | 63.4            | 3.7                   | 62.7        | -                     | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) note.

### 5.5 Electrical Characteristics

over operating free-air temperature range; typical ratings measured at  $T_A$  = 25°C (unless otherwise noted).

| PARAMETE                | R TEST CONDITIONS                                                      | V <sub>cc</sub> | MIN                  | TYP                 | MAX  | UNIT |  |
|-------------------------|------------------------------------------------------------------------|-----------------|----------------------|---------------------|------|------|--|
|                         | I <sub>OH</sub> = -50μA                                                | 1.2V to 5.5V    | V <sub>CC</sub> -0.2 |                     |      |      |  |
|                         | I <sub>OH</sub> = -1mA                                                 | 1.2V            | 0.8                  |                     |      |      |  |
|                         | I <sub>OH</sub> = -2mA                                                 | 1.65V to 2V     | 1.21                 | 1.7 <sup>(1)</sup>  |      |      |  |
| V <sub>OH</sub>         | I <sub>OH</sub> = -3mA                                                 | 2.25V to 2.75V  | 1.93                 | 2.4 <sup>(1)</sup>  |      | V    |  |
|                         | I <sub>OH</sub> = -5.5mA                                               | 3V to 3.6V      | 2.49                 | 3.08 <sup>(1)</sup> |      |      |  |
|                         | $I_{OH} = -8mA$                                                        | 4.5V to 5.5V    | 3.95                 | 4.65 <sup>(1)</sup> |      |      |  |
|                         | I <sub>OH</sub> = –24mA                                                | 4.5V to 5.5V    | 3.15                 |                     |      |      |  |
|                         | I <sub>OL</sub> = 50μA                                                 | 1.2V to 5.5V    |                      |                     | 0.1  |      |  |
|                         | I <sub>OL</sub> = 1mA                                                  | 1.2V            |                      |                     | 0.2  |      |  |
|                         | I <sub>OL</sub> = 2mA                                                  | 1.65V to 2V     |                      | 0.1 <sup>(1)</sup>  | 0.25 |      |  |
| V <sub>OL</sub>         | I <sub>OL</sub> = 3mA                                                  | 2.25V to 2.75V  |                      | 0.1 <sup>(1)</sup>  | 0.2  | V    |  |
|                         | I <sub>OL</sub> = 5.5mA                                                | 3V to 3.6V      |                      | 0.2(1)              | 0.25 |      |  |
|                         | I <sub>OL</sub> = 8mA                                                  | 4.5V to 5.5V    |                      | 0.3(1)              | 0.35 |      |  |
|                         | I <sub>OL</sub> = 24mA                                                 | 4.5V to 5.5V    |                      |                     | 0.75 |      |  |
| II                      | V <sub>I</sub> = 0V or V <sub>CC</sub>                                 | 0V to 5.5V      |                      | ±0.1                | ±1   | μA   |  |
| I <sub>CC</sub>         | $V_I = V_{CC}$ or GND, $I_O = 0$                                       | 1.8V to 5.5V    |                      | 2                   | 20   | μA   |  |
| A.1                     | One input at 0.3V or 3.4V, other inputs at 0 or $V_{CC}$ , $I_{O}$ = 0 | 5.5V            |                      | 1.35                | 1.5  | mA   |  |
| ΔI <sub>CC</sub>        | One input at 0.3V or 1.1V, other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | 1.8V            |                      |                     | 68   | μΑ   |  |
| C <sub>I</sub>          | V <sub>I</sub> = V <sub>CC</sub> or GND                                | 5V              |                      | 3                   | 5    | pF   |  |
| Co                      | V <sub>O</sub> = V <sub>CC</sub> or GND                                | V               |                      | 5                   | 8    | pF   |  |
| l <sub>OZ</sub>         | $V_O = V_{CC}$ or GND and $V_{CC} = 5.5V$                              | 5.5V            |                      |                     | ±2.5 | μА   |  |
| C <sub>PD</sub> (2) (3) | C <sub>L</sub> = 50pF, F = 10MHz                                       | 1.8V to 5.5V    |                      | ·                   | 200  | pF   |  |

- Typical value at nearest nominal voltage (1.8V, 2.5V, 3.3V, and 5V)  $C_{PD}$  is used to determine the dynamic power consumption, per channel.  $P_D = V_{CC}^2 x F_I x (C_{PD} + C_L)$  where  $F_I =$  input frequency,  $C_L =$  output load capacitance,  $V_{CC} =$  supply voltage.

## **5.6 Switching Characteristics**

over operating free-air temperature range; typical values measured at  $T_A = 25$ °C (unless otherwise noted)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) Load Capa | Load Canacitanas      | V               | -55°C | UNIT    |    |
|------------------|--------------|-----------------------|-----------------------|-----------------|-------|---------|----|
|                  |              |                       | Load Capacitance      | V <sub>cc</sub> | MIN   | TYP MAX |    |
| t <sub>PHL</sub> | D            | Q                     | C <sub>L</sub> = 15pF | 1.8             | 1.0   | 40.6    | nS |
| t <sub>PHL</sub> | D            | Q                     | C <sub>L</sub> = 50pF | 1.8             | 1.0   | 45.5    | nS |
| t <sub>PHL</sub> | LE           | Q                     | C <sub>L</sub> = 15pF | 1.8             | 1.0   | 33.8    | nS |
| t <sub>PHL</sub> | LE           | Q                     | C <sub>L</sub> = 50pF | 1.8             | 1.0   | 38.9    | nS |
| t <sub>PHZ</sub> | OE           | Q                     | C <sub>L</sub> = 15pF | 1.8             | 1.0   | 25.4    | nS |



over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted)

|                  |              |             | 25°C (unless othe     |                 | C to 125°C | LINUT   |      |
|------------------|--------------|-------------|-----------------------|-----------------|------------|---------|------|
| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | Load Capacitance      | V <sub>cc</sub> | MIN        | TYP MAX | UNIT |
| t <sub>PHZ</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 32      | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 15pF | 1.8             | 1.0        | 34.2    | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 38      | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 15pF | 1.8             | 1.0        | 27.9    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 31.7    | nS   |
| t <sub>PLZ</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 1.8             | 1.0        | 22.7    | nS   |
| t <sub>PLZ</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 29.4    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 1.8             | 1.0        | 28.1    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 32.7    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 1.8             | 1.0        | 28.8    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 1.8             | 1.0        | 34      | nS   |
| t <sub>PHL</sub> | D            | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 23.9    | nS   |
| t <sub>PHL</sub> | D            | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 27      | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 18.9    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 22.6    | nS   |
| t <sub>PHZ</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 15.2    | nS   |
| t <sub>PHZ</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 19.7    | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 19.6    | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 22.1    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 15.8    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 18.3    | nS   |
| t <sub>PLZ</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 13.3    | nS   |
| $t_PLZ$          | OE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 18.1    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 17.2    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 19.6    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 2.5             | 1.0        | 17.7    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 2.5             | 1.0        | 21.3    | nS   |
| t <sub>PHL</sub> | D            | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 17      | nS   |
| t <sub>PHL</sub> | D            | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 19.8    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 14.3    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 17      | nS   |
| t <sub>PHZ</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 11.1    | nS   |
| t <sub>PHZ</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 14.5    | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 13.8    | nS   |
| t <sub>PLH</sub> | D            | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 15.7    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 11.9    | nS   |
| t <sub>PHL</sub> | LE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 14      | nS   |
| t <sub>PLZ</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 10      | nS   |
| t <sub>PLZ</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 13.4    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 12.7    | nS   |
| t <sub>PZH</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 14.8    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 15pF | 3.3             | 1          | 13.1    | nS   |
| t <sub>PZL</sub> | OE           | Q           | C <sub>L</sub> = 50pF | 3.3             | 1          | 15.8    | nS   |
| t <sub>PHL</sub> | D            | Q           | C <sub>L</sub> = 15pF | 5               | 1          | 11.6    | nS   |



over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted)

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) Load Capacitance | V                     | -55°(           | UNIT |         |      |
|------------------|--------------|------------------------------|-----------------------|-----------------|------|---------|------|
| PARAMETER        | PROW (INPUT) | 10 (001P01) Load Capacitanc  |                       | V <sub>cc</sub> | MIN  | TYP MAX | UNIT |
| t <sub>PHL</sub> | D            | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 13.6    | nS   |
| t <sub>PHL</sub> | LE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 10.3    | nS   |
| t <sub>PHL</sub> | LE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 12.5    | nS   |
| t <sub>PHZ</sub> | OE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 8.4     | nS   |
| t <sub>PHZ</sub> | OE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 10.3    | nS   |
| t <sub>PLH</sub> | D            | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 9.9     | nS   |
| t <sub>PLH</sub> | D            | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 11.5    | nS   |
| t <sub>PHL</sub> | LE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 8.8     | nS   |
| t <sub>PHL</sub> | LE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 10.6    | nS   |
| t <sub>PLZ</sub> | OE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 7.2     | nS   |
| t <sub>PLZ</sub> | OE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 9.7     | nS   |
| t <sub>PZH</sub> | OE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 8.8     | nS   |
| t <sub>PZH</sub> | OE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 10.6    | nS   |
| t <sub>PZL</sub> | OE           | Q                            | C <sub>L</sub> = 15pF | 5               | 1    | 9       | nS   |
| t <sub>PZL</sub> | OE           | Q                            | C <sub>L</sub> = 50pF | 5               | 1    | 11.3    | nS   |

# **5.7 Timing Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | DESCRIPTION    | CONDITION       | V               | T <sub>A</sub> = 25°C |     | -55°C to 125°C |     | UNIT |
|-----------------|----------------|-----------------|-----------------|-----------------------|-----|----------------|-----|------|
| PARAMETER       | DESCRIPTION    | CONDITION       | V <sub>CC</sub> | MIN N                 | ΙΑХ | MIN            | MAX | UNII |
| t <sub>H</sub>  | Hold time      | Data after LE↓  | 1.8V ±0.2V      | 3                     |     | 3              |     | nS   |
| t <sub>SU</sub> | Setup time     | Data before LE↓ | 1.8V ±0.2V      | 9                     |     | 17             |     | nS   |
| t <sub>W</sub>  | Pulse duration | LE high         | 1.8V ±0.2V      | 13                    |     | 15             |     | nS   |
| t <sub>H</sub>  | Hold time      | Data after LE↓  | 2.5V ±0.2V      | 2                     |     | 2              |     | nS   |
| t <sub>SU</sub> | Setup time     | Data before LE↓ | 2.5V ±0.2V      | 7                     |     | 10             |     | nS   |
| t <sub>W</sub>  | Pulse duration | LE high         | 2.5V ±0.2V      | 9                     |     | 10             |     | nS   |
| t <sub>H</sub>  | Hold time      | Data after LE↓  | 3.3V ±0.3V      | 2                     |     | 1.5            |     | nS   |
| t <sub>su</sub> | Setup time     | Data before LE↓ | 3.3V ±0.3V      | 7                     |     | 9              |     | nS   |
| t <sub>W</sub>  | Pulse duration | LE high         | 3.3V ±0.3V      | 8                     |     | 9              |     | nS   |
| t <sub>H</sub>  | Hold time      | Data after LE↓  | 5V ±0.5V        | 1                     |     | 1.5            |     | nS   |
| t <sub>su</sub> | Setup time     | Data before LE↓ | 5V ±0.5V        | 6                     |     | 8              |     | nS   |
| t <sub>W</sub>  | Pulse duration | LE high         | 5V ±0.5V        | 8                     |     | 9              |     | nS   |



## 5.8 Typical Characteristics

T<sub>A</sub> = 25°C (unless otherwise noted)





## **5.8 Typical Characteristics (continued)**

T<sub>A</sub> = 25°C (unless otherwise noted)



Figure 5-7. Output Voltage vs Current in LOW State; 5V Supply



Figure 5-8. Output Voltage vs Current in HIGH State; 3.3V Supply



Figure 5-9. Output Voltage vs Current in LOW State; 3.3V



Figure 5-10. Output Voltage vs Current in HIGH State; 2.5V Supply



Figure 5-11. Output Voltage vs Current in LOW State; 2.5V Supply



Figure 5-12. Output Voltage vs Current in HIGH State; 1.8V Supply



# **5.8 Typical Characteristics (continued)**

T<sub>A</sub> = 25°C (unless otherwise noted)





### **6 Parameter Measurement Information**

Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics:  $PRR \le 1MHz$ ,  $Z_O = 50\Omega$ ,  $t_t < 2.5ns$ .

The outputs are measured individually with one input transition per measurement.

| TEST                                | S1     | S2     | R <sub>L</sub> | R <sub>L</sub> C <sub>L</sub> |       | V <sub>cc</sub> |
|-------------------------------------|--------|--------|----------------|-------------------------------|-------|-----------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN   | OPEN   | _              | 15pF, 50pF                    | _     | ALL             |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN   | OPEN 1kΩ 15p   |                               | 0.15V | ≤ 2.5V          |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN   | CLOSED | 1kΩ            | 15pF, 50pF                    | 0.15V | ≤ 2.5V          |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN   | 1kΩ            | 15pF, 50pF                    | 0.3V  | > 2.5V          |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN   | CLOSED | 1kΩ            | 15pF, 50pF                    | 0.3V  | > 2.5V          |



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

Figure 6-1. Load Circuit for 3-State Outputs



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}$ .

Figure 6-2. Voltage Waveforms Propagation Delays



- (3) The greater between  $t_{\mbox{\scriptsize PZL}}$  and  $t_{\mbox{\scriptsize PZH}}$  is the same as  $t_{\mbox{\scriptsize en}}.$
- (4) The greater between  $t_{\mbox{\scriptsize PLZ}}$  and  $t_{\mbox{\scriptsize PHZ}}$  is the same as  $t_{\mbox{\scriptsize dis}}.$

Figure 6-3. Voltage Waveforms Propagation Delays



(1) The greater between  $t_{\rm r}$  and  $t_{\rm f}$  is the same as  $t_{\rm f}$ .

Figure 6-4. Voltage Waveforms, Input and Output Transition Times

## 7 Detailed Description

### 7.1 Overview

The SN74LV8T573-EP devices are octal transparent D-type latches that feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. A buffered output-enable ( $\overline{\text{OE}}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  must be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

## 7.2 Functional Block Diagram

To seven other channels



Figure 7-1. Logic Diagram (Positive Logic)

## 7.3 Feature Description

## 7.3.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance state, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a  $10k\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

### 7.3.2 LVxT Enhanced Input Voltage

The SN74LV8T573-EP belongs to TI's LVxT family of logic devices with integrated voltage level translation. This family of devices was designed with reduced input voltage thresholds to support up-translation, and inputs tolerant of signals with up to 5.5V levels to support down-translation. For proper functionality, input signals must remain at or above the specified  $V_{IH(MIN)}$  level for a HIGH input state, and at or below the specified  $V_{IL(MAX)}$  for a LOW input state. Figure 7-2 shows the typical  $V_{IH}$  and  $V_{IL}$  levels for the LVxT family of devices, as well as the voltage levels for standard CMOS devices for comparison.

The inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law  $(R = V \div I)$ .

Input signals must transition between valid logic states quickly, as defined by the input transition rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report.

Do not leave inputs floating at any time during operation. Unused inputs must be terminated at a valid high or low voltage level. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a  $10k\Omega$  resistor is recommended and will typically meet all requirements.



Figure 7-2. LVxT Input Voltage Levels



#### 7.3.2.1 Up Translation

Input signals can be up translated using the SN74LV8T573-EP. The voltage applied at V<sub>CC</sub> will determine the output voltage and the input thresholds as described in the Recommended Operating Conditions and Electrical Characteristics tables. When connected to a high-impedance input, the output voltage will be approximately V<sub>CC</sub> in the HIGH state, and 0V in the LOW state.

The inputs have reduced thresholds that allow for input HIGH state levels, which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5V supply will have a V<sub>IH(MIN)</sub> of 3.5V. For the SN74LV8T573-EP, VIH(MIN) with a 5V supply is only 2V, which would allow for up-translation from a typical 2.5V to 5V signals.

Ensure that the input signals in the HIGH state are above V<sub>IH(MIN)</sub> and input signals in the LOW state are lower than  $V_{IL(MAX)}$  as shown in Figure 7-3.

Up Translation Combinations are as follows:

- 1.8V V<sub>CC</sub> Inputs from 1.2V
- 2.5V V<sub>CC</sub> Inputs from 1.8V
- $3.3 \mbox{V}_{CC}$  Inputs from 1.8V and 2.5V  $5.0 \mbox{V}_{CC}$  Inputs from 2.5V and 3.3V



Figure 7-3. LVxT Up and Down Translation Example

#### 7.3.2.2 Down Translation

Signals can be translated down using the SN74LV8T573-EP. The voltage applied at the V<sub>CC</sub> will determine the output voltage and the input thresholds as described in the Recommended Operating Conditions and Electrical Characteristics tables.

When connected to a high-impedance input, the output voltage will be approximately V<sub>CC</sub> in the HIGH state, and 0V in the LOW state. Ensure that the input signals in the HIGH state are between  $V_{H(MIN)}$  and 5.5V, and input signals in the LOW state are lower than V<sub>IL(MAX)</sub> as shown in Figure 7-2.

For example, standard CMOS inputs for devices operating at 5.0V, 3.3V or 2.5V can be down-translated to match 1.8V CMOS signals when operating from 1.8V  $V_{CC}$ . See Figure 7-3.

Down Translation Combinations are as follows:

- 1.8V V<sub>CC</sub> Inputs from 2.5V, 3.3V, and 5.0V
- 2.5V V<sub>CC</sub> Inputs from 3.3V and 5.0V
- $3.3V V_{CC}$  Inputs from 5.0V

### 7.3.3 Clamp Diode Structure

As Figure 7-4 shows, the outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only.

#### CAUTION

Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clampcurrent ratings are observed.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated





Figure 7-4. Electrical Placement of Clamping Diodes for Each Input and Output



## 7.4 Device Functional Modes

Table 7-1 lists the functional modes of the SN74LV8T573-EP.

**Table 7-1. Function Table (Each Latch)** 

|    | OUTPUT |   |                |
|----|--------|---|----------------|
| ŌĒ | LE     | D | Q              |
| L  | Н      | Н | Н              |
| L  | Н      | L | L              |
| L  | L      | Х | Q <sub>0</sub> |
| Н  | Х      | Х | Z              |



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  must be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  $\overline{\text{OE}}$  does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. These latches can be used to store 8 bits of data. Figure 8-1 shows a typical application. A low trigger event latches the output to preserve the event for processing later. With latch input high, this acts as a buffer which follows the live data at the D input when output enable pin held is low.

## 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 8-1. Typical Application Schematic



### 8.2.1 Design Requirements

#### 8.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics of the device as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV8T573-EP plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Ensure the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings* is not exceeded.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV8T573-EP plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Ensure the maximum total current through GND listed in the *Absolute Maximum Ratings* is not exceeded.

The SN74LV8T573-EP can drive a load with a total capacitance less than or equal to 50pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50pF.

The SN74LV8T573-EP can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices.

#### **CAUTION**

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



#### 8.2.1.2 Input Considerations

Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV8T573-EP (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A  $10k\Omega$  resistor value is often used due to these factors.

Refer to the Feature Description section for additional information regarding the inputs for this device.

#### 8.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

### 8.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the
  device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the Layout
  section.
- 2. Ensure the capacitive load at the output is ≤ 50pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV8T573-EP to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)})\Omega$ . Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

### 8.2.3 Application Curve



Figure 8-2. Typical Propagation Delay Curves

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A  $0.1\mu F$  capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The  $0.1\mu F$  and  $1\mu F$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 8.4 Layout

### 8.4.1 Layout Guidelines

- · Bypass capacitor placement
  - Place near the positive supply terminal of the device
  - Provide an electrically short ground return path
  - Use wide traces to minimize impedance
  - Keep the device, capacitors, and traces on the same side of the board whenever possible
- Signal trace geometry
  - 8mil to 12mil trace width
  - Lengths less than 12cm to minimize transmission line effects
  - Avoid 90° corners for signal traces
  - Use an unbroken ground plane below signal traces
  - Flood fill areas around signal traces with ground
  - For traces longer than 12cm

- Use impedance controlled traces
- Source-terminate using a series damping resistor near the output
- · Avoid branches; buffer signals that must branch separately

### 8.4.2 Layout Example



Figure 8-3. Example Trace Corners for Improved Signal Integrity



Figure 8-4. Example Bypass Capacitor Placement for TSSOP and Similar Packages



Figure 8-5. Example Bypass Capacitor Placement for WQFN and Similar Packages



Figure 8-6. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages



Figure 8-7. Example Damping Resistor Placement for Improved Signal Integrity



## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cod Calculation application report
- Texas Instruments, Designing With Logic application report
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application report

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

| DATE         | REVISION | NOTES           |  |  |  |  |
|--------------|----------|-----------------|--|--|--|--|
| January 2025 | *        | Initial Release |  |  |  |  |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LV8T573-EP

www.ti.com 23-May-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C)             | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------------------|------------------|
| SN74LV8T573MPWREP     | Active | Production    | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -                        | LV573EP          |
| SN74LV8T573MPWREP.A   | Active | Production    | TSSOP (PW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | See<br>SN74LV8T573MPWREF | LV573EP          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Feb-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | U     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV8T573MPWREP | TSSOP | PW                 | 20 | 3000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Feb-2025



### \*All dimensions are nominal

|   | Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Height (mm) |      |
|---|-------------------|--------------|-----------------|------|------|-------------|-------------|------|
| I | SN74LV8T573MPWREP | TSSOP        | PW              | 20   | 3000 | 353.0       | 353.0       | 32.0 |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated