# SN74LV163A 4-Bit Synchronous Binary Counters #### 1 Features - 2V to 5.5V V<sub>CC</sub> operation - Max t<sub>pd</sub> of 9.5ns at 5V - Typical V<sub>OLP</sub> (output ground bounce) <0.8V at V<sub>CC</sub> $= 3.3V, T_A = 25^{\circ}C$ - Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) >2.3V at $V_{CC} = 3.3V, T_A = 25^{\circ}C$ - Support mixed-mode voltage operation on all ports - Internal look ahead for fast counting - Carry output for n-bit cascading - Synchronous counting - Synchronously programmable - I<sub>off</sub> supports partial-power-down mode operation - Latch-up performance exceeds 100mA per JESD 78, class II ### 2 Description The 'LV163A devices are 4-bit synchronous binary counters designed for 2V to 5.5V V<sub>CC</sub> operation. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3) | |-------------|------------------------|-----------------|------------------| | | D (SOIC, 16) | 9.9mm × 6mm | 9.90mm × 3.91mm | | | DB (SSOP, 16) | 6.2mm × 7.8mm | 6.20mm × 5.30mm | | SN74LV163A | DGV (TVSOP, 16) | 3.6mm × 6.4mm | 5.00mm × 4.40mm | | 3N/4LV 103A | NS (SOP, 16) | 10.2mm × 7.8mm | 10.20mm x 5.30mm | | | PW (TSSOP, 16) | 5.00mm × 6.4mm | 5.00mm × 4.40mm | | | RGY (VQFN, 16) | 4mm × 3.5mm | 4.00mm × 3.50mm | - For more information, see Mechanical, Packaging, and Orderable Information. - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. **Logic Diagram (Positive Logic)** # **Table of Contents** | 1 Features | 1 | |---------------------------------------------------------------|---| | 2 Description | 1 | | 3 Pin Configuration and Functions | | | 4 Specifications | 4 | | 4.1 Absolute Maximum Ratings | 4 | | 4.2 ESD Ratings | 4 | | 4.3 Recommended Operating Conditions | 4 | | 4.4 Thermal Information | | | 4.5 Electrical Characteristics | 5 | | 4.6 Timing Requirements, V <sub>CC</sub> = 2.5V ± 0.2V | 5 | | 4.7 Timing Requirements, V <sub>CC</sub> = 3.3V ± 0.3V | 6 | | 4.8 Timing Requirements, V <sub>CC</sub> = 5V ± 0.5V | 6 | | 4.9 Switching Characteristics, V <sub>CC</sub> = 2.5V ± 0.2V | 6 | | 4.10 Switching Characteristics, V <sub>CC</sub> = 3.3V ± 0.3V | 7 | | 4.11 Switching Characteristics, V <sub>CC</sub> = 5V ± 0.5V | 7 | | 4.12 Noise Characteristics | 7 | | 4.13 Operating Characteristics | 8 | | 4.14 Typical Clear, Preset, Count, and Inhibit | | | Sequence | 8 | | 5 Parameter Measurement Information | 9 | |------------------------------------------------------|----| | 6 Detailed Description | 11 | | 6.1 Overview | 11 | | 6.2 Functional Block Diagram | 12 | | 6.3 Device Functional Modes | | | 7 Application and Implementation | | | 7.1 Power Supply Recommendations | | | 7.2 Layout | 14 | | 8 Device and Documentation Support | | | 8.1 Documentation Support | 16 | | 8.2 Receiving Notification of Documentation Updates. | | | 8.3 Support Resources | 16 | | 8.4 Trademarks | 16 | | 8.5 Electrostatic Discharge Caution | | | 8.6 Glossary | 16 | | 9 Revision History | | | 10 Mechanical, Packaging, and Orderable | | | Information | 16 | | | | # 3 Pin Configuration and Functions Figure 3-1. SN74LV163A D, DB, DGV, NS, or PW Package; 16-Pin SOIC, SSOP, TVSOP, SOP, or TSSOP (Top View) Figure 3-2. SN74LV163A RGY Package, 16-Pin VQFN (Top View) ### Pin Functions | NAME | PIN | TYPE1 | DESCRIPTION | |-----------------|-----|-------|-----------------------------------| | CLR | 1 | I | Clear, active low | | CLK | 2 | I | Clock, rising edge triggered | | A | 3 | I | Load data A | | В | 4 | ı | Load data B | | С | 5 | I | Load data C | | D | 6 | I | Load data D | | ENP | 7 | I | Count enable, does not affect RCO | | GND | 8 | _ | Ground | | LOAD | 9 | I | Parallel load, active low | | ENT | 10 | I | Count enable, affects RCO | | Q <sub>D</sub> | 11 | 0 | Q <sub>D</sub> output | | Q <sub>C</sub> | 12 | 0 | Q <sub>C</sub> output | | Q <sub>B</sub> | 13 | 0 | Q <sub>B</sub> output | | Q <sub>A</sub> | 14 | 0 | Q <sub>A</sub> output | | RCO | 15 | 0 | Ripple-carry output | | V <sub>CC</sub> | 16 | _ | Supply | 1. I = input, O = output, P = power, FB = feedback, GND = ground, N/A = not applicable ### 4 Specifications ### 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------------------|------------------------------------------------------------|--------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | V <sub>I</sub> <sup>(2)</sup> | Input voltage range | | -0.5 | 7 | V | | V <sub>O</sub> <sup>(2)</sup> | Output voltage range applied in high or low state | | -0.5 | V <sub>CC</sub> + 0.5 | V | | V <sub>O</sub> <sup>(2)</sup> | Voltage range applied to any output in the power-off state | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current | (V <sub>I</sub> < 0) | | -20 | mA | | I <sub>OK</sub> | Output clamp current | (V <sub>O</sub> < 0) | | -50 | mA | | Io | Continuous output current | $(V_O = 0 \text{ to } V_{CC})$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 4.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. <sup>(1)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 4.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | SN74LV16 | SN74LV163A | | |-----------------|---------------------------|----------------------------------|-----------------------|-----------------------|------| | | | | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | \/ | High lovel input veltage | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | V <sub>CC</sub> = 4.5 V to 1.5 V | V <sub>CC</sub> × 0.7 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | \/ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> × 0.3 | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | V | | | | V <sub>CC</sub> = 4.5 V to 1.5 V | | V <sub>CC</sub> × 0.3 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | 1 | High lovel output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -6 | mA | | | | V <sub>CC</sub> = 4.5 V to 1.5 V | | -12 | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | Low lovel output ourrest | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | mA | | | | V <sub>CC</sub> = 4.5 V to 1.5 V | | 12 | | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. over operating free-air temperature range (unless otherwise noted)(1) | | | | SN74LV163A | | UNIT | |----------------|------------------------------------------|----------------------------------|------------|------|------| | | | MIN MAX | | UNII | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | Δt/Δν | Δt/Δv Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 1.5 V | | 20 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. #### 4.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | SN74LV163A | | | | | | | |-------------------------------|----------------------------------------|------------|---------|---------|---------|---------|---------|------| | | | D | DB | DGV | NS | PW | RGY | UNIT | | | | | 16 PINS | 16 PINS | 16 PINS | 16 PINS | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73 | 82 | 120 | 64 | 108 | 39 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 4.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | SN74LV163 | Α | UNIT | |------------------|-------------------------------------------------------------|-----------------|----------------------|------|----------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN TYP | MAX | UNII | | | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V | V <sub>CC</sub> -0.1 | | | | V | I <sub>OH</sub> = −2 mA | 2.3 V | 2 | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | | <b>'</b> | | | I <sub>OH</sub> = -12 mA | 4.5 V | 3.8 | | | | | I <sub>OL</sub> = 50 μA | 2 V to 5.5 V | | 0.1 | | | V | I <sub>OL</sub> = 2 mA | 2.3 V | | 0.4 | V | | V <sub>OL</sub> | I <sub>OL</sub> = 6 mA | 3 V | | 0.44 | V | | | I <sub>OL</sub> = 12 mA | 4.5 V | | 0.55 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | ±1 | μА | | I <sub>cc</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 5.5 V | | 20 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 0$ to 5.5 V | 0 | | 5 | μА | | Ci | $V_I = V_{CC}$ or GND | 3.3 V | 1.8 | } | pF | ### 4.6 Timing Requirements, $V_{CC} = 2.5V \pm 0.2V$ over recommended operating free-air temperature range, $V_{CC}$ = 2.5V $\pm$ 0.2V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | | · | | T <sub>A</sub> = 25 | 5°C | SN74LV163A | | UNIT | |-------------------------------------------|----------------------------------------------|-----------------------|---------------------|-----|------------|-----|------| | | | | MIN | MAX | MIN | MAX | ONIT | | t <sub>w</sub> | Pulse duration, CLK high or | ·low | 7 | | 7 | | ns | | $t_{su}$ Setup time before CLK $\uparrow$ | | CLR | 6 | | 6 | | | | | Catus time before CLIA | Data (A, B, C, and D) | 7.5 | | 8.5 | | | | | Setup time before CLK | ENP, ENT | 9.5 | | 11 | | ns | | | | LOAD low | 10 | | 11.5 | | | | t <sub>h</sub> | Hold time, all synchronous inputs after CLK↑ | | 1.5 | | 1.5 | | ns | Copyright © 2025 Texas Instruments Incorporated # 4.7 Timing Requirements, $V_{CC} = 3.3V \pm 0.3V$ over recommended operating free-air temperature range, $V_{CC}$ = 3.3V $\pm$ 0.3V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | | | | T <sub>A</sub> = 25°C | | SN74LV163A | | UNIT | |-----------------|----------------------------------------------|-----------------------|-----------------------|-----------------|------------|------|------| | | | | MIN | MIN MAX MIN MAX | | UNII | | | t <sub>w</sub> | Pulse duration, CLK high or low | | 5 | | 5 | | ns | | | Setup time before CLK↑ | CLR | 4 | | 4 | | - ns | | | | Data (A, B, C, and D) | 5.5 | | 6.5 | | | | l <sub>su</sub> | | ENP, ENT | 7.5 | | 9 | | | | | | LOAD low | 8 | | 9.5 | | | | t <sub>h</sub> | Hold time, all synchronous inputs after CLK↑ | | 1 | | 1 | | ns | ### 4.8 Timing Requirements, $V_{CC} = 5V \pm 0.5V$ over recommended operating free-air temperature range, $V_{CC}$ = 5V ± 0.5V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | | | | T <sub>A</sub> = 25 | 5°C | SN74LV | 163A | UNIT | |-----------------|-----------------------------------------|-----------------------|---------------------|-----|--------|------|------| | | | | MIN | MAX | MIN | MAX | ONIT | | t <sub>w</sub> | Pulse duration, CLK high or low | | 5 | | 5 | | ns | | | | CLR | 3.5 | | 3.5 | | | | | Setup time before CLK↑ | Data (A, B, C, and D) | 4.5 | | 4.5 | | no | | t <sub>su</sub> | | ENP, ENT | 5 | | 6 | | ns | | | | LOAD low | 5 | | 6 | | | | t <sub>h</sub> | Hold time, all synchronous inputs after | 1 | | 1 | | ns | | # 4.9 Switching Characteristics, $V_{CC} = 2.5V \pm 0.2V$ over recommended operating free-air temperature range, $V_{CC} = 2.5V \pm 0.2V$ (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | TO (OUTPUT) | LOAD | T. | A = 25°C | | SN74LV1 | 63A | UNIT | |------------------|------------------|-------------------|--------------------------|-------------------|---------------------|---------------------|---------|------|--------| | PARAMETER | (INPUT) | 10 (001701) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | UNII | | f | | | C <sub>L</sub> = 15 pF | 50 <sup>(1)</sup> | 115 <sup>(1)</sup> | | 40 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 30 | 90 | | 25 | | IVITIZ | | | | Q | | | 8.5 <sup>(1)</sup> | 16.2 <sup>(1)</sup> | 1 | 19.5 | | | | CLK | RCO (count mode) | C <sub>L</sub> = 15 pF | | 9.1 <sup>(1)</sup> | 17 <sup>(1)</sup> | 1 | 20.5 | ns | | t <sub>pd</sub> | RCO (pi<br>mode) | RCO (preset mode) | - Ο <sub>L</sub> = 13 μι | | 12.1 <sup>(1)</sup> | 20.6(1) | 1 | 24.5 | 113 | | | ENT | RCO | | | 8.7 <sup>(1)</sup> | 15.7 <sup>(1)</sup> | 1 | 19 | | | | | Q | | | 11 | 19.2 | 1 | 22.5 | | | | CLK | RCO (count mode) | | | 11.9 | 20 | 1 | 23.5 | | | t <sub>pd</sub> | | RCO (preset mode) | C <sub>L</sub> = 50 pF | | 14.6 | 23.6 | 1 | 27.5 | ns | | | ENT | RCO | | | 11.7 | 18.7 | 1 | 22 | | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. # 4.10 Switching Characteristics, $V_{CC} = 3.3V \pm 0.3V$ over recommended operating free-air temperature range, $V_{CC} = 3.3V \pm 0.3V$ (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | DADAMETED | FROM | TO (OUTDUT) | LOAD | T/ | A = 25°C | | SN74LV1 | 163A | UNIT | | |------------------|---------|-------------------|------------------------|-------------------|--------------------|---------------------|---------|------|-------|--| | PARAMETER | (INPUT) | TO (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | UNIT | | | f | | | C <sub>L</sub> = 15 pF | 80 <sup>(1)</sup> | 160 <sup>(1)</sup> | | 70 | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 55 | 125 | | 50 | | IVI□∠ | | | | CLK | Q | | | 6.2 <sup>(1)</sup> | 12.8 <sup>(1)</sup> | 1 | 15 | | | | + | | RCO (count mode) | C <sub>L</sub> = 15 pF | | 6.8(1) | 13.6 <sup>(1)</sup> | 1 | 16 | ns | | | t <sub>pd</sub> | | RCO (preset mode) | - 15 με | | 8.8(1) | 17.2 <sup>(1)</sup> | 1 | 20 | | | | | ENT | RCO | | | 6.5 <sup>(1)</sup> | 12.3 <sup>(1)</sup> | 1 | 14.5 | | | | | | Q | | | 8 | 16.3 | 1 | 18.5 | | | | + | CLK | RCO (count mode) | C <sub>L</sub> = 50 pF | | 8.8 | 17.1 | 1 | 19.5 | ns | | | t <sub>pd</sub> | | RCO (preset mode) | - 50 μτ | | 10.7 | 20.7 | 1 | 23.5 | | | | | ENT | RCO | | | 8.2 | 15.8 | 1 | 18 | | | (1) On products compliant to MIL-PRF-38535, this parameter is not production tested. # 4.11 Switching Characteristics, $V_{CC} = 5V \pm 0.5V$ over recommended operating free-air temperature range, $V_{CC}$ = 5V $\pm$ 0.5V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | TO (OUTDUT) | LOAD | T. | A = 25°C | | SN74LV1 | 163A | UNIT | |------------------|---------|-------------------|------------------------|--------------------|--------------------|---------------------|---------|------|---------| | PARAMETER | (INPUT) | TO (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | UNII | | £ | | | C <sub>L</sub> = 15 pF | 135 <sup>(1)</sup> | 210 <sup>(1)</sup> | | 115 | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 95 | 160 | | 85 | | IVII IZ | | | Q | | | | 4.7 <sup>(1)</sup> | 8.1 <sup>(1)</sup> | 1 | 9.5 | | | | CLK | RCO (count mode) | C <sub>L</sub> = 15 pF | | 5.2 <sup>(1)</sup> | 8.1 <sup>(1)</sup> | 1 | 9.5 | ns | | t <sub>pd</sub> | | RCO (preset mode) | - 15 рг | | 6.4 <sup>(1)</sup> | 10.3 <sup>(1)</sup> | 1 | 12 | | | | ENT | RCO | | - | 4.9(1) | 8.1 <sup>(1)</sup> | 1 | 9.5 | | | | | Q | | | 6.1 | 10.1 | 1 | 11.5 | | | | CLK | RCO (count mode) | C = 50 pF | | 6.6 | 10.1 | 1 | 11.5 | | | t <sub>pd</sub> | | RCO (preset mode) | C <sub>L</sub> = 50 pF | | 7.8 | 12.3 | 1 | 14 | | | | ENT | RCO | | | 6.3 | 10.1 | 1 | 11.5 | | $(1) \quad \hbox{On products compliant to MIL-PRF-38535, this parameter is not production tested.}$ ### 4.12 Noise Characteristics $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | PARAMETER | SN7 | '4LV163A | | UNIT | |--------------------|-----------------------------------------------|------|----------|------|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.3 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.2 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ | PARAMETER | | | UNIT | | | |-------------|---------------------------------|-----|------|------|------| | | FARAIVICIER | MIN | TYP | MAX | UNIT | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.99 | V | (1) Characteristics are for surface-mount packages only. ### **4.13 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST CO | NDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----|-------------------------------|-------------------------|---------------|-----------------|------|------| | C | Power dissipation capacitance | $C_1 = 50 \text{ pF},$ | f = 10 MHz | 3.3 V | 23.8 | pF | | Opd | rower dissipation capacitance | C <sub>L</sub> = 50 pr, | 1 - 10 WII IZ | 5 V | 26 | ρi | # 4.14 Typical Clear, Preset, Count, and Inhibit Sequence The following sequence is illustrated below: - 1. Clear outputs to zero (synchronous) - 2. Preset to binary 12 - 3. Count to 13, 14, 15, 0, 1, and 2 - 4. Inhibit Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated #### **5 Parameter Measurement Information** - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 5-1. Load Circuit and Voltage Waveforms | TEST | <b>S</b> 1 | | | | | |------------------------------------|-----------------|--|--|--|--| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | | | | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> | | | | | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | | | | | Open Drain | V <sub>CC</sub> | | | | | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### 6 Detailed Description #### 6.1 Overview The 'LV163A devices are 4-bit synchronous binary counters designed for 2-V to 5.5-V V<sub>CC</sub> operation. These synchronous, presettable counters feature an internal carry look ahead for application in high-speed counting designs. The 'LV163A devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the 'LV163A devices is synchronous. A low level at the clear (\$\overline{CLR}\$) input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to \$\overline{CLR}\$ to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with $Q_A$ high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or $\overline{\text{LOAD}}$ ) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. These devices are fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ### 6.2 Functional Block Diagram A. For simplicity, routing of complementary signals $\overline{LD}$ and $\overline{CK}$ is not shown on this overall logic diagram. The uses of these signals are shown on the logic diagram of the D/T flip-flops. Figure 6-1. Logic Diagram (Positive Logic) Pin numbers shown are for the D, DB, DGV, J, NS, PW, RGY, and W packages. CK LD TE LD† TG CK† TG CK† A. The origins of $\overline{LD}$ and $\overline{CK}$ are shown in the overall logic diagram of the device. Figure 6-2. Logic Diagram, Each D/T Flip-flop (Positive Logic) ### **6.3 Device Functional Modes** **Table 6-1. Function Table** | | INPUT | | OL | JTPUTS | FUNCTION | | | | | | | |-----|-------|-----|-----|--------|----------|-------|-----------|----|--------------|--|-------------| | CLR | LOAD | ENP | ENT | CLK | QA | QB | QC | QD | FUNCTION | | | | L | X | Х | Х | Х | L | L L L | | L | Reset to "0" | | | | Н | L | Х | Х | | Α | В | B C D | | B C D F | | Preset data | | Н | Н | Х | L | | | No | No change | | No count | | | | Н | Н | L | Х | | | No | No change | | No count | | | | Н | Н | Н | Н | | | Co | Count up | | Count | | | | Н | X | Х | Х | | | No | change | | No count | | | ### 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Recommended Operating Conditions. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. A 0.1µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1µF and 1µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 7.2 Layout #### 7.2.1 Layout Guidelines - Bypass capacitor placement - Place near the positive supply terminal of the device - Provide an electrically short ground return path - Use wide traces to minimize impedance - Keep the device, capacitors, and traces on the same side of the board whenever possible - Signal trace geometry - 8mil to 12mil trace width - Lengths less than 12cm to minimize transmission line effects - Avoid 90° corners for signal traces - Use an unbroken ground plane below signal traces - Flood fill areas around signal traces with ground - For traces longer than 12cm - Use impedance controlled traces - Source-terminate using a series damping resistor near the output - · Avoid branches; buffer signals that must branch separately #### 7.2.2 Layout Example Figure 7-1. Example Trace Corners for Improved Signal Integrity Product Folder Links: SN74LV163A Figure 7-2. Example Bypass Capacitor Placement for TSSOP and Similar Packages Figure 7-3. Example Bypass Capacitor Placement for WQFN and Similar Packages Figure 7-4. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages Figure 7-5. Example Damping Resistor Placement for Improved Signal Integrity ### 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 8.1 Documentation Support #### 8.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application report - Texas Instruments, Designing With Logic application report - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application report ### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision F (April 2005) to Revision G (January 2025) - Added Package Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LV163A www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | SN74LV163AD | Obsolete | Production | SOIC (D) 16 | - | - | Call TI | Call TI | -40 to 85 | LV163A | | SN74LV163ADBR | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ADBR.A | Active | Production | SSOP (DB) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ADGVR | Active | Production | TVSOP (DGV) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ADGVR.A | Active | Production | TVSOP (DGV) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ADR | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ADR.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ANSR | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 74LV163A | | SN74LV163ANSR.A | Active | Production | SOP (NS) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 74LV163A | | SN74LV163APW | Obsolete | Production | TSSOP (PW) 16 | - | - | Call TI | Call TI | -40 to 85 | LV163A | | SN74LV163APWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWR.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWR.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWRG4 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWRG4 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | No | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWRG4.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163APWRG4.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | No | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ARGYR | Active | Production | VQFN (RGY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | | SN74LV163ARGYR.A | Active | Production | VQFN (RGY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LV163A | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV163ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LV163ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV163ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV163ANSR | SOP | NS | 16 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV163APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV163APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV163ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV163ADBR | SSOP | DB | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV163ADGVR | TVSOP | DGV | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV163ADR | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | SN74LV163ANSR | SOP | NS | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV163APWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV163APWRG4 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV163ARGYR | VQFN | RGY | 16 | 3000 | 360.0 | 360.0 | 36.0 | # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. SOP #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated