**SN74HCT08** SCLS063G - NOVEMBER 1988 - REVISED AUGUST 2024 # **SN74HCT08 Quadruple 2-Input Positive-AND Gates** #### 1 Features - Operating voltage range of 4.5V to 5.5V - Outputs can drive up to 10 LSTTL loads - Low power consumption, 20µA max I<sub>CC</sub> - Typical $t_{pd} = 13$ ns - ±4mA output drive at 5V - Low input current of 1µA max - Inputs are TTL-voltage compatible ### 2 Description These devices contain four independent 2-input AND gates. They perform the Boolean function Y = A • B in positive logic. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(2) | | | | | | | |-------------|------------------------|-----------------|------------------|--|--|--|--|--|--| | | D (SOIC, 14) | 8.65mm × 6mm | 8.65mm × 3.9mm | | | | | | | | | DB (SSOP, 14) | 6.20mm × 7.8mm | 6.20mm × 5.30 mm | | | | | | | | SN74HCT08 | N (PDIP, 14) | 19.30mm × 9.4mm | 19.30mm × 6.35mm | | | | | | | | | NS (SO, 4) | 10.20mm × 7.8mm | 10.20mm × 5.30mm | | | | | | | | | PW (TSSOP, 14) | 5.00mm × 6.4mm | 5.00mm × 4.40mm | | | | | | | - For more information, see Mechanical, Packaging, and Orderable Information. - The body size (length × width) is a nominal value and does not include pins. **Functional Block Diagram** ## **Table of Contents** | 1 Features | 6.3 Device Functional Modes | |---------------------------------------|-----------------------------------------------------| | 2 Description1 | 7 Application and Implementation | | 3 Pin Configuration and Functions3 | 7.1 Power Supply Recommendations | | 4 Specifications4 | 7.2 Layout | | 4.1 Absolute Maximum Ratings4 | 8 Device and Documentation Support | | 4.2 Recommended Operating Conditions4 | 8.1 Documentation Support | | 4.3 Thermal Information4 | 8.2 Receiving Notification of Documentation Updates | | 4.4 Electrical Characteristics5 | 8.3 Support Resources | | 4.5 Switching Characteristics5 | | | 4.6 Operating Characteristics5 | 8.5 Electrostatic Discharge Caution | | 5 Parameter Measurement Information6 | 8.6 Glossary | | 6 Detailed Description7 | <del>-</del> | | 6.1 Overview7 | 10 Mechanical, Packaging, and Orderable | | 6.2 Functional Block Diagram7 | | # 3 Pin Configuration and Functions D, DB, J, N, NS, PW or W Package 14-Pin SOIC, SSOP, PDIP, SO or TSSOP Top View **Table 3-1. Pin Functions** | PIN NAME NO. | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | |-----------------|----|---------------------|---------------------|--|--|--| | | | I TPE(") | DESCRIPTION | | | | | 1A | 1 | Input | Channel 1, Input A | | | | | 1B | 2 | Input | Channel 1, Input B | | | | | 1Y | 3 | Output | Channel 1, Output Y | | | | | 2A | 4 | Input | Channel 2, Input A | | | | | 2B | 5 | Input | Channel 2, Input B | | | | | 2Y | 6 | Output | Channel 2, Output Y | | | | | GND | 7 | _ | Ground | | | | | 3Y | 8 | Output | Channel 3, Output Y | | | | | 3A | 9 | Input | Channel 3, Input A | | | | | 3B | 10 | Input | Channel 3, Input B | | | | | 4Y | 11 | Output | Channel 4, Output Y | | | | | 4A | 12 | Input | Channel 4, Input A | | | | | 4B | 13 | Input | Channel 4, Input B | | | | | V <sub>CC</sub> | 14 | _ | Positive Supply | | | | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output #### 4 Specifications ### 4.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------------|----------------------------|-----------------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current (2) | Input clamp current $(V_1 < 0 \text{ or } V_1 > V_{CC})$ | | | | | I <sub>OK</sub> | Output clamp current (2) | (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | | ±20 | mA | | Io | Continuous output current | (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | | ±25 | mA | | V <sub>CC</sub> or GND | Continuous current through | | | ±50 | mA | | T <sub>J</sub> | Junction temperature | Junction temperature | | | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 4.2 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | SN | SN74HCT08 | | | |-----------------|---------------------------------|----------------------------------|------|-----------|-----------------|------| | | | | MIN | NOM | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | | | 0.8 | V | | VI | Input voltage | · | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | V | | Δt/Δν | Input transition rise/fall time | | | | 500 | ns | | T <sub>A</sub> | Operating free-air temperature | | - 40 | | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report Implications of Slow or Floating SMOS Inputs, literature number SCBA004. #### 4.3 Thermal Information | | | D (SOIC) | DB (SSOP) | N (PDIP) | NS (SO) | PW (TSSOP) | | |------------------------|-------------------------------------------------------|----------|-----------|----------|---------|------------|------| | THERMAL METRIC | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> | 138.7 | 114.8 | 103.8 | 129.3 | 157.6 | °C/W | | R <sub>θJC (top)</sub> | Junction-to-case (top) thermal resistance | 93.8 | 60 | 91.6 | 85.7 | 84.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.7 | 63.8 | 83.5 | 89.9 | 100.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 49.1 | 19.7 | 71.1 | 48.2 | 27.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 94.3 | 63.1 | 83.4 | 89.4 | 100.2 | °C/W | | R <sub>θJC (bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. Product Folder Links: SN74HCT08 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### 4.4 Electrical Characteristics | PARAMETER | | TEST CONDITIONS(1) | V 00 | T | <sub>A</sub> = 25°C | | SN74H0 | CT08 | UNIT | |----------------------|------------------------------|---------------------------------------------------------------------|---------------|------|---------------------|------|--------|-------|------| | | PARAMETER | TEST CONDITIONS(1) V <sub>CC</sub> (V) | | MIN | TYP | MAX | MIN | MAX | UNII | | V | High-level output voltage | I <sub>OH</sub> = -20 μA | 4.5 | 4.4 | 4.499 | | 4.4 | | V | | V <sub>OH</sub> | I light-level output voltage | I <sub>OH</sub> = -4 mA | 4.5 | 3.98 | 4.3 | | 3.84 | | v | | V/ | Law level output voltage | I <sub>OL</sub> = 20 μA | 4.5 | | 0.001 | 0.1 | | 0.1 | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 mA | 4.5 | | 0.17 | 0.26 | | 0.33 | v | | I <sub>I</sub> | Input hold current | V <sub>I</sub> = V <sub>CC</sub> or 0 | 5.5 | | ±0.1 | ±100 | | ±1000 | nA | | I <sub>CC</sub> | Supply current | V <sub>I</sub> = V <sub>CC</sub> or 0. I <sub>O</sub> = 0 | 5.5 | | | 2 | | 20 | μA | | ΔI <sub>CC</sub> (2) | Supply-current change | One input at 0.5V or 2.4 V,<br>Other inputs at 0 or V <sub>CC</sub> | 5.5 | | 1.4 | 2.4 | | 2.9 | mA | | C <sub>i</sub> | Input capacitance | | 4.5 to<br>5.5 | | 3 | 10 | | 10 | pF | ### 4.5 Switching Characteristics C<sub>I</sub> = 50 pF. See Parameter Measurement Information | | PARAMETER | EDOM (INDIIT) | FROM (INPUT) TO (OUTPUT) | | TO (OUTPUT) V <sub>CC</sub> (V) | | T <sub>A</sub> = 25°C | | | SN74HC | | |------------------|-------------------------|---------------|--------------------------|-----|---------------------------------|-----|-----------------------|-----|-----|--------|--| | | PARAIVIETER | PROW (INPUT) | | | MIN | TYP | MAX | MIN | MAX | | | | | A Decrease the state of | | V | 4.5 | | 15 | 24 | | 30 | no | | | <sup>L</sup> pd | Propagation delay | A or B | r | 5.5 | | 13 | 22 | | 27 | ns | | | | Transition time Y | | V | 4.5 | | 9 | 15 | | 19 | no | | | l <sup>t</sup> t | | | , r | 5.5 | | 8 | 14 | | 17 | ns | | ## 4.6 Operating Characteristics $T_A = 25^{\circ}C$ | | | Test Conditions | TYP | UNIT | |-----------------|----------------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per gate | No load | 20 | pF | <sup>(1)</sup> V<sub>I</sub> = V<sub>IH</sub> or V<sub>IL</sub>, unless otherwise noted. (2) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. #### **5 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1MHz, $Z_O = 50\Omega$ , $t_t < 6$ ns. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) C<sub>I</sub> includes probe and test-fixture capacitance. Figure 5-1. Load Circuit for Push-Pull Outputs (1) The greater between $t_{PLH}$ and $t_{PHL}$ is the same as $t_{pd}$ . Figure 5-2. Voltage Waveforms, Propagation Delays for TTL-Compatible Inputs Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **6 Detailed Description** #### 6.1 Overview This device contains four independent 2-input AND Gates. Each gate performs the Boolean function $Y = A \bullet B$ in positive logic. ### 6.2 Functional Block Diagram Figure 6-1. Functional Block Diagram #### **6.3 Device Functional Modes** Table 6-1 lists the functional modes of the SN74HCT08. **Table 6-1. Function Table** | INPU | TS <sup>(1)</sup> | ОИТРИТ | |------|-------------------|--------| | Α | В | Y | | Н | Н | Н | | L | Х | L | | X | L | L | (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care ### 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 7.2 Layout #### 7.2.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 7.2.2 Layout Example Figure 7-1. Example Layout for the SN74HCT08 Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated #### 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 8.1 Documentation Support #### 8.1.1 Related Documentation #### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | nanges from Revision F (October 2022) to Revision G (August 2024) | Page | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added package size to Package Information table | 1 | | • | Deleted references to preview-only GPN throughout data sheet | 1 | | • | Added Pin Functions table | 3 | | • | Updated R $\theta$ JA values: N = 67 to 103.8, NS = 93.3 to 129.3, PW = 159.8 to 157.6; Updated N, NS, and packages for R $\theta$ JC(top), R $\theta$ JB, $\Psi$ JT, $\Psi$ JB, and R $\theta$ JC(bot), all values in °C/W | | | • | Added Application and Implementation section | | | <b>-</b> | nanges from Revision E (February 2022) to Revision F (October 2022) | Page | | , | Increased R0JA for packages: D (86 to 138.7); DB (96 to 114.8); N (80 to 67); NS (76 to 93.3); PW (11 | | | • | to 159.8) | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated www.ti.com 20-Aug-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | SN74HCT08D | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | HCT08 | | SN74HCT08DBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08DBR.A | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08DR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU SN NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08DR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08DRE4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08DRE4.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08DRG4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08DRG4.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08N | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HCT08N | | SN74HCT08N.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HCT08N | | SN74HCT08NE4 | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HCT08N | | SN74HCT08NSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08NSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08NSR.B | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT08 | | SN74HCT08PW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | HT08 | | SN74HCT08PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08PWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08PWR.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08PWRG4 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08PWRG4.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT08 | | SN74HCT08PWT | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | HT08 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. ### **PACKAGE OPTION ADDENDUM** www.ti.com 20-Aug-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 25-Jul-2025 #### TAPE AND REEL INFORMATION | Γ | A0 | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | | В0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HCT08DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74HCT08DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCT08DRE4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCT08DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCT08NSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HCT08PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HCT08PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HCT08PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HCT08PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 25-Jul-2025 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74HCT08DBR | SSOP | DB | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HCT08DR | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74HCT08DRE4 | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74HCT08DRG4 | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74HCT08NSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HCT08PWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HCT08PWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HCT08PWRG4 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HCT08PWRG4 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jul-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74HCT08N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT08N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT08N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT08N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT08NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT08NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated