# SN74HC4851-Q1 Automotive 8-Channel Analog Multiplexer/Demultiplexer With Injection-Current Effect Control #### 1 Features - AEC-Q100 qualified for automotive applications - Device Temperature Grade 1: –40°C to 125°C ambient operating temperature - Injection-current cross coupling <1mV/mA (see Section 8.1 in Application Information) - Low crosstalk between switches - Terminal compatible with CD74HC4051, SN74LV4051A, and CD4051B devices - 2V to 5.5V V<sub>CC</sub> operation - Latch-up performance exceeds 100mA per JESD 78, class II ## 2 Applications - Analog and digital multiplexing and demultiplexing - Diagnostics and monitoring - Zonal Architecture - Body control modules - Battery management systems (BMS) - **HVAC** control module - Automotive head unit - **Telematics** - On-board (OBC) and wireless charging ## 3 Description eight-channel CMOS analog multiplexer/ demultiplexer is terminal compatible with the function of the '4051 device, and features injection-current effect control, which has excellent value in automotive applications where voltages in excess of normal supply voltages are common. The injection-current effect control allows signals at disabled analog input channels to exceed the supply voltage without affecting the signal of the enabled analog channel. This feature eliminates the need for external diode/resistor networks typically used to keep the analog channel signals within the supply-voltage range. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |---------------|------------------------|-----------------------------| | SN74HC4851-Q1 | PW (TSSOP, 16) | 5mm × 6.4mm | - For more information, see Section 11 (1) - The package size (length × width) is a nominal value and includes pins, where applicable. Logic Diagram (Positive Logic) ## **Table of Contents** | 1 Features1 | 7.1 Functional Block Diagram10 | |-----------------------------------------|-------------------------------------------------------| | 2 Applications1 | 8 Application and Implementation 11 | | 3 Description1 | 8.1 Application Information11 | | 4 Pin Configuration and Functions3 | 9 Device and Documentation Support13 | | 5 Specifications4 | 9.1 Receiving Notification of Documentation Updates13 | | 5.1 Absolute Maximum Ratings4 | 9.2 Support Resources13 | | 5.2 Thermal Information: SN74HC485x-Q14 | | | 5.3 Recommended Operating Conditions5 | 9.4 Electrostatic Discharge Caution13 | | 5.4 Electrical Characteristics6 | 9.5 Glossary13 | | 5.5 Timing Characteristics7 | 10 Revision History13 | | 5.6 Injection Current Coupling7 | 11 Mechanical, Packaging, and Orderable | | 6 Parameter Measurement Information8 | Information13 | | 7 Detailed Description10 | | # **4 Pin Configuration and Functions** NC - No internal connection Figure 4-1. SN74HC4851-Q1 PW Package, 16-Pin TSSOP (Top View) Inputs On Channel INH С В Υx Α Y0 L L Υ1 Н L Н L Y2 L Н Н **Y**3 Н L Y4 L Н Н Y5 Н Н L Y6 Н Н Н Y7 Χ Χ **Table 4-1. Function Table** Х None ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-------------------------------------|-------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1, A2) | -0.5 | V <sub>CC</sub> +0.5V | V | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | -0.5 | V <sub>CC</sub> +0.5V | V | | I <sub>IK</sub> | Input clamp current (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) | -20 | 20 | mA | | I <sub>IOK</sub> | I/O diode current (V <sub>IO</sub> < 0 or V <sub>IO</sub> > V <sub>CC</sub> ) | -20 | 20 | mA | | I <sub>T</sub> | Switch through current (V <sub>IO</sub> = 0 to V <sub>CC</sub> ) | -25 | 25 | mA | | I <sub>GND</sub> | Continuous current through V <sub>CC</sub> or GND | -50 | 50 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | TJ | Junction temperature | | 150 | J | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ### 5.2 Thermal Information: SN74HC485x-Q1 | | | SN74HC485x-Q1 | | |-----------------|----------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 139.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: SN74HC4851-Q1 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN NOM | MAX | UNIT | | |----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------|---------|-----------------|------|--| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | | 2V | 1.5 | | | | | | | 2.5V | 2.1 | | | | | $V_{IH}$ | Input logic high | 3.3V | 2.3 | | V | | | | | 4.5V | 3.15 | | | | | | | 5.5V | 4.2 | | | | | | | 2V | 0 | 0.5 | | | | V <sub>IL</sub> Input log V <sub>SEL</sub> or V <sub>EN</sub> Logic col V <sub>S</sub> or V <sub>D</sub> Signal pa | | 2.5V | 0 | 0.7 | V | | | | Input logic low | 3.3V | 0 | 0.8 | | | | | | 4.5V | 0 | 0.95 | | | | | | 5.5V | 0 | 1.05 | | | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1, A2) | | 0 | V <sub>CC</sub> | V | | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2V | | 1000 | | | | | | V <sub>CC</sub> = 3V | | 800 | | | | Δt/Δv | Input transition rise or fall time | V <sub>CC</sub> = 3.3V | | 700 | ns | | | | | V <sub>CC</sub> = 4.5V | | 500 | | | | | | V <sub>CC</sub> = 5.5V | | 400 | | | | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | | ## **5.4 Electrical Characteristics** At specified $V_{CC} \pm 10\%$ Typical values measured at nominal V<sub>CC</sub>. | | | | | | Opera | ating free | e-air temp | eratu | re (T <sub>A</sub> ) | | | | |---------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|---------|-------|------------|------------|-------|----------------------|---------|-----|------| | PA | RAMETER | TEST CONDITIONS | Vcc | 25°C | | -40 | °C to 85°0 | 3 | -40° | C to 12 | 5°C | UNIT | | | | | | MIN TYP | MAX | MIN | TYP | MAX | K MIN TYP MAX | | | | | | | | 2V | 500 | 650 | | | 670 | | | 700 | | | <u> </u> | On-state | $V_S = 0V \text{ to } V_{CC}$ | 3V | 215 | 280 | | | 320 | | | 360 | | | R <sub>ON</sub> | switch resistance | I <sub>SD</sub> = 0.5mA | 3.3V | 210 | 270 | | | 305 | | | 345 | Ω | | | | | 4.5V | 160 | 210 | | | 240 | | | 270 | | | | On-state | | 2V | 4 | - 13 | 3 | | 18 | | | 23 | | | | switch resistance | V <sub>S</sub> = V <sub>CC</sub> / 2 | 3V | 2 | . 10 | | | 12 | | | 16 | | | $\Delta_{RON}$ | matching<br>between<br>inputs | $I_{SD} = 0.5 \text{mA}$ | 3.3V | 2 | | | | 12 | | | 16 | Ω | | | | | 4.5V | 2 | ! 9 | | | 12 | | | 16 | | | l <sub>l</sub> | Control input current | V <sub>I</sub> = V <sub>CC</sub> or GND | 5V | | ±0.1 | | | ±0.1 | | | ±1 | μA | | I <sub>S(OFF)</sub> | Off-state<br>switch<br>leakage<br>current (any<br>one channel) | Switch Off | | | ±0.1 | | | ±0.5 | | | ±1 | μА | | | Off-state<br>switch<br>leakage<br>current<br>(common<br>channel) | $V_{\text{INH}} = V_{\text{IH}}$ $V_{\text{D}} = V_{\text{CC}} / \text{GND}$ $V_{\text{S}} = \text{GND} / V_{\text{CC}}$ | 5V | | ±0.2 | 2 | | ±2 | | | ±4 | μА | | I <sub>S(ON)</sub> | Channel on-<br>state leakage<br>current | Switch Off $V_{INH}=V_{IL}$ $V_{D}=V_{CC} / GND$ $V_{S}=GND / V_{CC}$ | 5V | | ±0.1 | | | ±0.5 | | | ±1 | μA | | I <sub>DD</sub> | V <sub>CC</sub> supply current | Logic inputs = 0V or V <sub>CC</sub> | 5V | | 2 | ! | | 20 | | | 40 | μΑ | | C <sub>IC</sub> | Control input capacitance | A, B, C, INH | | 3.5 | 5 10 | | | 10 | | | 10 | pF | | C <sub>IS</sub> | Common<br>terminal<br>capacitance | Switch off | | 22 | 2 40 | | | 40 | | | 40 | pF | | C <sub>OS</sub> | Switch<br>terminal<br>capacitance | Switch off | | 6.7 | ' 15 | 5 | | 15 | | | 15 | pF | | | Power | No Load | 3.3V | 32 | | | | | | | | _ | | C <sub>PD</sub> | Dissipation<br>Capacitance | $t_r = t_f = 1$ ns<br>f = 1MHz | 5V | 37 | • | | | | | | | pF | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## **5.5 Timing Characteristics** At specified $V_{CC}\,\pm 10\%$ Typical values measured at nominal V<sub>CC</sub>. | | | | | Operating free-air temperature (T <sub>A</sub> ) | | | | | | | | | | | |----------------------|--------------------------------|-------------------------------------------------------|-----------------|--------------------------------------------------|------|------|------|--------|------|------|---------|------|------|--| | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | 25°C | | | -40° | C to 8 | 5°C | -40° | C to 12 | 5°C | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | SWITCH | HING CHARACTERIST | TICS <sup>(1)</sup> | | | | • | | | | | | | | | | | | C <sub>L</sub> = 50pF | 2V | | 19.5 | 30 | | | 34 | | | 37 | | | | | Dranagation dalay | | 3V | | 12 | 17.5 | | | 19.5 | | | 21.5 | no | | | t <sub>PD</sub> | Propagation delay | Sx to D, D to Sx | 3.3V | | 11 | 16.5 | | | 18.5 | | | 20.5 | ns | | | | | | 5.5V | | 8.6 | 14 | | | 15 | | | 16 | | | | | Transition-time between inputs | $R_L = 10k\Omega$ , $C_L = 50pF$<br>Ax to D, Ax to Sx | 2V | | 44 | 94 | | | 103 | | | 103 | | | | | | | 3V | | 30 | 63 | | | 67 | | | 67 | | | | t <sub>TRAN</sub> | | | 3.3V | | 23 | 51 | | | 54 | | | 54 | ns | | | | | | 5.5V | | 18 | 43 | | | 46 | | | 46 | 1 | | | | | | 2V | | | 95 | | | 105 | | | 115 | | | | | Turnon-time from | $R_1 = 10k\Omega$ , $C_1 = 50pF$ | 3V | | | 90 | | | 100 | | | 110 | | | | t <sub>ON(EN)</sub> | enable | EN to D, EN to Sx | 3.3V | | | 85 | | | 95 | | | 105 | - | | | | | | 5V | | | 80 | | | 90 | | | 100 | | | | | | | 2V | | | 95 | | | 105 | | | 115 | | | | | Turnoff time from | $R_L = 10k\Omega, C_L = 50pF$ | 3V | | | 90 | | | 100 | 1 | | 110 | | | | t <sub>OFF(EN)</sub> | enable | EN to D, EN to Sx | 3.3V | | | 85 | | | 95 | | | 105 | ns | | | | | | 5.5V | | | 80 | | | 90 | | | 100 | | | <sup>(1)</sup> $t_{PLH}/t_{PHL} = t_{PD}$ propagation delay time, $t_{PZH}/t_{PZL} = t_{ON(EN)}$ enable delay time, $t_{PHZ}/t_{PLZ} = t_{OFF(EN)}$ disable delay time, $t_{PLH}/t_{PHL}$ Channel select = $t_{TRAN}$ ## 5.6 Injection Current Coupling At specified $V_{CC} \pm 10\%$ Typical values measured at nominal $V_{CC}$ and $T_A$ = 25°C. | | PARAMETER | ., | TEST CO | NDITIONS | -40°0 | | UNIT | | | | |----------------------------|-----------------------------------------------------------------------|-----------------|------------------------|-------------------------|-------|-------|------|------|--|--| | | PARAMETER | V <sub>CC</sub> | IESI CO | NDITIONS | MIN | TYP | MAX | UNII | | | | INJECTION CURRENT COUPLING | | | | | | | | | | | | | | 3.3V | | 1 < 1mA | | 0.05 | 1 | | | | | | | 5V | R <sub>S</sub> ≤ 3.9kΩ | I <sub>INJ</sub> ≤ 1mA | | 0.1 | 1 | mV | | | | | | 3.3V | | I <sub>INJ</sub> ≤ 10mA | | 0.345 | 5 | | | | | ۸۱/ | Maximum shift of output voltage | 5V | | IINJ = IOIIIA | | 0.067 | 5 | | | | | $\Delta V_{OUT}$ | of enabled analog input <sup>(1)</sup> | 3.3V | | 1 < 1mA | | 0.05 | 2 | IIIV | | | | | | 5V | | I <sub>INJ</sub> ≤ 1mA | | 0.11 | 2 | | | | | | $\frac{3.3V}{5V}$ R <sub>S</sub> $\leq 20k\Omega$ $I_{INJ} \leq 10mA$ | | 0.05 | 20 | | | | | | | | | | 5V | 1 | IINJ > IOIIIA | | 0.024 | 20 | | | | <sup>(1)</sup> I<sub>INJ</sub> = total current injected into all disabled channels ## **6 Parameter Measurement Information** Figure 6-1. On-State-Resistance Test Circuit Figure 6-2. Maximum Off-Channel Leakage Current, Any One Channel, Test Setup Figure 6-3. Maximum Off-Channel Leakage Current, Common Channel, Test Setup Figure 6-4. Maximum On-Channel Leakage Current, Channel To Channel, Test Setup Figure 6-5. Propagation Delays, Channel Select to Analog Out † Includes all probe and jig capacitance Figure 6-6. Propagation-Delay Test Setup, Channel Select to Analog Out Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated † Includes all probe and jig capacitance Figure 6-8. Propagation-Delay Test Setup, Analog In to Analog Out Figure 6-9. Propagation Delays, Enable to Analog Out Figure 6-10. Propagation-Delay Test Setup, Enable to Analog Out Figure 6-11. Power-Dissipation Capacitance Test Setup ## 7 Detailed Description ## 7.1 Functional Block Diagram Figure 7-1. Logic Diagram (Positive Logic) ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** Figure 8-1. Injection-Current Coupling Specification Figure 8-2. Alternate Solution Requires 32 Passive Components and One Extra 6V Regulator to Suppress Injection Current Into a Standard 'HC4051 Multiplexer Figure 8-3. Solution by Applying the 'HC4851 Multiplexer Figure 8-4. Diagram of Bipolar Coupling Mechanism (Appears if $V_{\text{IN}}$ Exceeds $V_{\text{CC}}$ , Driving Injection Current Into the Substrate) ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### | С | hanges from Revision C (October 2012) to Revision D (June 2024) | Page | |---|------------------------------------------------------------------------------------------------|------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Changed VCC ABS Max from 7V to 6V | 4 | | | Changed RθJA | | | | Recommended supply changed from 6V to 5.5V and all test conditions using 6V were removed | | | | Changed ttran, tON, tOFF parameters | | | | | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | SN74HC4851QDRG4Q1 | NRND | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QDRG4Q1.A | NRND | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QDRQ1 | NRND | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QDRQ1.A | NRND | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QPWRG4Q1 | NRND | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QPWRG4Q1.A | NRND | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QPWRQ1 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | | SN74HC4851QPWRQ1.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC4851Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74HC4851-Q1: ● Catalog : SN74HC4851 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jul-2025 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC4851QPWRG4Q1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC4851QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC4851QPWRG4Q1 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HC4851QPWRQ1 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated