SDFS047A - MARCH 1987 - REVISED OCTOBER 1993 Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs ### <sup>l</sup>description These devices contain two independent J- $\overline{K}$ positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and $\overline{K}$ input meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding $\overline{K}$ and trying J high. They also can perform as D-type flip-flops if J and $\overline{K}$ are tied together. The SN54F109 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to 125°C. The SN74F109 is characterized for operation from 0°C to 70°C. ### SN54F109 . . . J PACKAGE SN74F109 . . . D OR N PACKAGE (TOP VIEW) # SN54F109 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### **FUNCTION TABLE** | | | INPUTS | | | OUTI | PUTS | |-----|-----|------------|---|---|----------------|------------------| | PRE | CLR | CLK | J | K | Q | Q | | L | Н | Х | Χ | Х | Н | L | | Н | L | X | Χ | X | L | Н | | L | L | X | Χ | X | H <sup>†</sup> | H <sup>†</sup> | | Н | Н | $\uparrow$ | L | L | L | Н | | Н | Н | $\uparrow$ | Н | L | Tog | gle | | Н | Н | $\uparrow$ | L | Н | $Q_0$ | $\overline{Q}_0$ | | Н | Н | $\uparrow$ | Н | Н | Н | L | | Н | Н | L | Χ | Χ | Q <sub>0</sub> | $\overline{Q}_0$ | <sup>†</sup> The output levels are not guaranteed to meet the minimum levels for V<sub>OH</sub>. Furthermore, this configuration is nonstable; that is, it will not persist when $\overline{\mathsf{PRE}}$ or $\overline{\mathsf{CLR}}$ returns to its inactive (high) level. SDFS047A - MARCH 1987 - REVISED OCTOBER 1993 ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | $-0.5\;V$ to 7 $V$ | |-------------------------------------------------------|---------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-1.2 \text{ V to 7 V}$ | | Input current range | -30 mA to 5 mA | | Voltage range applied to any output in the high state | -0.5 V to V <sub>CC</sub> | | Current into any output in the low state | 40 mA | | Operating free-air temperature range: SN54F109 | −55°C to 125°C | | SN74F109 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed. ## recommended operating conditions | | | S | N54F109 | 9 | S | N74F109 | 9 | UNIT | |-----------------|--------------------------------|-----|---------|-----|-----|---------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{\text{IH}}$ | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | | 0.8 | V | | lıK | Input clamp current | | | -18 | | | -18 | mA | | ІОН | High-level output current | | | - 1 | | | - 1 | mA | | loL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | SDFS047A - MARCH 1987 - REVISED OCTOBER 1993 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEG | ST CONDITIONS | S | N54F109 | ) | S | N74F109 | ) | UNIT | |------------------|---------------------------|--------------------------|-----|---------|-------|-----|---------|-------|------| | PARAMETER | 163 | or CONDITIONS | MIN | TYP | MAX | MIN | TYP† | MAX | UNII | | VIK | $V_{CC} = 4.5 V,$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | \/a | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ | 2.5 | 3.4 | | 2.5 | 3.4 | | V | | VOH | $V_{CC} = 4.75 V$ , | $I_{OH} = -1 \text{ mA}$ | | | | 2.7 | | | ٧ | | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ | | 0.3 | 0.5 | | 0.3 | 0.5 | V | | I <sub>I</sub> | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lн | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | J, K, CLK | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.5 V | | | - 0.6 | | | - 0.6 | mA | | PRE or CLR | VCC = 5.5 v, | v = 0.5 v | | | - 1.8 | | | - 1.8 | IIIA | | los <sup>‡</sup> | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 0 | -60 | | -150 | -60 | | -150 | mA | | Icc | V <sub>CC</sub> = 5.5 V, | See Note 2 | | 11.7 | 17 | | 11.7 | 17 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | | | V <sub>CC</sub> =<br>T <sub>A</sub> = 2 | 25°C | SN54 | F109 | SN74 | F109 | UNIT | |--------------------|-----------------------------------------|--------------------------|-----------------------------------------|------|------|------|------|------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>clock</sub> | Clock frequency | | 0 | 100 | 0 | 70 | 0 | 90 | MHz | | | Pulse duration | CLK high, PRE or CLR low | 4 | | 4 | | 4 | | ns | | t <sub>W</sub> | ruse duration | CLK low | 5 | | 5 | | 5 | | 115 | | | Setup time data before CLK <sup>↑</sup> | High | 3 | | 3 | | 3 | | | | t <sub>su</sub> | Setup time, data before CLK↑ | Low | 3 | | 3 | | 3 | | ns | | | Setup time, inactive-state before CLK↑§ | PRE or CLR to CLK | 2 | | 2 | | 2 | | | | +. | Hold time data after CLK <sup>↑</sup> | High | 1 | | 1 | | 1 | | ne | | th | Hold time, data after CLK↑ | Low | 1 | | 1 | | 1 | | ns | <sup>§</sup> Inactive-state setup time is also referred to as recovery time. ### switching characteristics (see Note 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>I</sub><br>R <sub>I</sub> | C = 5 V<br>= 50 pl<br>= 500 s<br>= 25°C | F,<br>Ω, | C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub> | = 50 pF<br>= 500 Ω<br>= MIN t | o MAX¶ | | UNIT | |------------------|-----------------|------------------------------|----------------------------------|-----------------------------------------|----------|----------------------------------------------------|-------------------------------|--------|------|------| | | | | MIN | ′F109<br>TYP | MAX | SN54 | MAX | SN74 | MAX | | | f <sub>max</sub> | | | 100 | 150 | | 70 | | 90 | | MHz | | t <sub>PLH</sub> | CLK | 0 | 3 | 4.9 | 7 | 3 | 9 | 3 | 8 | | | t <sub>PHL</sub> | CLK | Q or $\overline{\mathbb{Q}}$ | 3.6 | 5.8 | 8 | 3.6 | 10.5 | 3.6 | 9.2 | ns | | t <sub>PLH</sub> | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | 2.4 | 4.8 | 7 | 2.4 | 9 | 2.4 | 8 | no | | t <sub>PHL</sub> | FRE UI CLR | QUIQ | 2.7 | 6.6 | 9 | 2.7 | 11.5 | 2.7 | 10.5 | ns | <sup>¶</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 3: Load circuits and waveforms are shown in Section 1. <sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. NOTE 2: ICC is measured with J, K, CLK, and PRE grounded then with J, K, CLK, and CLR grounded. www.ti.com 19-Aug-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|----------------------------------------| | 5962-9758001Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9758001Q2A<br>SNJ54F<br>109FK | | 5962-9758001QEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QE<br>A<br>SNJ54F109J | | 5962-9758001QFA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QF<br>A<br>SNJ54F109W | | JM38510/34102B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102B2A | | JM38510/34102B2A.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102B2A | | JM38510/34102BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BEA | | JM38510/34102BEA.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BEA | | JM38510/34102BFA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BFA | | JM38510/34102BFA.A | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BFA | | M38510/34102B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102B2A | | M38510/34102BEA | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BEA | | M38510/34102BFA | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>34102BFA | | SN74F109D | Obsolete | Production | SOIC (D) 16 | - | - | Call TI | Call TI | 0 to 70 | F109 | | SN74F109DR | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | F109 | | SN74F109DR.A | Active | Production | SOIC (D) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | F109 | | SN74F109N | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74F109N | | SN74F109N.A | Active | Production | PDIP (N) 16 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74F109N | 19-Aug-2025 SNJ54F109W www.ti.com | Orderable part number | Status (1) | Material type (2) | Package Pins | Package qty Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|-------------------|----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|----------------------------------------| | SNJ54F109FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9758001Q2A<br>SNJ54F<br>109FK | | SNJ54F109FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9758001Q2A<br>SNJ54F<br>109FK | | SNJ54F109J | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QE<br>A<br>SNJ54F109J | | SNJ54F109J.A | Active | Production | CDIP (J) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QE<br>A<br>SNJ54F109J | | SNJ54F109W | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QF<br>A<br>SNJ54F109W | | SNJ54F109W.A | Active | Production | CFP (W) 16 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9758001QF<br>A | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 19-Aug-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54F109, SN74F109: Catalog: SN74F109 Military: SN54F109 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product • Military - QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | • | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74F109DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | SN74F109DR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | www.ti.com 23-May-2025 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9758001Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9758001QFA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/34102B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/34102B2A.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/34102BFA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/34102BFA.A | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | M38510/34102B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | M38510/34102BFA | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74F109N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74F109N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74F109N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74F109N.A | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54F109FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54F109FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54F109W | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54F109W.A | W | CFP | 16 | 25 | 506.98 | 26.16 | 6220 | NA | ## D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated