- Standard '126-Type Pinout (D, DB, DGV, and PW Packages)
- 5-Ω Switch Connection Between Two Ports
- TTL-Compatible Input Levels
- Latch-Up Performance Exceeds 250 mA Per JESD 17



#### description/ordering information

The SN74CBT3126 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is low.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGI           | Εţ            | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------------|---------------|--------------------------|---------------------|
|                | QFN – RGY         | Tape and reel | SN74CBT3126RGYR          | CU126               |
|                | 0010 D            | Tube          | SN74CBT3126D             | OPTOLOG             |
|                | SOIC - D          | Tape and reel | SN74CBT3126DR            | CBT3126             |
| -40°C to 85°C  | SSOP – DB         | Tape and reel | SN74CBT3126DBR           | CU126               |
| -40 C to 65 C  | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3126DBQR          | CU126               |
|                | TOCOD DW          | Tube          | SN74CBT3126PW            | 011100              |
|                | TSSOP – PW        | Tape and reel | SN74CBT3126PWR           | CU126               |
|                | TVSOP - DGV       | Tape and reel | SN74CBT3126DGVR          | CU126               |

<sup>&</sup>lt;sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

## FUNCTION TABLE (each bus switch)

| (           | ,          |
|-------------|------------|
| INPUT<br>OE | FUNCTION   |
| L           | Disconnect |
| Н           | A = B      |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### logic diagram (positive logic)



Pin numbers shown are for the D, DB, DGV, PW, and RGY packages.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>         |                           | –0.5 V to 7 V |
|-----------------------------------------------|---------------------------|---------------|
| Input voltage range, V <sub>I</sub> (see Note | 1)                        | –0.5 V to 7 V |
| Continuous channel current                    |                           | 128 mA        |
| Input clamp current, $I_K (V_{I/O} < 0)$      |                           | –50 mA        |
| Package thermal impedance, θ,IA               | (see Note 2): D package   | 86°C/W        |
|                                               | (see Note 2): DB package  | 96°C/W        |
|                                               | (see Note 2): DBQ package | 90°C/W        |
|                                               | (see Note 2): DGV package | 127°C/W       |
|                                               | (see Note 2): PW package  | 113°C/W       |
|                                               | (see Note 3): RGY package | 47°C/W        |
| Storage temperature range, T <sub>sta</sub>   |                           |               |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-5.

#### recommended operating conditions (see Note 4)

|                |                                  | MIN | MAX | UNIT |
|----------------|----------------------------------|-----|-----|------|
| $V_{CC}$       | Supply voltage                   | 4   | 5.5 | ٧    |
| $V_{IH}$       | High-level control input voltage | 2   |     | ٧    |
| $V_{IL}$       | Low-level control input voltage  |     | 8.0 | V    |
| T <sub>A</sub> | Operating free-air temperature   | -40 | 85  | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCDS020K - MAY 1995 - REVISED OCTOBER 2003

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PA                         | RAMETER        |                                      | TEST COND                    | MIN                                                   | TYP† | MAX | UNIT |    |
|----------------------------|----------------|--------------------------------------|------------------------------|-------------------------------------------------------|------|-----|------|----|
| $V_{IK}$                   |                | $V_{CC} = 4.5 \text{ V},$            | $I_I = -18 \text{ mA}$       |                                                       |      |     | -1.2 | V  |
| II                         |                | $V_{CC} = 5.5 \text{ V},$            | $V_I = 5.5 \text{ V or GND}$ |                                                       |      |     | ±1   | μΑ |
| I <sub>CC</sub>            |                | $V_{CC} = 5.5 \text{ V},$            | $I_{O} = 0$ ,                | V <sub>I</sub> = V <sub>CC</sub> or GND               |      |     | 3    | μΑ |
| $\Delta I_{CC}^{\ddagger}$ | Control inputs | $V_{CC} = 5.5 \text{ V},$            | One input at 3.4 V,          | Other inputs at V <sub>CC</sub> or GND                |      |     | 2.5  | mA |
| C <sub>i</sub>             | Control inputs | $V_I = 3 V \text{ or } 0$            |                              |                                                       |      | 3   |      | pF |
| C <sub>io(OFF)</sub>       | )              | $V_{O} = 3 \text{ V or } 0,$         | OE = GND                     |                                                       |      | 4   |      | pF |
|                            |                | $V_{CC} = 4 V$ ,                     | TYP at $V_{CC} = 4 V$ ,      | $V_{l} = 2.4 \text{ V}, \qquad I_{l} = 15 \text{ mA}$ |      | 16  | 22   |    |
| . 8                        |                |                                      | V 0                          | I <sub>I</sub> = 64 mA                                |      | 5   | 7    | Ω  |
| r <sub>on</sub> §          |                | $V_{CC} = 4.5 \text{ V}$ $V_{I} = 0$ |                              | I <sub>I</sub> = 30 mA                                |      | 5   | 7    | 22 |
|                            |                |                                      | $V_{I} = 2.4 V,$             | I <sub>I</sub> = 15 mA                                |      | 10  | 15   |    |

 $<sup>^{\</sup>dagger}$  All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25  $^{\circ}$ C.

## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER         | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | 5 V<br>5 V | UNIT |
|-------------------|-----------------|----------------|-----------------------|-------------------|------------|------|
|                   | (INPUT)         | (001701)       | MIN MAX               | MIN               | MAX        |      |
| t <sub>pd</sub> ¶ | A or B          | B or A         | 0.35                  |                   | 0.25       | ns   |
| t <sub>en</sub>   | OE              | A or B         | 5.4                   | 1.6               | 5.1        | ns   |
| t <sub>dis</sub>  | OE              | A or B         | 5                     | 1                 | 4.5        | ns   |

The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



 $<sup>\</sup>ddagger$  This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND.

<sup>§</sup> Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | <b>.</b>            |           | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|---------------------|-----------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                 |           | (0)          |
| SN74CBT3126D          | NRND   | Production    | SOIC (D)   14   | 50   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CBT3126      |
| SN74CBT3126D.A        | NRND   | Production    | SOIC (D)   14   | 50   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CBT3126      |
| SN74CBT3126DBQR       | NRND   | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85 | CU126        |
| SN74CBT3126DBQR.A     | NRND   | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85 | CU126        |
| SN74CBT3126DBR        | NRND   | Production    | SSOP (DB)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126DBR.A      | NRND   | Production    | SSOP (DB)   14  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126DR         | NRND   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CBT3126      |
| SN74CBT3126DR.A       | NRND   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CBT3126      |
| SN74CBT3126PW         | NRND   | Production    | TSSOP (PW)   14 | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126PW.A       | NRND   | Production    | TSSOP (PW)   14 | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126PWR        | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126PWR.A      | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126PWRG4      | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85 | CU126        |
| SN74CBT3126RGYR       | Active | Production    | VQFN (RGY)   14 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85 | CU126        |
| SN74CBT3126RGYR.A     | Active | Production    | VQFN (RGY)   14 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85 | CU126        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74CBT3126DBQR | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN74CBT3126DBR  | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74CBT3126DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBT3126PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBT3126RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |



www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| 7 III GIII I GII I GI GI GI GI GI GI GI G |              |                 |      |      |             |            |             |
|-------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74CBT3126DBQR                           | SSOP         | DBQ             | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74CBT3126DBR                            | SSOP         | DB              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74CBT3126DR                             | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74CBT3126PWR                            | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74CBT3126RGYR                           | VQFN         | RGY             | 14   | 3000 | 353.0       | 353.0      | 32.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74CBT3126D    | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74CBT3126D.A  | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74CBT3126PW   | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN74CBT3126PW.A | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

3.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





SHRINK SMALL-OUTLINE PACKAGE



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated