www.ti.com

SCES484C-AUGUST 2003-REVISED JANUARY 2009

# SINGLE-POLE DOUBLE-THROW (SPDT) ANALOG SWITCH OR 2:1 ANALOG MULTIPLEXER/DEMULTIPLEXER

#### **FEATURES**

- Available in the Texas Instruments NanoFree™ Package
- Operates at 0.8 V to 2.7 V
- Sub-1-V Operable
- Low Power Consumption, 10 μA at 2.7 V
- High On-Off Output Voltage Ratio
- High Degree of Linearity
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)



#### YZP TERMINAL ASSIGNMENTS

|   | 1   | 2               |
|---|-----|-----------------|
| Α | COM | V <sub>CC</sub> |
| В | INH | Y1              |
| С | GND | Y2              |
| D | GND | A               |

#### DESCRIPTION/ORDERING INFORMATION

This analog switch is operational at 0.8-V to 2.7-V  $V_{CC}$ , but is designed specifically for 1.1-V to 2.7-V  $V_{CC}$  operation.

The SN74AUC2G53 can handle both analog and digital signals. The device permits signals with amplitudes of up to  $V_{CC}$  (peak) to be transmitted in either direction.

NanoFree<sup>™</sup> package technology is a major breakthrough in IC packaging concepts, using the die as the package.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

NanoFree is a trademark of Texas Instruments.



#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)(2)</sup>                                      |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING (3) |
|----------------|----------------------------------------------------------------|--------------|-----------------------|----------------------|
| 400 / 050      | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Reel of 3000 | SN74AUC2G53YZPR       | U4_                  |
| -40C to 85C    | SSOP - DCT                                                     | Reel of 3000 | SN74AUC2G53DCTR       | U53                  |
|                | VSSOP – DCU                                                    | Reel of 3000 | SN74AUC2G53DCUR       | U53_                 |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, = Pb-free).

#### **FUNCTION TABLE**

| CONT |   | ON<br>CHANNEL |
|------|---|---------------|
| INH  | Α | CHANNEL       |
| L    | L | Y1            |
| L    | Н | Y2            |
| Н    | Χ | None          |

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



NOTE A: For simplicity, the test conditions shown in Figures 1 through 4 and 6 through 10 are for the demultiplexer configuration. Signals may be passed from COM to Y1 (Y2) or from Y1 (Y2) to COM.

#### SIMPLIFIED SCHEMATIC, EACH SWITCH (SW)



Submit Documentation Feedback

www.ti.com

### Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                                     | MIN  | MAX                   | UNIT |
|-------------------|---------------------------------------------------|-------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply voltage range <sup>(2)</sup>               |                                     | -0.5 | 3.6                   | V    |
| VI                | Input voltage range (2)(3)                        |                                     | -0.5 | 3.6                   | V    |
| V <sub>I/O</sub>  | Switch I/O voltage range <sup>(2)(3)</sup>        |                                     | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>I</sub> < 0                  |      | -50                   | mA   |
| I <sub>I/OK</sub> | I/O port diode current                            | $V_{I/O} < 0$ or $V_{I/O} > V_{CC}$ |      | 50                    | mA   |
| I <sub>T</sub>    | On-state switch current current                   |                                     |      | 50                    | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                                     |      | 100                   | mA   |
|                   |                                                   | DCT package                         |      | 220                   |      |
| $\theta_{JA}$     | Package thermal impedance (4)                     | DCU package                         |      | 227                   | C/W  |
|                   |                                                   | YZP package                         |      | 102                   |      |
| T <sub>stg</sub>  | Storage temperature range                         |                                     | -65  | 150                   | С    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### Recommended Operating Conditions<sup>(1)</sup>

|                  |                                    |                                             | MIN                   | MAX                   | UNIT |
|------------------|------------------------------------|---------------------------------------------|-----------------------|-----------------------|------|
| $V_{CC}$         | Supply voltage                     |                                             | 0.8                   | 2.7                   | V    |
|                  |                                    | V <sub>CC</sub> = 0.8 V                     | V <sub>CC</sub>       |                       |      |
| $V_{IH}$         | High-level input voltage           | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ | 0.65 วV <sub>CC</sub> |                       | V    |
|                  |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  | 1.7                   |                       |      |
|                  |                                    | V <sub>CC</sub> = 0.8 V                     |                       | 0                     |      |
| $V_{IL}$         | Low-level input voltage            | V <sub>CC</sub> = 1.1 V to 1.95 V           |                       | 0.35 טV <sub>CC</sub> | V    |
|                  |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V            |                       | 0.7                   |      |
| V <sub>I/O</sub> | I/O port voltage                   |                                             | 0                     | $V_{CC}$              | V    |
| VI               | Control input voltage              |                                             | 0                     | 3.6                   | V    |
|                  |                                    | V <sub>CC</sub> = 0.8 V to 1.6 V            |                       | 20                    |      |
| Δt/Δν            | Input transition rise or fall rate | V <sub>CC</sub> = 1.65 V to 1.95 V          |                       | 10                    | ns/V |
|                  |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V            |                       | 3.5                   |      |
| T <sub>A</sub>   | Operating free-air temperature     |                                             | -40                   | 85                    | С    |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                  | TEST CONDITION                                          | V <sub>cc</sub>       | MIN TYP(1) | MAX  | UNIT |   |
|--------------------|--------------------------------------------|---------------------------------------------------------|-----------------------|------------|------|------|---|
|                    |                                            | $V_I = V_{CC}$ or GND,                                  | $I_S = 4 \text{ mA}$  | 1.1 V      |      | 40   |   |
| r <sub>on</sub>    | r <sub>on</sub> On-state switch resistance | V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 1 and | IS = 4 IIIA           | 1.65 V     | 12.5 | 20   | Ω |
|                    |                                            |                                                         | $I_S = 8 \text{ mA}$  | 2.3 V      | 6    | 15   |   |
|                    |                                            | $V_I = V_{CC}$ to GND,<br>$V_{INH} = V_{IL}$            | I <sub>S</sub> = 4 mA | 1.1 V      | 131  | 180  |   |
| r <sub>on(p)</sub> | Peak on resistance                         | V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 1 and |                       | 1.65 V     | 32   | 80   | Ω |
|                    |                                            |                                                         | $I_S = 8 \text{ mA}$  | 2.3 V      | 15   | 20   |   |

(1)  $T_A = 25C$ 

<sup>(2)</sup> All voltages are with respect to ground unless otherwise specified.

<sup>3)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



#### **Electrical Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                          |           | TEST CONDITIO                                                         | NS                   | V <sub>CC</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT |
|----------------------|----------------------------------------------------|-----------|-----------------------------------------------------------------------|----------------------|-----------------|----------------------------|------|
|                      |                                                    |           | $V_I = V_{CC}$ to GND,                                                | $I_S = 4 \text{ mA}$ | 1.1 V           | 4                          |      |
| $\Delta r_{on}$      | Difference of on-state resistance between switches |           | $V_C = V_{IH}$<br>(see Figure 1 and                                   | IS = 4 IIIA          | 1.65 V          | 1                          | Ω    |
|                      | 201110011011101100                                 | Figure 2) |                                                                       | $I_S = 8 \text{ mA}$ | 2.3 V           | 1                          |      |
|                      |                                                    |           | $V_I = V_{CC}$ and $V_O = GND$ , or                                   |                      |                 | 1                          |      |
| I <sub>S(off)</sub>  | Off-state switch leakage current                   |           | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_{INH} = V_{IH}$ (see Figure 3) |                      | 2.7 V           | 0.1 (1)                    | μА   |
|                      | On-state switch leakage current                    |           | $V_I = V_{CC}$ or GND, $V_{INH} = V_I$                                | L,                   | 2.7 V           | 1                          |      |
| I <sub>S(on)</sub>   | On-state switch leakage current                    |           | V <sub>O</sub> = Open (see Figure 4)                                  |                      | 2.7 V           | 0.1 <sup>(1)</sup>         | μΑ   |
| I <sub>I</sub>       | Control input current                              |           | $V_C = V_{CC}$ or GND                                                 |                      | 2.7 V           | 5                          | μΑ   |
| I <sub>CC</sub>      | Supply current                                     |           | $V_C = V_{CC}$ or GND                                                 |                      | 2.7 V           | 10                         | μΑ   |
| C <sub>ic</sub>      | Control input capacitance                          |           |                                                                       |                      | 2.5 V           | 2                          | pF   |
| C                    | Switch input/output conceitance                    | Υ         |                                                                       |                      | 2.5 V           | 3                          | nE   |
| C <sub>io(off)</sub> | Switch input/output capacitance                    | COM       |                                                                       |                      | 2.3 V           | 4.5                        | pF   |
| C <sub>io(on)</sub>  | Switch input/output capacitance                    |           |                                                                       |                      | 2.5 V           | 9                          | pF   |

#### **Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 5)

| PARAMETER                      | FROM TO (OUTPU |            |          |     | V <sub>CC</sub> = 1.2 V V <sub>CC</sub> = 1.5 V 0.1 V |     | V <sub>CC</sub> = 1.8 V<br>0.15 V |     |     | V <sub>CC</sub> = 2.5 V<br>0.2 V |     | UNIT |     |    |
|--------------------------------|----------------|------------|----------|-----|-------------------------------------------------------|-----|-----------------------------------|-----|-----|----------------------------------|-----|------|-----|----|
|                                |                | (001701)   | TYP      | MIN | MAX                                                   | MIN | MAX                               | MIN | TYP | MAX                              | MIN | MAX  |     |    |
| t <sub>pd</sub> <sup>(1)</sup> | COM or Y       | Y or COM   | 0.3      |     | 0.3                                                   |     | 0.3                               |     |     | 0.2                              |     | 0.1  | ns  |    |
| t <sub>en</sub>                | INILI          | 0014 1/    | 9.2      | 0.5 | 3.5                                                   | 0.5 | 2.2                               | 0.5 | 1   | 1.9                              | 0.5 | 1.8  |     |    |
| t <sub>dis</sub>               | IINH           | INH        | COM or Y | 8.1 | 0.5                                                   | 4.2 | 0.5                               | 3.2 | 0.5 | 1.9                              | 3.4 | 0.5  | 2.6 | ns |
| t <sub>en</sub>                | A COM or       | COMerv     | 9.2      | 0.5 | 3.6                                                   | 0.5 | 2.3                               | 0.5 | 1.1 | 1.9                              | 0.5 | 1.6  |     |    |
| t <sub>dis</sub>               |                | COIVI OF Y | 10       | 0.5 | 3.6                                                   | 0.5 | 2.3                               | 0.5 | 1.1 | 2                                | 0.5 | 1.6  | ns  |    |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

#### **Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  (unless otherwise noted) (see Figure 5)

| PARAMETER                      | FROM<br>(INPUT) | TO       | V <sub>CC</sub> = 1.8 V<br>0.15 V |     |     | V <sub>CC</sub> = 2.5 V<br>0.2 V |     | UNIT |
|--------------------------------|-----------------|----------|-----------------------------------|-----|-----|----------------------------------|-----|------|
|                                |                 | (OUTPUT) | MIN                               | TYP | MAX | MIN                              | MAX |      |
| t <sub>pd</sub> <sup>(1)</sup> | COM or Y        | Y or COM |                                   |     | 0.4 |                                  | 0.2 | ns   |
| t <sub>en</sub>                | INILI           | COM or Y | 0.5                               | 1.6 | 3.1 | 0.5                              | 2.2 | no   |
| t <sub>dis</sub>               | INH             |          | 0.5                               | 2.2 | 3.4 | 0.5                              | 2.2 | ns   |
| t <sub>en</sub>                | ۸               | COM or Y | 0.5                               | 1.6 | 3   | 0.5                              | 2.2 |      |
| t <sub>dis</sub>               | A               |          | 0.5                               | 1.6 | 3   | 0.5                              | 2.3 | ns   |

(1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

Submit Documentation Feedback



# **Analog Switch Characteristics**

 $T_A = 25C$ 

| PARAMETER                                     | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                                 | V <sub>CC</sub> | TYP  | UNIT    |
|-----------------------------------------------|-----------------|----------------|---------------------------------------------------------------------------------|-----------------|------|---------|
|                                               |                 |                |                                                                                 | 0.8 V           | 90   |         |
|                                               |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                        | 1.1 V           | 101  |         |
|                                               |                 |                | f <sub>in</sub> = sine wave                                                     | 1.4 V           | 110  |         |
|                                               |                 |                | (see Figure 6)                                                                  | 1.65 V          | 122  |         |
| Frequency response <sup>(1)</sup>             | COM or Y        | Y or COM       |                                                                                 | 2.3 V           | 198  | MHz     |
| (switch ON)                                   | CONTOLL         | 1 of Colvi     |                                                                                 | 0.8 V           | >500 | IVII IZ |
|                                               |                 |                | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$                                          | 1.1 V           | >500 |         |
|                                               |                 |                | f <sub>in</sub> = sine wave                                                     | 1.4 V           | >500 |         |
|                                               |                 |                | (see Figure 6)                                                                  | 1.65 V          | >500 |         |
|                                               |                 |                |                                                                                 | 2.3 V           | >500 |         |
|                                               |                 |                |                                                                                 | 0.8 V           | -59  |         |
|                                               |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                        | 1.1 V           | -59  |         |
|                                               |                 | Y or COM       | f <sub>in</sub> = 1 MHz (sine wave)                                             | 1.4 V           | -59  | dB      |
|                                               |                 |                | (see Figure 7)                                                                  | 1.65 V          | -59  |         |
| Crosstalk <sup>(2)</sup><br>between switches) | 0014 1          |                |                                                                                 | 2.3 V           | -60  |         |
|                                               | COM or Y        |                |                                                                                 | 0.8 V           | -55  |         |
|                                               |                 |                | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$                                          | 1.1 V           | -55  |         |
|                                               |                 |                | f <sub>in</sub> = 1 MHz (sine wave)                                             | 1.4 V           | -55  |         |
|                                               |                 |                | (see Figure 7)                                                                  | 1.65 V          | -55  |         |
|                                               |                 |                |                                                                                 | 2.3 V           | -55  |         |
|                                               |                 |                |                                                                                 | 0.8 V           | 0.56 |         |
|                                               |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                        | 1.1 V           | 0.68 |         |
| Crosstalk (control input to signal output)    | INH             | COM or Y       | f <sub>in</sub> = 1 MHz (square wave)                                           | 1.4 V           | 0.81 | mV      |
| (control input to signal output)              |                 |                | (see Figure 8)                                                                  | 1.65 V          | 0.93 |         |
|                                               |                 |                |                                                                                 | 2.3 V           | 1.5  |         |
|                                               |                 |                |                                                                                 | 0.8 V           | -60  |         |
|                                               |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                        | 1.1 V           | -60  |         |
|                                               |                 |                | f <sub>in</sub> = 1 MHz (sine wave)                                             | 1.4 V           | -60  |         |
|                                               |                 |                | (see Figure 9)                                                                  | 1.65 V          | -60  |         |
| Feed-through attenuation (3)                  |                 | .,             |                                                                                 | 2.3 V           | -60  |         |
| (switch OFF)                                  | COM or Y        | Y or COM       |                                                                                 | 0.8 V           | -59  | dB      |
|                                               |                 |                | C - 5 pE P - 600 O                                                              | 1.1 V           | -59  |         |
|                                               |                 |                | $C_L = 5 \text{ pF}, R_L = 600 \Omega,$<br>$f_{in} = 1 \text{ MHz (sine wave)}$ | 1.4 V           | -59  |         |
|                                               |                 |                | (see Figure 9)                                                                  | 1.65 V          | -59  |         |
|                                               |                 |                |                                                                                 | 2.3 V           | -59  |         |

 <sup>(1)</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at output. Increase f<sub>in</sub> frequency until dB meter reads -3 dB.
 (2) Adjust f<sub>in</sub> voltage to obtain 0 dBm at input.
 (3) Adjust f<sub>in</sub> voltage to obtain 0 dBm at input.



# **Analog Switch Characteristics (continued)**

 $T_A = 25C$ 

| PARAMETER            | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                        | V <sub>cc</sub> | TYP  | UNIT |
|----------------------|-----------------|----------------|--------------------------------------------------------|-----------------|------|------|
|                      |                 | V 00M          |                                                        | 0.8 V           | 6.19 |      |
|                      |                 |                | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$       | 1.1 V           | 0.39 |      |
|                      |                 |                | f <sub>in</sub> = 1 kHz (sine wave)<br>(see Figure 10) | 1.4 V           | 0.06 |      |
|                      |                 |                |                                                        | 1.65 V          | 0.02 |      |
| Sine-wave distortion | COM or Y        |                |                                                        | 2.3 V           | 0.01 | %    |
| Sine-wave distortion | COM OF Y        | Y or COM       |                                                        | 0.8 V           | 3.55 | 76   |
|                      |                 |                | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$       | 1.1 V           | 0.38 |      |
|                      |                 |                | f <sub>in</sub> = 10 kHz (sine wave)                   | 1.4 V           | 0.04 |      |
|                      |                 |                | (see Figure 10)                                        | 1.65 V          | 0.02 |      |
|                      | <u> </u>        |                |                                                        | 2.3 V           | 0.02 |      |

# **Operating Characteristics**

for INH input,  $T_A = 25C$ 

|                 | PARAMETER                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 0.8 V<br>TYP | V <sub>CC</sub> = 1.2 V<br>TYP | V <sub>CC</sub> = 1.5 V<br>TYP | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | UNIT |
|-----------------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------|
| C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz         | 3                              | 3                              | 3                              | 3                              | 3                              | pF   |

# **Operating Characteristics**

for A input,  $T_A = 25C$ 

| PARAMETER       |                                               | TEST<br>CONDITIONS | V <sub>CC</sub> = 0.8 V<br>TYP | V <sub>CC</sub> = 1.2 V<br>TYP | V <sub>CC</sub> = 1.5 V<br>TYP | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | UNIT |     |
|-----------------|-----------------------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------|-----|
| _               | Power C <sub>pd</sub> dissipation capacitance | Outputs enabled    | f 40 MHz                       | 5.5                            | 5.5                            | 5.5                            | 5.5                            | 5.5  | , F |
| C <sub>pd</sub> |                                               | Outputs disabled   | 0.5                            | 0.5                            | 0.5                            | 0.5                            | 0.5                            | pF   |     |

Submit Documentation Feedback





Figure 1. On-State Resistance Test Circuit



Figure 2. Typical  $r_{on}$  as a Function of Voltage (V<sub>I</sub>) for  $V_{I} = 0$  to  $V_{CC}$ 





Figure 3. Off-State Switch Leakage-Current Test Circuit



Figure 4. On-State Switch Leakage-Current Test Circuit





| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

LOAD CIRCUIT

|                   | INPUTS          |                                | V                  | V                 | _     | _              | V            |  |
|-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|--------------|--|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | $V_{\Delta}$ |  |
| 0.8 V             | V <sub>CC</sub> | ≤ <b>2</b> ns                  | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω   | 0.1 V        |  |
| 1.2 V $\pm$ 0.1 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω   | 0.1 V        |  |
| 1.5 V $\pm$ 0.1 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 15 pF | <b>2 k</b> Ω   | 0.1 V        |  |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤ <b>2</b> ns                  | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 15 pF | <b>2 k</b> Ω   | 0.15 V       |  |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 15 pF | <b>2 k</b> Ω   | 0.15 V       |  |
| 1.8 V ± 0.15 V    | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>1 k</b> Ω   | 0.15 V       |  |
| 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω          | 0.15 V       |  |



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ , slew rate  $\geq$  1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 5. Load Circuit and Voltage Waveforms

Copyright © 2003–2009, Texas Instruments Incorporated

Submit Documentation Feedback





Figure 6. Frequency Response (Switch On)



Figure 7. Crosstalk (Between Switches)





Figure 8. Crosstalk (Control Input, Switch Output)



Figure 9. Feedthrough (Switch Off)





$$\begin{split} &V_{CC} = 0.8 \text{ V, V}_I = 0.7 \text{ V}_{P\text{-P}} \\ &V_{CC} = 1.1 \text{ V, V}_I = 1 \text{ V}_{P\text{-P}} \\ &V_{CC} = 1.4 \text{ V, V}_I = 1.2 \text{ V}_{P\text{-P}} \\ &V_{CC} = 1.65 \text{ V, V}_I = 1.4 \text{ V}_{P\text{-P}} \\ &V_{CC} = 2.3 \text{ V, V}_I = 2 \text{ V}_{P\text{-P}} \end{split}$$

Figure 10. Sine-Wave Distortion

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/               | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow               |              | (6)          |
| SN74AUC2G53DCTR       | Active | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | (5)<br>Level-1-260C-UNLIM | -40 to 85    | U53<br>Z     |
| SN74AUC2G53DCTR.B     | Active | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | U53<br>Z     |
| SN74AUC2G53DCTRE4     | Active | Production    | SSOP (DCT)   8  | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | U53<br>Z     |
| SN74AUC2G53DCUR       | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM        | -40 to 85    | (U53Q, U53R) |
| SN74AUC2G53DCUR.B     | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | (U53Q, U53R) |
| SN74AUC2G53DCURG4     | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | U53R         |
| SN74AUC2G53DCURG4.B   | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM        | -40 to 85    | U53R         |
| SN74AUC2G53YZPR       | Active | Production    | DSBGA (YZP)   8 | 3000   LARGE T&R      | Yes  | SNAGCU        | Level-1-260C-UNLIM        | -40 to 85    | U4N          |
| SN74AUC2G53YZPR.B     | Active | Production    | DSBGA (YZP)   8 | 3000   LARGE T&R      | Yes  | SNAGCU        | Level-1-260C-UNLIM        | -40 to 85    | U4N          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 14-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO PI BO Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AUC2G53DCTR   | SSOP            | DCT                | 8 | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| SN74AUC2G53DCUR   | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74AUC2G53DCUR   | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74AUC2G53DCURG4 | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74AUC2G53YZPR   | DSBGA           | YZP                | 8 | 3000 | 178.0                    | 9.2                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 14-May-2025



#### \*All dimensions are nominal

| 7 til dillionsions die nominal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74AUC2G53DCTR                | SSOP         | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| SN74AUC2G53DCUR                | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74AUC2G53DCUR                | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74AUC2G53DCURG4              | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74AUC2G53YZPR                | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated