### SN54ALS11A, SN54AS11, SN74ALS11A, SN74AS11 **TRIPLE 3-INPUT POSITIVE-AND GATES** SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 - 4.5-V to 5.5-V V<sub>CC</sub> Operation - Max t<sub>pd</sub> of 5.5 ns at 5 V SN54ALS11A, ... J OR W PACKAGE SN54AS11 . . . J PACKAGE SN74ALS11A, SN74AS11 . . . D, N, OR NS PACKAGE (TOP VIEW) #### SN54ALS11A, SN54AS11 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### description/ordering information These devices contain three independent 3-input positive-AND gates. They perform the Boolean functions $Y = A \bullet B \bullet C$ or $Y = \overline{\overline{A} + \overline{B} + \overline{C}}$ in positive logic. #### ORDERING INFORMATION | TA | PACK | AGE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74ALS11AN | SN74ALS11AN | | | PDIF - N | Tube | SN74AS11N | SN74AS11N | | | | Tube | SN74ALS11AD | ALS11A | | 0°C to 70°C | SOIC - D | Tape and reel | SN74ALS11ADR | ALSTIA | | 0.0 10 70.0 | SOIC | Tube | SN74AS11D | AS11 | | | | Tape and reel | SN74AS11DR | ASTI | | | SOP – NS | Tone and real | SN74ALS11ANSR | ALS11A | | | 30P - NS | Tape and reel | SN74AS11NSR | 74AS11 | | | CDIP – J | Tube | SNJ54ALS11AJ | SNJ54ALS11AJ | | | CDIP = 3 | Tube | SNJ54AS11J | SNJ54AS11J | | –55°C to 125°C | CFP – W | Tube | SNJ54ALS11AW | SNJ54ALS11AW | | | LCCC – FK | Tube | SNJ54ALS11AFK | SNJ54ALS11AFK | | | LCCC - FK | rube | SNJ54AS11FK | SNJ54AS11FK | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # FUNCTION TABLE (each gate) | | INPUTS | | ОИТРИТ | |---|--------|---|--------| | Α | В | С | Y | | Н | Н | Н | Н | | L | X | Χ | L | | Х | L | Χ | L | | Х | Χ | L | L | #### logic diagram, each gate (positive logic) Pin numbers shown are for the D, J, N, NS, and W packages. # absolute maximum ratings over operating free-air temperature range (SN54ALS11A, SN74ALS11A) (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | $\dots \dots \ 7\ V$ | |--------------------------------------------------------|------------|----------------------| | Input voltage, V <sub>I</sub> | | 7 V | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | | | | | N package | 80°C/W | | | NS package | 76°C/W | | Storage temperature range | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 2) | | | SN | 54ALS1 | 1A | SN74ALS11A | | | UNIT | |-----------------|--------------------------------|-----|--------|------|------------|-----|----------------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIН | High-level input voltage | 2 | | | 2 | | | V | | \/ | Low level input veltore | | | 0.8‡ | | | 0.8 | V | | VIL | Low-level input voltage | | 0.7\$ | | | | 1 <sup>v</sup> | | | loh | High-level output current | | | -0.4 | | | -0.4 | mA | | l <sub>OL</sub> | Low-level output current | | | 4 | | | 8 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | <sup>‡</sup> Applies over temperature range –55°C to 70°C NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Applies over temperature range 70°C to 125°C SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST OF | TEST CONDITIONS | | | 1A | SN | 74ALS11 | IA | LINUT | |-----------------|---------------------------------------------|----------------------------|-----|------------------|------|-----|------------------|------|-------| | PARAMETER | 1591 (1 | ONDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | \ | √CC -2 | | ١ | /CC -2 | | V | | Vai | V00 - 45 V | $I_{OL} = 4 \text{ mA}$ | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | V <sub>CC</sub> = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | | | | 0.35 | 0.5 | V | | lį | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lіН | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | I <sub>IL</sub> | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0.4 V | | | -0.1 | | | -0.1 | mA | | IO <sup>‡</sup> | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | Iссн | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 4.5 V | | 1 | 1.8 | | 1 | 1.8 | mA | | ICCL | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | 1.6 | 3 | | 1.6 | 3 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | | R <sub>L</sub> = 5<br>\( = MIN<br>LS11A | V TO 5.5<br>50 PF,<br>500 Ω,<br>TO MAX<br>SN74AI | §<br>LS11A | UNIT | |------------------|-----------------|----------------|-----|-----------------------------------------|--------------------------------------------------|------------|------| | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A, B, or C | V | 2 | 14 | 2 | 13 | ns | | <sup>t</sup> PHL | A, B, OI C | 1 | 2 | 12.5 | 2 | 10 | 115 | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # absolute maximum ratings over operating free-air temperature range (SN54AS11, SN74AS11) (unless otherwise noted) | Supply voltage, V <sub>CC</sub> | | | |----------------------------------------------------|-----------------|----------------| | Input voltage, V <sub>I</sub> | | | | Package thermal impedance, $\theta_{JA}$ (see Note | e 1): D package | 86°C/W | | | N package | 80°C/W | | | NS package | | | Storage temperature range | | −65°C to 150°C | NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. <sup>¶</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## SN54ALS11A, SN54AS11, SN74ALS11A, SN74AS11 TRIPLE 3-INPUT POSITIVE-AND GATES SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 #### recommended operating conditions (see Note 2) | | | SN54AS11 | | | S | 1 | UNIT | | |-----------------|--------------------------------|----------|-----|-----|-----|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vсс | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ІОН | High-level output current | | | -2 | | | -2 | mA | | lOL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST COM | TEST CONDITIONS | | | SN54AS11 | | | | UNIT | |------------------|---------------------------------------------|--------------------------|--------------------|------|----------|--------------------|------|------|------| | PARAMETER | IESI CON | | | | MAX | MIN | TYP† | MAX | UNII | | V <sub>IK</sub> | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | V | | $v_{OL}$ | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ | | 0.35 | 0.5 | | 0.35 | 0.5 | V | | lį | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lіН | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | IլL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.5 | | | -0.5 | mA | | lO <sup>‡</sup> | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | Iссн | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 4.5 V | | 4.3 | 7 | | 4.3 | 7 | mA | | <sup>I</sup> CCL | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0 | | 11.2 | 18 | | 11.2 | 18 | mA | <sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | Τ <sub>Δ</sub> | V <sub>CC</sub> = 4.5 \ C <sub>L</sub> = 5 R <sub>L</sub> = 5 T <sub>A</sub> = MIN | | 50 PF,<br>500 Ω,<br>TO MAX§ | | | | |------------------|-----------------|----------------|----------------|------------------------------------------------------------------------------------|----------|-----------------------------|-----|--|--| | | | | SN54AS11 | | SN74AS11 | | | | | | | | | MIN | MAX | MIN | MAX | | | | | <sup>t</sup> PLH | A, B, or C | V | 1 | 6.5 | 1 | 6 | ns | | | | <sup>t</sup> PHL | д, ы, ог о | 1 | 1 | 6.5 | 1 | 5.5 | 115 | | | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms www.ti.com 7-Aug-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-----------------------------------------| | 5962-86841012A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>86841012A<br>SNJ54ALS<br>11AFK | | 5962-8684101CA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101CA<br>SNJ54ALS11AJ | | 5962-8684101DA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101DA<br>SNJ54ALS11AW | | 5962-9756101QCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9756101QC<br>A<br>SNJ54AS11J | | JM38510/37402BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>37402BCA | | JM38510/37402BCA.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>37402BCA | | M38510/37402BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>37402BCA | | SN54ALS11AJ | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54ALS11AJ | | SN54ALS11AJ.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54ALS11AJ | | SN54AS11J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54AS11J | | SN54AS11J.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54AS11J | | SN74ALS11AD | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | 0 to 70 | ALS11A | | SN74ALS11ADR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS11A | | SN74ALS11ADR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS11A | | SN74ALS11AN | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74ALS11AN | | SN74ALS11AN.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74ALS11AN | | SN74ALS11ANSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS11A | | SN74ALS11ANSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS11A | | SN74AS11D | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | AS11 | | SN74AS11D.A | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | AS11 | | SN74AS11N | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74AS11N | | SN74AS11N.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | SN74AS11N | -55 to 125 7-Aug-2025 5962-9756101QC A SNJ54AS11J www.ti.com | Orderable part number | Status (1) | Material type (2) | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|-------------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-----------------------------------------| | | | | | | | (4) | (5) | | | | SNJ54ALS11AFK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>86841012A<br>SNJ54ALS<br>11AFK | | SNJ54ALS11AFK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>86841012A<br>SNJ54ALS<br>11AFK | | SNJ54ALS11AJ | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101CA<br>SNJ54ALS11AJ | | SNJ54ALS11AJ.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101CA<br>SNJ54ALS11AJ | | SNJ54ALS11AW | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101DA<br>SNJ54ALS11AW | | SNJ54ALS11AW.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8684101DA<br>SNJ54ALS11AW | | SNJ54AS11J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9756101QC<br>A<br>SNJ54AS11J | Active SNJ54AS11J.A No **SNPB** N/A for Pkg Type 25 | TUBE CDIP (J) | 14 Production <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. ### **PACKAGE OPTION ADDENDUM** www.ti.com 7-Aug-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54ALS11A, SN54AS11, SN74ALS11A, SN74AS11: Catalog: SN74ALS11A, SN74AS11 Military: SN54ALS11A, SN54AS11 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ALS11ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74ALS11ANSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 | www.ti.com 23-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ALS11ADR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74ALS11ANSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-86841012A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-8684101DA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74ALS11AN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS11AN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS11AN.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74ALS11AN.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AS11D | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74AS11D.A | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74AS11N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AS11N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AS11N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74AS11N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54ALS11AFK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54ALS11AFK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54ALS11AW | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54ALS11AW.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | SMALL OUTLINE INTEGRATED CIRCUIT - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### **MECHANICAL DATA** ### NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F14) ### CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated