**SN74AHCT595-Q1** SCAS984 - MARCH 2024 # SN74AHCT595-Q1 Automotive 8-Bit Shift Registers With 3-State Output Registers #### 1 Features - AEC-Q100 qualified for automotive applications: - Device temperature grade 1: -40°C to +125°C - Device HBM ESD classification level 2 - Device CDM ESD classification level C4B - Available in wettable flank QFN package - Operating range 4.5V to 5.5V V<sub>CC</sub> - TTL-Compatible inputs - Low delay, 6ns typ (25°C, 5V) - Latch-up performance exceeds 250mA per JESD 17 ## 2 Applications - Network switches - Power infrastructures - PCs and notebooks - LED displays - Servers ### 3 Description The SN74AHCT595-Q1 devices contain an 8-bit serial-in, parallel-out shift register that feeds an 8bit D-type storage register. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)(3) | | |-----------------|------------------------|--------------------|---------------| | SN74AHCT595-Q1 | BQB (WQFN, 16) | 3.5mm × 2.5mm | 3.5mm × 2.5mm | | 3N74A1101393-Q1 | PW (TSSOP, 16) | 5.0mm × 6.4mm | 5.0mm × 4.4mm | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. Pin numbers shown are for the PW and BQB packages. ### **Simplified Schematic** ## **Table of Contents** | 1 Features1 | 7.3 Feature Description10 | |---------------------------------------|-------------------------------------------------------| | 2 Applications1 | 7.4 Device Functional Modes12 | | 3 Description1 | 8 Application and Implementation13 | | 4 Pin Configuration and Functions3 | 8.1 Application Information13 | | 5 Specifications4 | 8.2 Typical Application13 | | 5.1 Absolute Maximum Ratings4 | 8.3 Power Supply Recommendations14 | | 5.2 ESD Ratings4 | 8.4 Layout14 | | 5.3 Recommended Operating Conditions4 | 9 Device and Documentation Support16 | | 5.4 Thermal Information4 | 9.1 Documentation Support | | 5.5 Electrical Characteristics5 | 9.2 Receiving Notification of Documentation Updates16 | | 5.6 Timing Characteristics5 | 9.3 Support Resources | | 5.7 Switching Characteristics6 | 9.4 Trademarks16 | | 5.8 Noise Characteristics6 | 9.5 Electrostatic Discharge Caution16 | | 5.9 Typical Characteristics7 | 9.6 Glossary | | 6 Parameter Measurement Information8 | 10 Revision History16 | | 7 Detailed Description9 | 11 Mechanical, Packaging, and Orderable | | 7.1 Overview9 | Information16 | | 7.2 Functional Block Diagram9 | | # **4 Pin Configuration and Functions** Figure 4-1. SN74AHCT595-Q1 PW Package (Top View) Figure 4-2. SN74AHCT595-Q1 BQB Package, 16-Pin WQFN (Top View) Table 4-1. Pin Functions | PIN TYPE <sup>(1)</sup> | | TVDE(1) | DESCRIPTION | | | | |-------------------------|--------------|---------|---------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | | | | | | | Q <sub>B</sub> | 1 | 0 | Q <sub>B</sub> Output | | | | | Q <sub>C</sub> | 2 | 0 | Q <sub>C</sub> Output | | | | | $Q_D$ | 3 | 0 | Q <sub>D</sub> Output | | | | | Q <sub>E</sub> | 4 | 0 | Q <sub>E</sub> Output | | | | | Q <sub>F</sub> | 5 | 0 | Q <sub>F</sub> Output | | | | | $Q_G$ | 6 | 0 | Q <sub>G</sub> Output | | | | | Q <sub>H</sub> | 7 | 0 | Q <sub>H</sub> Output | | | | | GND | 8 | _ | Ground Pin | | | | | Q <sub>H</sub> ' | 9 | 0 | Q <sub>H'</sub> Output | | | | | SRCLR | 10 | I | SRCLR Input | | | | | SRCLK | 11 | I | SRCLK Input | | | | | RCLK | 12 | I | RCLK Input | | | | | ŌĒ | 13 | I | Output Enable | | | | | SER | 14 | I | SER Input | | | | | Q <sub>A</sub> | 15 | 0 | Q <sub>A</sub> Output | | | | | V <sub>CC</sub> | 16 | _ | Power Pin | | | | | Thermal Page | <b>y</b> (2) | _ | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. | | | | - (1) I = input, O = output - (2) BQB package only ### **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-------------------------------------|---------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | V <sub>I</sub> | Input voltage range <sup>(2)</sup> | nput voltage range <sup>(2)</sup> | | 7 | V | | Vo | Voltage range applied to any outp | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | 7 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < -0.5V | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_{O}$ < -0.5V or $V_{O}$ > $V_{CC}$ + 0.5V | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous output current through | N V <sub>CC</sub> or GND | | ±75 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|----------------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | Specification | Description | Condition | MIN | MAX | UNIT | |-----------------|------------------------------------|-----------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 5V | 2 | | V | | V <sub>IL</sub> | Low-Level input voltage | V <sub>CC</sub> = 5V | | 0.8 | V | | VI | Input Voltage | | 0 | 5.5 | V | | Vo | Output Voltage | | 0 | V <sub>CC</sub> | V | | Гон | High-level output current | V <sub>CC</sub> = 5V ± 0.5V | | -8 | mA | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 5V ± 0.5V | | 8 | mA | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 5V ± 0.5V | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | #### 5.4 Thermal Information | THERMAL METRIC(1) | | WBQB (WQFN) | PW (TSSOP) | UNIT | |-----------------------|-------------------------------------------|-------------|------------|------| | | THERMAL METRIC | 16 PINS | 16 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 105.6 | 135.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 96.6 | 70.3 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 75.4 | 81.3 | °C/W | Product Folder Links: SN74AHCT595-Q1 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## 5.4 Thermal Information (continued) | THERMAL METRIC <sup>(1)</sup> | | WBQB (WQFN) | PW (TSSOP) | UNIT | |-------------------------------|----------------------------------------------|-------------|------------|------| | | THERMAL METRIC | 16 PINS | 16 PINS | UNIT | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 19.1 | 22.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 75.4 | 80.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 56.1 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> : | = 25°C | | -40°C | to 125°0 | 3 | UNIT | |------------------|-----------------------------------------------------------|-----------------|------------------|--------|-------|-------|----------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | V | I <sub>OH</sub> = -50μA | 4.5V | 4.4 | 4.5 | | 4.4 | | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -8mA | 4.5V | 3.94 | | | 3.8 | | | v | | V | I <sub>OL</sub> = 50μA | 4.5V | | | 0.1 | | | 0.1 | V | | V <sub>OL</sub> | I <sub>OL</sub> = 8mA | 4.5V | | | 0.36 | | | 0.44 | V | | I <sub>I</sub> | $V_I$ = 5.5V or GND and $V_{CC}$ = 0V to 5.5V | 0V to 5.5V | | | ±0.1 | | | ±1 | μΑ | | loz | $V_O = V_{CC}$ or GND and $V_{CC}$<br>= 5.5V | 5.5V | | | ±0.25 | | | ±2.5 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>and $V_{CC} = 5.5V$ | 5.5V | | | 4 | | | 40 | μΑ | | ΔI <sub>CC</sub> | One input at 3.4V, Other inputs at $V_{CC}$ or GND | 5V | | | 1.35 | | | 1.5 | mA | | Cı | V <sub>I</sub> = V <sub>CC</sub> or GND | 5V | | 4 | 10 | | | 10 | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | 5V | | 5 | | | | | pF | | C <sub>PD</sub> | No load, F = 1MHz | 5V | | 129 | | | | | pF | ## **5.6 Timing Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | DESCRIPTION | CONDITION | V <sub>cc</sub> | T <sub>A</sub> = 25°C | -40°C to<br>125°C | UNIT | |-----------------|----------------|-------------------------------------|-----------------|-----------------------|-------------------|------| | | | | | MIN MAX | MIN MAX | | | t <sub>H</sub> | Hold time | SER after SRCLK↑ | 5V ± 0.5V | 2 | 2 | ns | | t <sub>SU</sub> | Setup time | SER before SRCLK↑ | 5V ± 0.5V | 3 | 3 | ns | | t <sub>SU</sub> | Setup time | SRCLK↑ before RCLK↑ | 5V ± 0.5V | 5 | 5 | ns | | t <sub>SU</sub> | Setup time | SRCLR high (inactive) before SRCLK↑ | 5V ± 0.5V | 2.9 | 3.8 | ns | | t <sub>SU</sub> | Setup time | SRCLR low before RCLK↑ | 5V ± 0.5V | 5 | 5 | ns | | t <sub>W</sub> | Pulse duration | RCLK or SRCLK high or low | 5V ± 0.5V | 5 | 5.5 | ns | | t <sub>W</sub> | Pulse duration | SRCLR low | 5V ± 0.5V | 5 | 5.5 | ns | ## **5.7 Switching Characteristics** over operating free-air temperature range(unless otherwise noted). See Parameter Measurement Information | DADAMETED | FROM | то | LOAD | ., | TA | = 25°0 | 3 | -40°C to 125°C | | | UNIT | |------------------|---------|----------|-----------------------|-----------------|-----|--------|------|----------------|-----|------|------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | V <sub>CC</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | F <sub>MAX</sub> | - | - | C <sub>L</sub> = 15pF | 5V ± 0.5V | 135 | 175 | | 115 | | | MHz | | t <sub>PZL</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 5.4 | 8.6 | | | 12 | ns | | t <sub>PZH</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.3 | 8.6 | | | 12 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 3.8 | 8 | 1 | | 10.5 | ns | | t <sub>PHZ</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 3.8 | 8 | 1 | | 10.5 | ns | | t <sub>PLH</sub> | RCLK | QA-QH | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.3 | 7.4 | 1 | | 9.5 | ns | | t <sub>PHL</sub> | RCLK | QA-QH | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.3 | 7.4 | 1 | | 9.5 | ns | | t <sub>PLH</sub> | SRCLK | QH' | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.5 | 8.2 | 1 | | 10.4 | ns | | t <sub>PHL</sub> | SRCLK | QH' | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.5 | 8.2 | 1 | | 10.4 | ns | | t <sub>PHL</sub> | SRCLR | QH' | C <sub>L</sub> = 15pF | 5V ± 0.5V | | 4.5 | 8 | 1 | | 10.1 | ns | | F <sub>MAX</sub> | - | - | C <sub>L</sub> = 50pF | 5V ± 0.5V | 120 | 140 | | 95 | | | MHz | | t <sub>PZL</sub> | ŌĒ | Q | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 6.8 | 10.6 | | | 14.4 | ns | | t <sub>PZH</sub> | ŌĒ | Q | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 5.7 | 10.6 | | | 14.4 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 3.4 | 10.3 | | | 13.2 | ns | | t <sub>PHZ</sub> | ŌĒ | Q | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 3.5 | 10.3 | | | 13.2 | ns | | t <sub>PLH</sub> | RCLK | QA-QH | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 5.6 | 9.4 | 1 | | 11.5 | ns | | t <sub>PHL</sub> | RCLK | QA-QH | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 5.6 | 9.4 | 1 | | 11.5 | ns | | t <sub>PLH</sub> | SRCLK | QH' | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 6.4 | 10.2 | 1 | | 12.4 | ns | | t <sub>PHL</sub> | SRCLK | QH' | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 6.4 | 10.2 | 1 | | 12.4 | ns | | t <sub>PHL</sub> | SRCLR | QH' | C <sub>L</sub> = 50pF | 5V ± 0.5V | | 6.4 | 10 | 1 | 1 | 12.1 | ns | ### **5.8 Noise Characteristics** $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|------|------|-----|------| | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.2 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | -0.9 | -0.2 | | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4.4 | 4.7 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.8 | V | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## **5.9 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) ### **6 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1MHz, $Z_O = 50\Omega$ , $t_t < 2.5$ ns. The outputs are measured individually with one input transition per measurement. | TEST | S1 | S2 | R <sub>L</sub> | CL | C <sub>L</sub> | | |-------------------------------------|--------|--------|----------------|------------|----------------|--------| | t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN | OPEN | _ | 15pF, 50pF | _ | ALL | | t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN | 1 kΩ | 15pF, 50pF | 0.15V | ≤ 2.5V | | t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN | CLOSED | 1 kΩ | 15pF, 50pF | 0.15V | ≤ 2.5V | | t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN | 1 kΩ | 15pF, 50pF | 0.3V | > 2.5V | | t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN | CLOSED | 1 kΩ | 15pF, 50pF | 0.3V | > 2.5V | (1) C<sub>1</sub> includes probe and test-fixture capacitance. Figure 6-1. Load Circuit for 3-State Outputs (1) The greater between $t_{\text{PLH}}$ and $t_{\text{PHL}}$ is the same as $t_{\text{pd}}.$ Figure 6-2. Voltage Waveforms Propagation Delays - (1) The greater between t<sub>PZL</sub> and t<sub>PZH</sub> is the same as t<sub>en</sub>. - (2) The greater between $t_{PLZ}$ and $t_{PHZ}$ is the same as $t_{dis}$ . Figure 6-3. Voltage Waveforms Propagation Delays (1) The greater between $t_r$ and $t_f$ is the same as $t_t$ . Figure 6-4. Voltage Waveforms, Input and Output Transition Times ## 7 Detailed Description ### 7.1 Overview The SN74AHCT595-Q1 devices contain an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for the shift and storage registers. The shift register has a direct overriding clear $(\overline{SRCLR})$ input, serial (SER) input, and serial outputs for cascading. When the output-enable $(\overline{OE})$ input is high, the outputs are in the high-impedance state. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, then the shift register always is one clock pulse ahead of the storage register. ### 7.2 Functional Block Diagram Pin numbers shown are for the PW and BQB packages. ### 7.3 Feature Description #### 7.3.1 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term balanced indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the Absolute Maximum Ratings must be followed at all times. When placed into the high-impedance state, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a $10k\Omega$ resistor can be used to meet these requirements. Unused 3-state CMOS outputs should be left disconnected. #### 7.3.2 Latching Logic This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up. The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the Recommended Operating Conditions table. #### 7.3.3 TTL-Compatible CMOS Inputs This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold. TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics. The worst case resistance is calculated with the maximum input voltage, given in the Absolute Maximum Ratings, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ). TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the Recommended Operating Conditions table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the Implications of Slow or Floating CMOS Inputs application report. Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at V<sub>CC</sub> or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a $10k\Omega$ resistor is recommended and typically will meet all requirements. #### 7.3.4 Wettable Flanks This device includes wettable flanks for at least one package. See the Features section on the front page of the data sheet where packages include this feature. Product Folder Links: SN74AHCT595-Q1 Figure 7-1. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering Wettable flanks help improve side wetting after soldering, which makes QFN packages easier to inspect with automatic optical inspection (AOI). As shown in Figure 7-1, a wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet. See the mechanical drawing for additional details. ### 7.3.5 Clamp Diode Structure As Figure 7-2 shows, the outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 7-2. Electrical Placement of Clamping Diodes for Each Input and Output ## 7.4 Device Functional Modes **Table 7-1. Function Table** | | | INPUTS | | | FUNCTION | |-----|-------|--------|------|----|-----------------------------------------------------------------------------------------------------------| | SER | SRCLK | SRCLR | RCLK | ŌĒ | FUNCTION | | Х | Х | Х | Х | Н | Outputs Q <sub>A</sub> – Q <sub>H</sub> are disabled. | | X | X | X | Χ | L | Outputs Q <sub>A</sub> – Q <sub>H</sub> are enabled. | | X | X | L | X | Х | Shift register is cleared. | | L | 1 | Н | Х | Х | First stage of the shift register goes low. Other stages store the data of previous stage, respectively. | | Н | 1 | Н | Х | Х | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. | | Х | Х | Х | 1 | Х | Shift-register data is stored in the storage register. | Product Folder Links: SN74AHCT595-Q1 ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The SN74AHCT595-Q1 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8V $V_{IL}$ and 2V $V_{IH}$ . This feature makes it an excellent choice for translating up from 3.3V to 5V. Figure 8-1 shows this type of translation. ### 8.2 Typical Application Figure 8-1. Specific Application Schematic #### 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 8.2.2 Detailed Design Procedure - Recommended input conditions - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5V at any valid $V_{\rm CC}$ - Recommend output conditions - Load currents should not exceed 25mA per output and 50mA total for the part - Outputs should not be pulled above V<sub>CC</sub> ### 8.2.3 Application Curves #### 8.3 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, $0.1\mu F$ is recommended; if there are multiple $V_{CC}$ pins, then $0.01\mu F$ or $0.022\mu F$ is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A $0.1\mu F$ and a $1\mu F$ are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 8.4 Layout #### 8.4.1 Layout Guidelines When using multiple-bit logic devices, inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 8-3 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled. ## 8.4.2 Layout Example Figure 8-3. Layout Diagram ### 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation - Texas Instruments, Implications of Slow or Floating CMOS Inputs - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices - Texas Instruments, Understanding Schmitt Triggers ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |------------|----------|-----------------| | March 2024 | * | Initial Release | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74AHCT595-Q1 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | CAHCT595QWBQBRQ1 | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AT595Q | | CAHCT595QWBQBRQ1.A | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AT595Q | | SN74AHCT595QPWRQ1 | Active | Production | TSSOP (PW) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHT595Q | | SN74AHCT595QPWRQ1.A | Active | Production | TSSOP (PW) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AHT595Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHCT595-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 ● Catalog : SN74AHCT595 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CAHCT595QWBQBRQ1 | WQFN | BQB | 16 | 3000 | 180.0 | 12.4 | 2.8 | 3.8 | 1.2 | 4.0 | 12.0 | Q1 | | SN74AHCT595QPWRQ1 | TSSOP | PW | 16 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CAHCT595QWBQBRQ1 | WQFN | BQB | 16 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHCT595QPWRQ1 | TSSOP | PW | 16 | 3000 | 353.0 | 353.0 | 32.0 | 2.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com **INDSTNAME** #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. **INDSTNAME** NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. **INDSTNAME** NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated