

# **SN74AHCT1G04 Single Inverter Gate**

#### 1 Features

- Operating range 4.5V to 5.5V
- Max t<sub>pd</sub> of 7.5ns at 5V
- Low power consumption, 10µA max I<sub>CC</sub>
- ±8mA output drive at 5V
- Inputs are TTL-voltage compatible
- Latch-up performance exceeds 250mA per JESD

# 2 Applications

- Notebook PCs
- Electronic points of sale
- Patient monitoring
- Motor controls: AC induction
- Network switches
- Tests

## 3 Description

The SN74AHCT1G04 contains one gate. The device performs the Boolean function  $Y = \overline{A}$ .

#### **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3)    |
|--------------|------------------------|-----------------|-----------------|
| SN74AHCT1G04 | DBV (SOT-23, 5)        | 2.8mm x 2.8mm   | 2.9mm × 1.6mm   |
| SN/4AHC11G04 | DCK (SC-70, 5)         | 2.00mm x 1.25mm | 2.00mm × 1.25mm |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.





# **Table of Contents**

| 1 Features                           | 1        | 7.3 Feature Description                              | 8  |
|--------------------------------------|----------|------------------------------------------------------|----|
| 2 Applications                       |          | 7.4 Device Functional Modes                          |    |
| 3 Description                        |          | 8 Application and Implementation                     | 9  |
| 4 Pin Configuration and Functions    |          | 8.1 Application Information                          |    |
| 5 Specifications                     | 4        | 8.2 Typical Application                              |    |
| 5.1 Absolute Maximum Ratings         |          | 8.3 Power Supply Recommendations                     |    |
| 5.2 ESD Ratings                      |          | 8.4 Layout                                           |    |
| 5.3 Recommended Operating Conditions |          | 9 Device and Documentation Support                   |    |
| 5.4 Thermal Information              | <u>5</u> | 9.1 Documentation Support                            | 12 |
| 5.5 Electrical Characteristics       | 5        | 9.2 Receiving Notification of Documentation Updates. | 12 |
| 5.6 Switching Characteristics        | <u>5</u> | 9.3 Support Resources                                | 12 |
| 5.7 Operating Characteristics        |          | 9.4 Trademarks                                       |    |
| 5.8 Typical Characteristics          | 6        | 9.5 Electrostatic Discharge Caution                  | 12 |
| 6 Parameter Measurement Information  | 7        | 9.6 Glossary                                         | 12 |
| 7 Detailed Description               | 8        | 10 Revision History                                  | 12 |
| 7.1 Overview                         |          | 11 Mechanical, Packaging, and Orderable              |    |
| 7.2 Functional Block Diagram         | 8        | Information                                          | 13 |
| <del>-</del>                         |          |                                                      |    |



# **4 Pin Configuration and Functions**

# DBV OR DCK PACKAGE (TOP VIEW)



NC – No internal connection Table 4-1. Pin Functions

| PIN |                 | TYPE <sup>(1)</sup> | DESCRIPTION   |  |  |
|-----|-----------------|---------------------|---------------|--|--|
| NO. | NAME            | I I I PE(*)         | DESCRIPTION   |  |  |
| 1   | NC              | _                   | No Connection |  |  |
| 2   | A               | I                   | Input A       |  |  |
| 3   | GND             | _                   | Ground Pin    |  |  |
| 4   | Y               | 0                   | Output Y      |  |  |
| 5   | V <sub>CC</sub> | _                   | Power Pin     |  |  |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                    |                                                   |                                                        | MIN  | MAX                   | UNIT |
|--------------------|---------------------------------------------------|--------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>    | Supply voltage range                              |                                                        | -0.5 | 7                     | V    |
| V <sub>I</sub> (2) | Input voltage range                               |                                                        | -0.5 | 7                     | V    |
| V <sub>O</sub> (2) | Output voltage range                              |                                                        | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>    | Input clamp current                               | V <sub>I</sub> < 0                                     |      | -20                   | mA   |
| I <sub>OK</sub>    | Output clamp current                              | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> |      | ±20                   | mA   |
| Io                 | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub>                  |      | ±25                   | mA   |
|                    | Continuous current through V <sub>CC</sub> or GND |                                                        |      | ±50                   | mA   |
| T <sub>stg</sub>   | Storage temperature range                         |                                                        | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | MIN <sup>(1)</sup> | MAX             | UNIT |
|-----------------|------------------------------------|--------------------|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     | 4.5                | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage           | 2                  |                 | V    |
| V <sub>IL</sub> | Low-level Input voltage            |                    | 0.8             | V    |
| VI              | Input voltage                      | 0                  | 5.5             | V    |
| Vo              | Output voltage                     | 0                  | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current          |                    | -8              | mA   |
| I <sub>OL</sub> | Low-level output current           |                    | 8               | mA   |
| Δt/Δν           | Input Transition rise or fall rate |                    | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -40                | 125             | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004)

Product Folder Links: SN74AHCT1G04

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.



#### **5.4 Thermal Information**

|                        |                                              | SN74Al | SN74AHCT1G04 |      |  |
|------------------------|----------------------------------------------|--------|--------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBV    | DCK          | UNIT |  |
|                        |                                              | 5 F    | PINS         |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 278    | 289.2        |      |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 180.5  | 205.8        |      |  |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance         | 184.4  | 176.2        | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 115.4  | 117.6        | C/VV |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 183.4  | 175.1        |      |  |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bot) thermal resistance    | N/A    | N/A          |      |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### **5.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

| DADA                 | METER                        | TEST                                                            | V               | TA   | = 25°C |      | –40°C to | 85°C | -40°C to 1 | 25°C | UNIT |
|----------------------|------------------------------|-----------------------------------------------------------------|-----------------|------|--------|------|----------|------|------------|------|------|
| PARA                 | AIVIETER                     | CONDITIONS                                                      | V <sub>cc</sub> | MIN  | TYP    | MAX  | MIN      | MAX  | MIN        | MAX  | UNIT |
|                      |                              | I <sub>OH</sub> = -50μA                                         |                 | 4.4  | 4.5    |      | 4.4      |      | 4.4        |      |      |
| V <sub>OH</sub>      | level<br>output<br>voltage   | I <sub>OH</sub> = -8mA                                          | 4.5 V           | 3.94 |        |      | 3.8      |      | 3.8        |      | V    |
|                      |                              | I <sub>OL</sub> = 50μA                                          |                 |      |        | 0.1  |          | 0.1  |            | 0.1  |      |
| V <sub>OL</sub>      | output<br>voltage            | I <sub>OL</sub> = 8mA                                           | 4.5 V           |      |        | 0.36 |          | 0.44 |            | 0.44 | V    |
| I <sub>1</sub>       | Input<br>leakage<br>current  | V <sub>I</sub> = 5.5V or GND                                    | 0 V to<br>5.5 V |      |        | ±0.1 |          | ±1   |            | ±1   | μΑ   |
| I <sub>CC</sub>      | Supply current               | $V_1 = V_{CC}$<br>or GND, $I_0 = 0$                             | 5.5 V           |      |        | 1    |          | 10   |            | 10   | μΑ   |
| ΔI <sub>CC</sub> (1) | Supply-<br>Current<br>Change | One input at 3.4V,<br>Other Inputs at V <sub>CC</sub><br>or GND | 5.5 V           |      |        | 1.35 |          | 1.5  |            | 1.5  | mA   |
| C <sub>i</sub>       | Input<br>Capacita<br>nce     | V <sub>I</sub> = V <sub>CC</sub> or GND                         | 5 V             |      | 4      |      |          | 10   |            | 10   | pF   |

<sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0V or  $V_{CC}$ .

## **5.6 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5V  $\pm$  0.5V (unless otherwise noted) (see Load Circuit And Voltage Waveforms)

| PARAMETER        | FROM    | то       | OUTPUT                | T <sub>A</sub> = 2 | 5°C | -40°C t | o 85°C | -40°C to | 125°C | UNIT |
|------------------|---------|----------|-----------------------|--------------------|-----|---------|--------|----------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | CAPACITANCE           | TYP                | MAX | MIN     | MAX    | MIN      | MAX   | ONII |
| t <sub>PLH</sub> | A or B  | V        | C = 15pE              | 4.7                |     | 1       | 7.5    | 1        | 8     | ns   |
| t <sub>PHL</sub> | AOIB    | r        | C <sub>L</sub> = 15pF | 4.7                |     | 1       | 7.5    | 1        | 8     | 115  |
| t <sub>PLH</sub> | A or P  | V        | C = 50pE              | 5.5                |     | 1       | 8.5    | 1        | 9     | no   |
| t <sub>PHL</sub> | A or B  | T        | $C_L = 50pF$          | 5.5                |     | 1       | 8.5    | 1        | 9     | ns   |



# **5.7 Operating Characteristics**

 $V_{CC}$  = 5V,  $T_A$  = 25°C

|                 | PARAMETER                     | TEST     | CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|----------|------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1MHz   | 14  | pF   |

# **5.8 Typical Characteristics**



Figure 5-1. TPD vs Temperature

Product Folder Links: SN74AHCT1G04



#### **6 Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- 3. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1MHz,  $Z_0 = 50\Omega$ ,  $t_r \leq$  3ns,  $t_f \leq$  3ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit And Voltage Waveforms



# 7 Detailed Description

#### 7.1 Overview

The SN74AHCT1G04 device contains one inverter. This device has TTL input levels that allow up translation from 3.3V to 5V.

## 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)

#### 7.3 Feature Description

- V<sub>CC</sub> is optimized at 5V
- · Allows up voltage translation from 3.3V to 5V
  - Inputs accept V<sub>IH</sub> levels of 2V
- · Slow edge rates minimize output ringing
- · Inputs are TTL-Voltage compatible

#### 7.4 Device Functional Modes

Table 7-1. Function Table

| INPUT <sup>(1)</sup> A | OUTPUT <sup>(2)</sup><br>Y |
|------------------------|----------------------------|
| Н                      | L                          |
| L                      | Н                          |

- (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care
- (2) H = Driving High, L = Driving Low, Z = High Impedance State

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

SN74AHCT1G04 is a low-drive CMOS device that can be used for a multitude of inverting type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of  $0.8V\ V_{IL}$  and  $2V\ V_{IH}$ . This feature makes it Ideal for translating up from  $3.3V\ to\ 5V$ . Figure 8-2 shows this type of translation.

### 8.2 Typical Application



Figure 8-1. Typical Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 8.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see Δt/ΔV in the Section 5.3 table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Section 5.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed 25mA per output and 50mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### 8.2.3 Application Curves



Figure 8-2. 3.3V to 5V Translation

### 8.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Section 5.3 table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply,  $0.1\mu F$  is recommended. If there are multiple  $V_{CC}$  pins,  $0.01\mu F$  or  $0.022\mu F$  is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A  $0.1\mu F$  and  $1\mu F$  are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 8.4 Layout

#### 8.4.1 Layout Example



Figure 8-3. Example Trace Corners for Improved Signal Integrity

Product Folder Links: SN74AHCT1G04





Figure 8-4. Example Bypass Capacitor Placement for TSSOP and Similar Packages



Figure 8-5. Example Bypass Capacitor Placement for WQFN and Similar Packages



Figure 8-6. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages



Figure 8-7. Example Damping Resistor Placement for Improved Signal Integrity

#### 8.4.2 Layout Guidelines

- · Bypass capacitor placement
  - Place near the positive supply terminal of the device
  - Provide an electrically short ground return path
  - Use wide traces to minimize impedance
  - Keep the device, capacitors, and traces on the same side of the board whenever possible
- Signal trace geometry
  - 8mil to 12mil trace width
  - Lengths less than 12cm to minimize transmission line effects
  - Avoid 90° corners for signal traces
  - Use an unbroken ground plane below signal traces
  - Flood fill areas around signal traces with ground
  - Parallel traces must be separated by at least 3x dielectric thickness
  - For traces longer than 12cm
    - Use impedance controlled traces
    - · Source-terminate using a series damping resistor near the output
    - Avoid branches; buffer each signal that must branch separately

Copyright © 2025 Texas Instruments Incorporated



## 9 Device and Documentation Support

## 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation application note
- Texas Instruments, Designing With Logic application note
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices
  application note
- Texas Instruments, Implications of Slow or Floating CMOS Inputs application note

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

| Changes from Revision S (June 2025) to Revision T (July 2025)     | Page |
|-------------------------------------------------------------------|------|
| Updated Layout Guidelines                                         | 10   |
| Updated Layout Example                                            |      |
| Changes from Revision R (February 2024) to Revision S (June 2025) | Page |
| Updated Layout Guidelines                                         | 10   |
| Updated Layout Example                                            | 10   |
|                                                                   |      |

Product Folder Links: SN74AHCT1G04



| С | hanges from Revision Q (October 2023) to Revision R (February 2024)                                                                                                                   | Page   |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | Updated thermal values for DBV package from RθJA = 208.2 to 278, RθJC(top) = 76.1 to 180.5, RθJB to 184.4, ΨJT = 4 to 115.4, ΨJB = 51.8 to 183.4, RθJC(bot) = N/A, all values in °C/W |        |
| С | changes from Revision P (December 2014) to Revision Q (October 2023)                                                                                                                  | Page   |
|   | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                        | B = 65 |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                                  |
|-----------------------|----------|---------------|------------------|-----------------------|----------|-------------------------------|----------------------------|--------------|---------------------------------------------------|
| 74AHCT1G04DBVRE4      | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | B04G                                              |
| 74AHCT1G04DBVRG4      | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | B04G                                              |
| 74AHCT1G04DBVRG4.A    | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | B04G                                              |
| 74AHCT1G04DBVTG4      | Active   | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | B04G                                              |
| 74AHCT1G04DBVTG4.A    | Active   | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | B04G                                              |
| 74AHCT1G04DCKRE4      | Active   | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | BC3                                               |
| 74AHCT1G04DCKRG4      | Active   | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | BC3                                               |
| 74AHCT1G04DCKRG4.A    | Active   | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | BC3                                               |
| 74AHCT1G04DCKTG4      | Obsolete | Production    | SC70 (DCK)   5   | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | BC3                                               |
| SN74AHCT1G04DBVR      | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (38VH, 3C7F, B043,<br>B04G, B04J, B<br>04L, B04S) |
| SN74AHCT1G04DBVR.A    | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (38VH, 3C7F, B043,<br>B04G, B04J, B<br>04L, B04S) |
| SN74AHCT1G04DBVT      | Obsolete | Production    | SOT-23 (DBV)   5 | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | (B043, B04G, B04J,<br>B04S)                       |
| SN74AHCT1G04DCKR      | Active   | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (1QS, BC3, BCG, BC<br>J, BCL, BCS)                |
| SN74AHCT1G04DCKR.A    | Active   | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | (1QS, BC3, BCG, BC<br>J, BCL, BCS)                |
| SN74AHCT1G04DCKT      | Obsolete | Production    | SC70 (DCK)   5   | -                     | -        | Call TI                       | Call TI                    | -40 to 125   | (BC3, BCG, BCJ, BC<br>S)                          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

## PACKAGE OPTION ADDENDUM

www.ti.com 7-Oct-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHCT1G04:

Automotive: SN74AHCT1G04-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 1-Nov-2025

### TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AHCT1G04DBVRG4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| 74AHCT1G04DBVTG4 | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| 74AHCT1G04DCKRG4 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74AHCT1G04DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| SN74AHCT1G04DCKR | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



www.ti.com 1-Nov-2025



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74AHCT1G04DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| 74AHCT1G04DBVTG4 | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| 74AHCT1G04DCKRG4 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74AHCT1G04DBVR | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| SN74AHCT1G04DCKR | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025