







## SN74AC595-Q1 Automotive 8-Bit Shift Register With 3-State Output Registers

## 1 Features

TEXAS

INSTRUMENTS

- AEC-Q100 qualified for automotive applications:
  - Device temperature grade 1: -40°C to +125°C
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4B
- Wide operating range of 1.5V to 6V
- Inputs accept voltages up to 6V •
- Continuous ±24mA output drive at 5V
- Supports up to ±75mA output drive at 5V • in short bursts
- Drives 50Ω transmission lines ٠
- Maximum t<sub>pd</sub> of 12ns at 5V, 50pF load

## 2 Applications

- Output expansion
- LED matrix control
- 7-segment display control

## **3 Description**

The SN74AC595-Q1 contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. This configuration allows data to be loaded into the shift register while the outputs remain static. The device includes 3-state outputs to allow for disabling the outputs. The device has a separate shift register output (Q<sub>H'</sub>) for connecting shift registers in series.

#### Package Information

| PART NUMBER PACKAGE <sup>(1)</sup> |                | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE <sup>(3)</sup> |
|------------------------------------|----------------|-----------------------------|--------------------------|
| SN74AC595-Q1                       | PW (TSSOP, 16) | 5mm × 6.4mm                 | 5mm × 4.4mm              |
|                                    | BQB (WQFN, 16) | 3.5mm × 2.5mm               | 3.5mm × 2.5mm            |

- (1) For more information, see Section 11.
- The package size (length x width) is a nominal value and (2) includes pins, where applicable.
- (3)The body size (length × width) is a nominal value and does not include pins.



Logic Diagram (Positive Logic)





## **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        |                |
| 4 Pin Configuration and Functions    |                |
| 5 Specifications                     | 4              |
| 5.1 Absolute Maximum Ratings         | 4              |
| 5.2 ESD Ratings                      | 4              |
| 5.3 Recommended Operating Conditions |                |
| 5.4 Thermal Information              | 5              |
| 5.5 Electrical Characteristics       | 5              |
| 5.6 Timing Characteristics           | <mark>6</mark> |
| 5.7 Timing Diagrams                  | 8              |
| 5.8 Switching Characteristics        |                |
| 6 Parameter Measurement Information  | 9              |
| 7 Detailed Description               | 12             |
| 7.1 Overview                         |                |
| 7.2 Functional Block Diagram         | 12             |
|                                      |                |

| 7.3 Device Functional Modes                         | 13   |
|-----------------------------------------------------|------|
| 8 Application and Implementation                    | . 14 |
| 8.1 Application Information                         | . 14 |
| 8.2 Typical Application                             |      |
| 8.3 Application Curves                              |      |
| 8.4 Power Supply Recommendations                    |      |
| 8.5 Layout.                                         |      |
| 9 Device and Documentation Support                  |      |
| 9.1 Receiving Notification of Documentation Updates |      |
| 9.2 Support Resources                               | . 19 |
| 9.3 Trademarks                                      |      |
| 9.4 Electrostatic Discharge Caution                 | 19   |
| 9.5 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 19 |
|                                                     |      |



## **4** Pin Configuration and Functions

|       | 1 O | 16 | Ucc Vcc |
|-------|-----|----|---------|
|       | 2   | 15 |         |
|       | 3   | 14 | III SER |
|       | 4   | 13 |         |
|       | 5   | 12 |         |
|       | 6   | 11 |         |
| QH 🗖  | 7   | 10 |         |
| GND 🗆 | 8   | 9  | — Qн'   |
|       |     |    |         |



## Figure 4-1. PW Package, 16-PIN TSSOP (Top View)

#### Figure 4-2. BQB Package, 16-Pin WQFN (Top View)

#### Table 4-1. Pin Functions

| PIN         TYPE(1)         DESCRIPTION           NAME         NO.         0         Storage register P output |    |             | DESCRIPTION                                                                                           |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|----|-------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                                                                                                |    | DESCRIPTION |                                                                                                       |  |  |  |  |  |
| Q <sub>B</sub>                                                                                                 | 1  | 0           | Storage register B output                                                                             |  |  |  |  |  |
| Q <sub>C</sub>                                                                                                 | 2  | 0           | Storage register C output                                                                             |  |  |  |  |  |
| Q <sub>D</sub>                                                                                                 | 3  | 0           | Storage register D output                                                                             |  |  |  |  |  |
| Q <sub>E</sub>                                                                                                 | 4  | 0           | Storage register E output                                                                             |  |  |  |  |  |
| Q <sub>F</sub>                                                                                                 | 5  | 0           | Storage register F output                                                                             |  |  |  |  |  |
| Q <sub>G</sub>                                                                                                 | 6  | 0           | Storage register G output                                                                             |  |  |  |  |  |
| Q <sub>H</sub>                                                                                                 | 7  | 0           | Storage register H output                                                                             |  |  |  |  |  |
| GND                                                                                                            | 8  | G           | Ground                                                                                                |  |  |  |  |  |
| Q <sub>H'</sub>                                                                                                | 9  | 0           | Shift register H output                                                                               |  |  |  |  |  |
| SRCLR                                                                                                          | 10 | I           | Shift register clear input, active low                                                                |  |  |  |  |  |
| SRCLK                                                                                                          | 11 | I           | Shift register clock input                                                                            |  |  |  |  |  |
| RCLK                                                                                                           | 12 | I           | Output register clock input                                                                           |  |  |  |  |  |
| ŌĒ                                                                                                             | 13 | I           | Output enable for $Q_A - Q_H$ outputs, active low                                                     |  |  |  |  |  |
| SER                                                                                                            | 14 | I           | Shift register serial data input                                                                      |  |  |  |  |  |
| Q <sub>A</sub>                                                                                                 | 15 | 0           | Storage register A output                                                                             |  |  |  |  |  |
| V <sub>CC</sub>                                                                                                | 16 | Р           | Positive supply                                                                                       |  |  |  |  |  |
| Thermal pad <sup>(2)</sup> —                                                                                   |    | _           | The thermal pad can be connect to GND or left floating. Do not connect to any other signal or supply. |  |  |  |  |  |

(1) I = Input, O = Output, G = Ground, P = Power

(2) BQB package only



## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                                                         | MIN  | MAX                     | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------------------|------|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                                                         | -0.5 | 7                       | V    |
| VI               | Input voltage range <sup>(2)</sup>                |                                                         | -0.5 | V <sub>CC</sub> + 0.5 V | V    |
| Vo               | Output voltage range <sup>(2)</sup>               |                                                         | -0.5 | V <sub>CC</sub> + 0.5 V | V    |
| I <sub>IK</sub>  | Input clamp current                               | $V_1 < -0.5 V \text{ or}$<br>$V_1 > V_{CC} + 0.5 V$     |      | ±20                     | mA   |
| I <sub>ОК</sub>  | Output clamp current                              | $V_{O} < -0.5 V \text{ or}$<br>$V_{O} > V_{CC} + 0.5 V$ |      | ±50                     | mA   |
| lo               | Continuous output current                         | $V_{O} = 0$ to $V_{CC}$                                 |      | ±50                     | mA   |
|                  | Continuous output current through $V_{CC}$ or GND |                                                         |      | ±200                    | mA   |
| TJ               | Junction temperature                              |                                                         |      | 150                     | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                         | -65  | 150                     | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 5.2 ESD Ratings

|                    |               |                                                                                 | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------------------|-------|------|
| Fla                | Electrostatic | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level $2^{(1)}$ | ±2000 |      |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B   | ±1000 | V    |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

| Spec            | Description              | Condition               | MIN  | MAX             | UNIT |
|-----------------|--------------------------|-------------------------|------|-----------------|------|
| V <sub>CC</sub> | Supply voltage           | Supply voltage          | 1.5  | 6               | V    |
|                 |                          | V <sub>CC</sub> = 1.5 V | 1.2  |                 | V    |
|                 |                          | V <sub>CC</sub> = 1.8 V | 1.26 |                 | V    |
| V               | High-level input voltage | V <sub>CC</sub> = 2.5 V | 1.75 |                 | V    |
| V <sub>IH</sub> | High-level liput voltage | V <sub>CC</sub> = 3 V   | 2.1  |                 | V    |
|                 |                          | V <sub>CC</sub> = 4.5 V | 3.15 |                 | V    |
|                 |                          | V <sub>CC</sub> = 5.5 V | 3.85 |                 | V    |
|                 |                          | V <sub>CC</sub> = 1.5 V |      | 0.3             | V    |
|                 |                          | V <sub>CC</sub> = 1.8 V |      | 0.54            | V    |
| N/              |                          | V <sub>CC</sub> = 2.5 V |      | 0.75            |      |
| V <sub>IL</sub> | Low-Level input voltage  | V <sub>CC</sub> = 3 V   |      | 0.9             | V    |
|                 |                          | V <sub>CC</sub> = 4.5 V |      | 1.35            | V    |
|                 |                          | V <sub>CC</sub> = 5.5 V |      | 1.65            | V    |
| VI              | Input Voltage            | Input Voltage           | 0    | V <sub>CC</sub> | V    |
| Vo              | Output Voltage           | Output Voltage          | 0    | V <sub>CC</sub> | V    |



### **5.3 Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

| Spec           | Description                        | Condition                        | MIN | MAX | UNIT |
|----------------|------------------------------------|----------------------------------|-----|-----|------|
|                |                                    | V <sub>CC</sub> = 1.8 V          |     | -1  | mA   |
|                | Llich lovel output ourrent         | V <sub>CC</sub> = 2.5 V          |     | -2  | mA   |
| lон            | High-level output current          | V <sub>CC</sub> = 3 V            |     | -12 | mA   |
|                |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |     | -24 | mA   |
|                |                                    | V <sub>CC</sub> = 1.8 V          |     | 1   | mA   |
|                |                                    | V <sub>CC</sub> = 2.5 V          |     | 2   | mA   |
| OL             | Low-level output current           | V <sub>CC</sub> = 3 V            |     | 12  | mA   |
|                |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |     | 24  | mA   |
| Δt/Δv          | Input transition rise or fall rate | V <sub>CC</sub> = 1.5 V to 3 V   | ·   | 50  | ns/V |
| ΔυΔν           |                                    | V <sub>CC</sub> = 3.6 V to 5.5 V | ·   | 20  | ns/V |
| T <sub>A</sub> | Operating free-air temperature     | Operating free-air temperature   | -40 | 125 | °C   |

#### **5.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                | BQB (WQFN) | PW (TSSOP) | UNIT |
|-----------------------|----------------------------------------------|------------|------------|------|
|                       |                                              | 16 PINS    | 16 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 83.9       | 126.2      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 80.6       | 60.5       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 53.6       | 84.2       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 8.6        | 7.5        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 53.5       | 83.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 31.3       | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **5.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                         | T <sub>A</sub> = 25°C |      | -40°C to 85°C |     |      | -40°C to 125°C |     |      |     |     |   |
|-----------------|-----------------------------------------|-----------------------|------|---------------|-----|------|----------------|-----|------|-----|-----|---|
|                 | TEST CONDITIONS                         | V <sub>cc</sub>       | MIN  | TYP           | MAX | MIN  | TYP            | MAX | MIN  | TYP | MAX |   |
|                 |                                         | 1.5 V                 | 1.4  | 1.49          |     | 1.4  |                |     | 1.4  |     |     |   |
|                 |                                         | 1.8 V                 | 1.7  | 1.79          |     | 1.7  |                |     | 1.7  |     |     |   |
|                 | Ι <sub>ΟΗ</sub> = -50 μΑ                | 2.5 V                 | 2.4  | 2.49          |     | 2.4  |                |     | 2.4  |     |     |   |
|                 | ι <sub>OH</sub> – -50 μΑ                | 3 V                   | 2.9  | 2.99          |     | 2.9  |                |     | 2.9  |     |     |   |
|                 |                                         | 4.5 V                 | 4.4  | 4.49          |     | 4.4  |                |     | 4.4  |     |     |   |
|                 |                                         | 5.5 V                 | 5.4  | 5.49          |     | 5.4  |                |     | 5.4  |     |     | 1 |
| M               | I <sub>OH</sub> = -1 mA                 | 1.8 V                 | 1.53 |               |     | 1.5  |                |     | 1.44 |     |     | V |
| V <sub>OH</sub> | I <sub>OH</sub> = -2 mA                 | 2.5 V                 | 2.13 |               |     | 2.1  |                |     | 2    |     |     | v |
|                 | I <sub>OH</sub> = -4 mA                 | 3 V                   | 2.58 |               |     | 2.48 |                |     | 2.4  |     |     |   |
|                 | I <sub>OH</sub> = -12 mA                | 3 V                   | 2.58 |               |     | 2.48 |                |     | 2.4  |     |     |   |
|                 | I <sub>OH</sub> = -24 mA                | 4.5 V                 | 3.94 |               |     | 3.8  |                |     | 3.7  |     |     |   |
|                 | I <sub>OH</sub> = -24 mA                | 5.5 V                 | 4.94 |               |     | 4.8  |                |     | 4.7  |     |     |   |
|                 | I <sub>OH</sub> = -50 mA <sup>(1)</sup> | 5.5 V                 |      |               |     | 3.85 |                |     |      |     |     |   |
|                 | I <sub>OH</sub> = -75 mA <sup>(1)</sup> | 5.5 V                 |      |               |     |      |                |     | 3.85 |     |     |   |



### 5.5 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                         | V               | T <sub>A</sub> = 25°C |       | -40°C to 85°C | -40°C to 125°C |     |     | UNIT |      |
|-----------------|-----------------------------------------|-----------------|-----------------------|-------|---------------|----------------|-----|-----|------|------|
|                 | TEST CONDITIONS                         | V <sub>cc</sub> | MIN TYP               | MAX   | MIN TYP       | MAX            | MIN | TYP | MAX  | UNIT |
|                 |                                         | 1.5 V           | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 |                                         | 1.8 V           | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 |                                         | 2.5 V           | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 | I <sub>OL</sub> = 50 μA                 | 3 V             | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 |                                         | 4.5 V           | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 |                                         | 5.5 V           | 0.01                  | 0.1   |               | 0.1            |     |     | 0.1  |      |
|                 | I <sub>OL</sub> = 1 mA                  | 1.8 V           |                       | 0.2   |               | 0.3            |     |     | 0.36 | v    |
| V <sub>OL</sub> | I <sub>OL</sub> = 2 mA                  | 2.5 V           |                       | 0.36  |               | 0.44           |     |     | 0.5  | V    |
|                 | I <sub>OL</sub> = 4 mA                  | 3 V             |                       | 0.36  |               | 0.44           |     |     | 0.5  |      |
|                 | I <sub>OL</sub> = 12 mA                 | 3 V             |                       | 0.36  |               | 0.44           |     |     | 0.5  |      |
|                 | I <sub>OL</sub> = 24 mA                 | 4.5 V           |                       | 0.36  |               | 0.44           |     |     | 0.5  |      |
|                 | I <sub>OL</sub> = 24 mA                 | 5.5 V           |                       | 0.36  |               | 0.44           |     |     | 0.5  |      |
|                 | I <sub>OL</sub> = 50 mA <sup>(1)</sup>  | 5.5 V           |                       |       |               | 1.65           |     |     |      |      |
|                 | I <sub>OL</sub> = 75 mA <sup>(1)</sup>  | 5.5 V           |                       |       |               |                |     |     | 1.65 |      |
| l,              | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5<br>V |                       | ±0.1  |               | ±1             |     |     | ±1   | μA   |
| I <sub>OZ</sub> | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V           |                       | ±0.25 |               | ±2.5           |     |     | ±5   | μA   |
| Icc             | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$    | 5.5 V           |                       | 2     |               | 20             |     |     | 20   | μA   |
| CI              | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V             | 9                     |       | 9             |                |     | 9   |      | pF   |
| Co              | V <sub>O</sub> = V <sub>CC</sub> or GND | 5 V             | 15                    |       | 15            |                |     | 15  |      | pF   |
| C <sub>PD</sub> | C <sub>L</sub> = 50 pF, F = 1 MHz       | 5 V             | 60                    |       | 60            |                |     | 60  |      | pF   |

(1) Not more than one output should be tested at a time, and the duration of the test should not exceed 2 ms.

### **5.6 Timing Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | DESCRIPTION     | CONDITION | V <sub>cc</sub> | T <sub>A</sub> = 25°C |     | -40°C to 85°C |     | -40°C to<br>125°C |     | UNIT |
|--------------------|-----------------|-----------|-----------------|-----------------------|-----|---------------|-----|-------------------|-----|------|
|                    |                 |           |                 | MIN                   | MAX | MIN           | MAX | MIN               | MAX |      |
|                    |                 |           | 1.5 V           |                       |     |               |     |                   | 20  | MHz  |
|                    | Clock frequency |           | 1.8 V           |                       |     |               |     |                   | 25  | MHz  |
| f <sub>CLOCK</sub> |                 |           | 2.5 V           |                       |     |               |     |                   | 50  | MHz  |
|                    |                 |           | 3.3 V           |                       |     |               |     |                   | 55  | MHz  |
|                    |                 |           | 5 V             |                       |     |               |     |                   | 90  | MHz  |



## **5.6 Timing Characteristics (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | DESCRIPTION    | CONDITION                              | V <sub>cc</sub> | T <sub>A</sub> = 25°C | -40°C to | 9 85°C | -40°C to<br>125°C |     | UNIT |
|-----------------|----------------|----------------------------------------|-----------------|-----------------------|----------|--------|-------------------|-----|------|
|                 |                |                                        |                 | MIN MAX               | MIN      | MAX    | MIN               | MAX |      |
|                 |                |                                        | 1.5 V           |                       |          |        | 13                |     | ns   |
|                 |                |                                        | 1.8 V           |                       |          |        | 8                 |     | ns   |
|                 |                | RCLK or SRCLK high or low              | 2.5 V           |                       |          |        | 6                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 4                 |     | ns   |
|                 | Dula duration  |                                        | 5 V             |                       |          |        | 2                 |     | ns   |
| t <sub>W</sub>  | Pulse duration |                                        | 1.5 V           |                       |          |        | 7                 |     | ns   |
|                 |                |                                        | 1.8 V           |                       |          |        | 6                 |     | ns   |
|                 |                | SRCLR low                              | 2.5 V           |                       |          |        | 4                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 3                 |     | ns   |
|                 |                |                                        | 5 V             |                       |          |        | 2                 |     | ns   |
|                 |                |                                        | 1.5 V           |                       |          |        | 8                 |     | ns   |
|                 |                |                                        | 1.8 V           |                       |          |        | 5                 |     | ns   |
|                 |                | SER before SRCLK↑                      | 2.5 V           |                       |          |        | 3                 |     | ns   |
|                 |                | 3.3 V                                  |                 |                       |          | 2      |                   | ns  |      |
|                 |                |                                        | 5 V             |                       |          |        | 1                 |     | ns   |
|                 |                |                                        | 1.5 V           |                       |          |        | 25                |     | ns   |
|                 |                | SRCLK↑ before RCLK↑                    | 1.8 V           |                       |          |        | 15                |     | ns   |
|                 |                |                                        | 2.5 V           |                       |          |        | 9                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 6                 |     | ns   |
|                 |                |                                        | 5 V             |                       |          |        | 4                 |     | ns   |
| t <sub>SU</sub> | Setup time     |                                        | 1.5 V           |                       |          |        | 17                |     | ns   |
|                 |                |                                        | 1.8 V           |                       |          |        | 11                |     | ns   |
|                 |                | SRCLR low before RCLK↑                 | 2.5 V           |                       |          |        | 7                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 5                 |     | ns   |
|                 |                |                                        | 5 V             |                       |          |        | 3                 |     | ns   |
|                 |                |                                        | 1.5 V           |                       |          |        | 2                 |     | ns   |
|                 |                |                                        | 1.8 V           |                       |          |        | 1                 |     | ns   |
|                 |                | SRCLR high (inactive) before<br>SRCLK↑ | 2.5 V           |                       |          |        | 1                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 1                 |     | ns   |
|                 |                |                                        | 5 V             |                       |          |        | 1                 |     | ns   |
|                 |                |                                        | 1.5 V           |                       |          |        | 7                 |     | ns   |
|                 |                |                                        | 1.8 V           |                       | -        |        | 4                 |     | ns   |
| t <sub>H</sub>  | Hold time      | SER after SRCLK↑                       | 2.5 V           |                       | -        |        | 3                 |     | ns   |
|                 |                |                                        | 3.3 V           |                       |          |        | 2                 |     | ns   |
|                 |                |                                        | 5 V             |                       |          |        | 2                 |     | ns   |



#### 5.7 Timing Diagrams

| SRCLK            |  |
|------------------|--|
| SER              |  |
| RCLK             |  |
| SRCLR            |  |
| OE               |  |
| QA               |  |
| QB               |  |
| QC               |  |
| QD               |  |
| QE               |  |
| QF               |  |
| QG               |  |
| Q <sub>H</sub>   |  |
| Q <sub>H</sub> , |  |

NOTE: XXXXXXX implies that the output is in 3-State mode.

## 5.8 Switching Characteristics

 $C_L$  = 50 pF; over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted)

| DADAMETED        | PARAMETER FROM TO Vcc |                                | v     | T₄  | = 25°C |     | -40° | °C to 85 | °C  | -40°0 | UNIT |     |      |
|------------------|-----------------------|--------------------------------|-------|-----|--------|-----|------|----------|-----|-------|------|-----|------|
| PARAMETER        | (INPUT)               | (OUTPUT)                       | VCC   | MIN | TYP    | MAX | MIN  | TYP      | MAX | MIN   | TYP  | MAX | UNIT |
| t <sub>PZL</sub> | ŌE                    | Q                              | 1.5 V |     |        |     |      |          |     |       |      | 58  | ns   |
| t <sub>PZH</sub> | ŌĒ                    | Q                              | 1.5 V |     |        |     |      |          |     |       |      | 54  | ns   |
| t <sub>PLZ</sub> | ŌĒ                    | Q                              | 1.5 V |     |        |     |      |          |     |       |      | 42  | ns   |
| t <sub>PHZ</sub> | ŌE                    | Q                              | 1.5 V |     |        |     |      |          |     |       |      | 50  | ns   |
| t <sub>PLH</sub> | RCLK                  | Q <sub>A</sub> -Q <sub>H</sub> | 1.5 V |     |        |     |      |          |     |       |      | 60  | ns   |
| t <sub>PHL</sub> | RCLK                  | Q <sub>A</sub> -Q <sub>H</sub> | 1.5 V |     |        |     |      |          |     |       |      | 60  | ns   |
| t <sub>PLH</sub> | SRCLK                 | Q <sub>H'</sub>                | 1.5 V |     |        |     |      |          |     |       |      | 64  | ns   |
| t <sub>PHL</sub> | SRCLK                 | Q <sub>H'</sub>                | 1.5 V |     |        |     |      |          |     |       |      | 63  | ns   |
| t <sub>PHL</sub> | SRCLR                 | Q <sub>H'</sub>                | 1.5 V |     |        |     |      |          |     |       |      | 51  | ns   |
| t <sub>PZL</sub> | ŌĒ                    | Q                              | 1.8 V |     |        |     |      |          |     |       |      | 38  | ns   |



### 5.8 Switching Characteristics (continued)

C<sub>L</sub> = 50 pF; over operating free-air temperature range; typical values measured at T<sub>A</sub> = 25°C (unless otherwise noted)

|                  | FROM    | то                             |                 |     |     |     |     | C to 85 |     |     | C to 125 |     |      |
|------------------|---------|--------------------------------|-----------------|-----|-----|-----|-----|---------|-----|-----|----------|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT)                       | V <sub>cc</sub> | MIN | TYP | MAX | MIN | ТҮР     | MAX | MIN | ТҮР      | MAX | UNIT |
| t <sub>PZH</sub> | ŌĒ      | Q                              | 1.8 V           |     |     |     |     |         |     |     |          | 35  | ns   |
| t <sub>PLZ</sub> | ŌE      | Q                              | 1.8 V           |     |     |     |     |         |     |     |          | 27  | ns   |
| t <sub>PHZ</sub> | ŌĒ      | Q                              | 1.8 V           |     |     |     |     |         |     |     |          | 32  | ns   |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 1.8 V           |     |     |     |     |         |     |     |          | 37  | ns   |
| t <sub>PHL</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 1.8 V           |     |     |     |     |         |     |     |          | 38  | ns   |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H'</sub>                | 1.8 V           |     |     |     |     |         |     |     |          | 39  | ns   |
| t <sub>PHL</sub> | SRCLK   | Q <sub>H'</sub>                | 1.8 V           |     |     |     |     |         |     |     |          | 39  | ns   |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub>                | 1.8 V           |     |     |     |     |         |     |     |          | 34  | ns   |
| t <sub>PZL</sub> | ŌĒ      | Q                              | 2.5 V           |     |     |     |     |         |     |     |          | 24  | ns   |
| t <sub>PZH</sub> | ŌĒ      | Q                              | 2.5 V           |     |     |     |     |         |     |     |          | 22  | ns   |
| t <sub>PLZ</sub> | ŌĒ      | Q                              | 2.5 V           |     |     |     |     |         |     |     |          | 13  | ns   |
| t <sub>PHZ</sub> | ŌE      | Q                              | 2.5 V           |     |     |     |     |         |     |     |          | 16  | ns   |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 2.5 V           |     |     |     |     |         |     |     |          | 21  | ns   |
| t <sub>PHL</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 2.5 V           |     |     |     |     |         |     |     |          | 21  | ns   |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H'</sub>                | 2.5 V           |     |     |     |     |         |     |     |          | 22  | ns   |
| t <sub>PHL</sub> | SRCLK   | Q <sub>H'</sub>                | 2.5 V           |     |     |     |     |         |     |     |          | 22  | ns   |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub>                | 2.5 V           |     |     |     |     |         |     |     |          | 20  | ns   |
| t <sub>PZL</sub> | ŌĒ      | Q                              | 3.3 V           |     |     |     |     |         |     |     |          | 19  | ns   |
| t <sub>PZH</sub> | ŌĒ      | Q                              | 3.3 V           |     |     |     |     |         |     |     |          | 17  | ns   |
| t <sub>PLZ</sub> | ŌĒ      | Q                              | 3.3 V           |     |     |     |     |         |     |     |          | 10  | ns   |
| t <sub>PHZ</sub> | ŌĒ      | Q                              | 3.3 V           |     |     |     |     |         |     |     |          | 12  | ns   |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 3.3 V           |     |     |     |     |         |     |     |          | 17  | ns   |
| t <sub>PHL</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 3.3 V           |     |     |     |     |         |     |     |          | 17  | ns   |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H'</sub>                | 3.3 V           |     |     |     |     |         |     |     |          | 18  | ns   |
| t <sub>PHL</sub> | SRCLK   | Q <sub>H'</sub>                | 3.3 V           |     |     |     |     |         |     |     |          | 18  | ns   |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub>                | 3.3 V           |     |     |     |     |         |     |     |          | 16  | ns   |
| t <sub>PZL</sub> | ŌĒ      | Q                              | 5 V             |     |     |     |     |         |     |     |          | 13  | ns   |
| t <sub>PZH</sub> | ŌĒ      | Q                              | 5 V             |     |     |     |     |         |     |     |          | 12  | ns   |
| t <sub>PLZ</sub> | ŌĒ      | Q                              | 5 V             |     |     |     |     |         |     |     |          | 6   | ns   |
| t <sub>PHZ</sub> | ŌĒ      | Q                              | 5 V             |     |     |     |     |         |     |     |          | 8   | ns   |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 5 V             |     |     |     |     |         |     |     |          | 12  | ns   |
| t <sub>PHL</sub> | RCLK    | Q <sub>A</sub> -Q <sub>H</sub> | 5 V             |     |     |     |     |         |     |     |          | 11  | ns   |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H'</sub>                | 5 V             |     |     |     |     |         |     |     |          | 12  | ns   |
| t <sub>PHL</sub> | SRCLK   | Q <sub>H'</sub>                | 5 V             |     |     |     |     |         |     |     |          | 12  | ns   |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub>                | 5 V             |     |     |     |     |         |     |     |          | 11  | ns   |

### **6** Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1MHz, Z<sub>0</sub> = 50 $\Omega$ , t<sub>t</sub> < 2.5ns.

For clock inputs,  $\ensuremath{f_{\text{max}}}$  is measured when the input duty cycle is 50%.

The outputs are measured individually with one input transition per measurement.



| TEST                                | S1     | S2     | RL   | CL    | ΔV    | V <sub>cc</sub> |
|-------------------------------------|--------|--------|------|-------|-------|-----------------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN   | OPEN   | —    | 2.5ns | —     | ALL             |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN   | 500Ω | 2.5ns | 0.15V | ≤ 2.5V          |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN   | CLOSED | 500Ω | 2.5ns | 0.15V | ≤ 2.5V          |
| t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN   | 500Ω | 2.5ns | 0.3V  | > 2.5V          |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN   | CLOSED | 500Ω | 2.5ns | 0.3V  | > 2.5V          |







Figure 6-3. Voltage Waveforms, Pulse Duration

t<sub>PLH</sub><sup>(1)</sup>

t<sub>PHL</sub><sup>(1)</sup>

50%

50%

50%

50%

50%

Input

Output

Output



(1) C<sub>L</sub> includes probe and test-fixture capacitance. Figure 6-2. Load Circuit for Push-Pull Outputs



Figure 6-4. Voltage Waveforms, Setup and Hold Times





(4) The greater between  $t_{PLZ}$  and  $t_{PHZ}$  is the same as  $t_{dis}$ .



Vcc

0 V

VOL

V<sub>OH</sub>

VoL

t<sub>PHL</sub><sup>(1)</sup>

50%

 $t_{PLH}^{(1)}$ 





(1) The greater between  $t_r$  and  $t_f$  is the same as  $t_t$ .

Figure 6-7. Voltage Waveforms, Input and Output Transition Times



## 7 Detailed Description

### 7.1 Overview

The SN74AC595-Q1 contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has 8 parallel 3-state outputs. Separate clocks are provided for both the shift (SRCLK) and storage (RCLK) registers.

The shift register has a direct overriding clear ( $\overline{SRCLR}$ ) input, serial (SER) input, and a serial output ( $Q_{H'}$ ) for cascading. When the output-enable ( $\overline{OE}$ ) input is high, all outputs, except  $Q_{H'}$ , are in the high-impedance state.

Both the shift-register clock (SRCLK) and storage-register clock (RCLK) are positive-edge triggered.

If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register. In this configuration, it takes 8 clock pulses to load data into all 8 registers, and 9 clock pulses for the outputs to display that data.

#### 7.2 Functional Block Diagram



Figure 7-1. Logic Diagram (Positive Logic)



### 7.3 Device Functional Modes

|     |         | INPUTS |          |    | FUNCTION                                                                                                                  |
|-----|---------|--------|----------|----|---------------------------------------------------------------------------------------------------------------------------|
| SER | SRCLK   | SRCLR  | RCLK     | ŌĒ | FUNCTION                                                                                                                  |
| Х   | L, H, ↓ | Н      | Х        | Х  | Shift register data remains constant.                                                                                     |
| Х   | Х       | Х      | L, H, ↓  | Х  | Storage register data remains constant.                                                                                   |
| Х   | Х       | Х      | Х        | Н  | Outputs Q <sub>A</sub> –Q <sub>H</sub> are disabled.                                                                      |
| Х   | Х       | Х      | Х        | L  | Outputs Q <sub>A</sub> –Q <sub>H</sub> are enabled.                                                                       |
| Х   | Х       | L      | Х        | Х  | Shift register is cleared.                                                                                                |
| L   | Ť       | н      | х        | х  | First stage of the shift register goes low.<br>Each subsequent stage stores the data of previous stage,<br>respectively.  |
| Н   | Ť       | н      | х        | х  | First stage of the shift register goes high.<br>Each subsequent stage stores the data of previous stage,<br>respectively. |
| Х   | Х       | Х      | <b>↑</b> | Х  | Shift-register data is stored into the storage register.                                                                  |

#### Table 7-1. Function Table



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

In this application, the SN74AC595-Q1 is used to control seven-segment displays. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74AC595-Q1 does not need a communication interface for control. It can be easily operated with simple GPIO pins.

The OE pin is used to easily disable the outputs when the displays need to be turned off or connected to a PWM signal to control brightness. However, this pin can be tied low and the outputs of the SN74AC595-Q1 can be controlled accordingly to turn off all the outputs reducing the I/O needed to three. There is no practical limitation to how many SN74AC595-Q1 devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register.

At power-up, the initial state of the shift registers and output registers are unknown. To give them a defined state, the shift register needs to be cleared and then clocked into the output register. An RC circuit can be connected to the  $\overline{SRCLR}$  pin as shown in the Figure 8-1 to initialize the shift register to all zeros. With the  $\overline{OE}$  pin pulled up with a resistor, this process can be performed while the outputs are in a high impedance state eliminating any erroneous data causing issues with the displays.



## 8.2 Typical Application



Figure 8-1. Typical Application Block Diagram

#### 8.2.1 Design Requirements

#### 8.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics of the device as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74AC595-Q1 plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Ensure the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings* is not exceeded.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74AC595-Q1 plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Ensure the maximum total current through GND listed in the *Absolute Maximum Ratings* is not exceeded.

The SN74AC595-Q1 can drive a load with a total capacitance less than or equal to 50pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50pF.

Copyright © 2024 Texas Instruments Incorporated



The SN74AC595-Q1 can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the V<sub>CC</sub> pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 8.2.1.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74AC595-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10k $\Omega$  resistor value is often used due to these factors.

The SN74AC595-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

#### 8.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{CC}$  or ground.

Refer to the *Feature Description* section for additional information regarding the outputs for this device.





#### 8.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- Ensure the capacitive load at the output is ≤ 50pF. This is not a hard limit; by design, however, it will
  optimize performance. This can be accomplished by providing short, appropriately sized traces from the
  SN74AC595-Q1 to one or more of the receiving devices.
- Ensure the resistive load at the output is larger than (V<sub>CC</sub> / I<sub>O(max)</sub>)Ω. Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in MΩ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

#### 8.3 Application Curves



Figure 8-2. Simplified Functional Diagram Showing Clock Operation

#### 8.4 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1µF capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1µF and 1µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.



### 8.5 Layout

#### 8.5.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

#### 8.5.2 Layout Example



Figure 8-3. Example Layout for the SN74AC595-Q1



## 9 Device and Documentation Support

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (January 2024) to Revision A (April 2024)  | Page |
|---|-------------------------------------------------------------------|------|
| • | Changed the status from: Advanced Information to: Production Data | 1    |

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| SN74AC595PWRQ1        | Active | Production    | TSSOP (PW)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC595Q       |
| SN74AC595PWRQ1.A      | Active | Production    | TSSOP (PW)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC595Q       |
| SN74AC595WBQBRQ1      | Active | Production    | WQFN (BQB)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC595Q       |
| SN74AC595WBQBRQ1.A    | Active | Production    | WQFN (BQB)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC595Q       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AC595-Q1 :



www.ti.com

• Catalog : SN74AC595

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74AC595PWRQ1              | TSSOP           | PW                 | 16 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AC595WBQBRQ1            | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AC595PWRQ1   | TSSOP        | PW              | 16   | 3000 | 353.0       | 353.0      | 32.0        |
| SN74AC595WBQBRQ1 | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |

# **BQB 16**

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

2.5 x 3.5, 0.5 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# BQB0016B

## PACKAGE OUTLINE WQFN - 0.8 mm max height

INDSTNAME



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# BQB0016B

## **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

INDSTNAME



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## BQB0016B

## **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

INDSTNAME



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated