SCAS725 - OCTOBER 2003 - Controlled Baseline - One Assembly/Test Site, One Fabrication Site - Extended Temperature Performance of -55°C to 125°C - Enhanced Diminishing Manufacturing Sources (DMS) Support - Enhanced Product-Change Notification - Qualification Pedigree† - 2-V to 6-V V<sub>CC</sub> Operation - Inputs Accept Voltages to 6 V - † Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. - Max t<sub>pd</sub> of 9.5 ns at 5 V - 3-State Noninverting Outputs Drive Bus Lines Directly - Full Parallel Access for Loading ### description/ordering information This 8-bit latch features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches are D-type transparent latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines in bus-organized systems without need for interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKAGE‡ | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|--------------------------|---------------------| | –55°C to 125°C | SOIC - DW | Tape and reel | SN74AC373MDWREP | SAC373MEP | <sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCAS725 - OCTOBER 2003 #### **FUNCTION TABLE** (each latch) | | INPUTS | | OUTPUT | |----|--------|---|----------------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | X | Χ | Z | ## logic diagram (positive logic) To Seven Other Channels ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------|----------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Note 1) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{ K }(V_{ C }) = V_{ C }$ | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | ±20 mA | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±200 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | 58°C/W | | Storage temperature range, T <sub>stg</sub> (see Note 3) | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. - 3. Long-term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging. ## recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-------|------------------------------------|--------------------------|------|----------|------| | Vcc | Supply voltage | | 2 | 6 | V | | | | V <sub>CC</sub> = 3 V | 2.1 | | | | VIH | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | V <sub>CC</sub> = 3 V | | 0.9 | | | VIL | Low-level input voltage | $V_{CC} = 4.5V$ | | 1.35 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | | VI | Input voltage | | 0 | $V_{CC}$ | ٧ | | VO | Output voltage | | 0 | VCC | V | | | | V <sub>CC</sub> = 3 V | | -12 | | | ЮН | High-level output current | $V_{CC} = 4.5 \text{ V}$ | | -24 | mA | | | | $V_{CC} = 5.5 \text{ V}$ | | -24 | | | | | V <sub>CC</sub> = 3 V | | 12 | | | lOL | Low-level output current | $V_{CC} = 4.5 \text{ V}$ | | 24 | mA | | | | $V_{CC} = 5.5 \text{ V}$ | | 24 | | | Δt/Δν | Input transition rise or fall rate | | | 8 | ns/V | | TA | Operating free-air temperature | | -55 | 125 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | ., | T, | <sub>A</sub> = 25°C | ; | MIN MAX | | | | |-----------------|----------------------------------|-------|------|---------------------|-------|---------|-----|------|--| | PARAMETER | TEST CONDITIONS | vcc | MIN | TYP | MAX | MIN | MAX | UNIT | | | | | 3 V | 2.9 | | | 2.9 | | | | | | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | | | 4.4 | | | | | Maria | | 5.5 V | 5.4 | | | 5.4 | | V | | | Voн | I <sub>OH</sub> = −12 mA | 3 V | 2.56 | | | 2.4 | | V | | | | 04.554 | 4.5 V | 3.86 | | | 3.7 | | | | | | I <sub>OH</sub> = -24 mA | 5.5 V | 4.86 | | | 4.7 | | | | | | | 3 V | | | 0.1 | | 0.1 | | | | | $I_{OL} = 50 \mu A$ | 4.5 V | | | 0.1 | | 0.1 | | | | ., | | 5.5 V | | | 0.1 | | 0.1 | ., | | | V <sub>OL</sub> | I <sub>OL</sub> = 12 mA | 3 V | | | 0.36 | | 0.5 | V | | | | | 4.5 V | | | 0.36 | | 0.5 | | | | | I <sub>OL</sub> = 24 mA | 5.5 V | | | 0.36 | | 0.5 | | | | l <sub>l</sub> | $V_I = V_{CC}$ or GND | 5.5 V | | | ±0.1 | | ±1 | μΑ | | | loz | $V_O = V_{CC}$ or GND | 5.5 V | | | ±0.25 | | ±5 | μΑ | | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 80 | μΑ | | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 5 V | | 4.5 | | _ | · | рF | | ## SN74AC373-EP OCTAL D-TYPE TRANSPARENT LATCH WITH 3-STATE OUTPUTS SCAS725 - OCTOBER 2003 timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | | | $T_A = 2$ | T <sub>A</sub> = 25°C | | MAN | | |-----------------|-----------------------------|-----------|-----------------------|-----|-----|------| | | | MIN MAX | | MIN | MAX | UNIT | | t <sub>W</sub> | Pulse duration, LE high | 5.5 | | 6.5 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 5.5 | | 6.5 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 1 | | 1 | | ns | # timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | | | T <sub>A</sub> = 2 | 25°C | BAINI | BAAV | UNIT | |-----------------|-----------------------------|--------------------|------|-------|------|------| | | | MIN MAX | | MIN | MAX | UNII | | t <sub>W</sub> | Pulse duration, LE high | 4 | | 5 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 4 | | 5 | | ns | | th | Hold time, data after LE↓ | 1 | | 1 | | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | DADAMETED | ТО | ТО | T, | չ = 25°C | ; | BAIN! | MAY | | |------------------|-----------|----------|-----|----------|------|-------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | UNIT | | tPLH | 1 | • | 1.5 | 10 | 13.5 | 1 | 16.5 | | | tPHL | D | Q | 1.5 | 9.5 | 13.0 | 1 | 16 | ns | | tPLH | | 0 | 1.5 | 10 | 13.5 | 1 | 16.5 | 20 | | tPHL | LE | Q | 1.5 | 9.5 | 12.5 | 1 | 15 | ns | | <sup>t</sup> PZH | <u>OE</u> | 0 | 1.5 | 9 | 11.5 | 1 | 14 | 20 | | <sup>t</sup> PZL | OE . | Q | 1.5 | 8.5 | 11.5 | 1 | 13.5 | ns | | <sup>t</sup> PHZ | ŌĒ | Q | 1.5 | 10 | 12.5 | 1 | 16 | ns | | tPLZ | OE . | γ | 1.5 | 8 | 11.5 | 1 | 13 | 115 | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | DADAMETED | ТО | ТО | T, | <sub>Δ</sub> = 25°C | ; | MAINI | MAY | LINUT | |------------------|---------|----------|-----|---------------------|-----|-------|------|-------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | UNIT | | <sup>t</sup> PLH | 2 | • | 1.5 | 7 | 9.5 | 1 | 11.5 | | | <sup>t</sup> PHL | D | Q | 1.5 | 7 | 9.5 | 1 | 11.5 | ns | | t <sub>PLH</sub> | | • | 1.5 | 7.5 | 9.5 | 1 | 12 | | | t <sub>PHL</sub> | LE | Q | 1.5 | 7 | 9.5 | 1 | 11 | ns | | <sup>t</sup> PZH | ŌĒ | • | 1.5 | 7 | 8.5 | 1 | 10.5 | | | t <sub>PZL</sub> | OE | Q | 1.5 | 6.5 | 8.5 | 1 | 10 | ns | | <sup>t</sup> PHZ | ŌĒ | Q | 1.5 | 8 | 11 | 1 | 13.5 | ne | | t <sub>PLZ</sub> | ÜE | 3 | 1.5 | 6.5 | 8.5 | 1 | 10.5 | ns | ## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C | | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |---|-----------------|-------------------------------|-------------------------------------------------|-----|------| | ı | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 40 | pF | **VOLTAGE WAVEFORMS** SCAS725 - OCTOBER 2003 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. **VOLTAGE WAVEFORMS** - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \,\Omega$ , $t_f \leq 2.5 \,$ ns. - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms www.ti.com 1-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | SN74AC373MDWREP | Last<br>Time Buy | Production | SOIC (DW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | SAC373MEP | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AC373-EP: Catalog: SN74AC373 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 1-May-2025 Military: SN54AC373 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | SN74AC373MDWREP | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | SN74AC373MDWREP | SOIC | DW | 20 | 2000 | 356.0 | 356.0 | 45.0 | | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated