

www.ti.com

# LVDS QUAD DIFFERENTIAL LINE RECEIVER

## **FEATURES**

- >400 Mbps (200 MHz) Signaling Rates
- Flow-Through Pinout Simplifies PCB Layout
- 50 ps Channel-to-Channel Skew (Typ)
- 200 ps Differential Skew (Typ)
- Propagation Delay Times 2.7 ns (Typ)
- 3.3-V Power Supply Design
- High Impedance LVDS Inputs on Power Down
- Low-Power Dissipation (40 mW at 3.3 V Static)
- Accepts Small Swing (350 mV) Differential Signal Levels
- Supports Open, Short, and Terminated Input Fail-Safe
- Industrial Operating Temperature Range (-40°C to 85°C)
- Conforms to TIA/EIA-644 LVDS Standard
- Available in SOIC and TSSOP Packages
- Pin-Compatible With DS90LV048A From National

### SN65LVDS048AD (Marked as LVDS048A) SN65LVDS048APW (Marked as DL048A)



## functional diagram



### DESCRIPTION

The SN65LVDS048A is a quad differential line receiver that implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3.3-V supply rail. Any of the quad differential receivers will provide a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes

The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately  $100 \Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.

The SN65LVDS048A is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# TRUTH TABLE<sup>(1)</sup>

| DIFFERENTIAL INPUT                  | ENAB                 | OUTPUT       |                  |
|-------------------------------------|----------------------|--------------|------------------|
| R <sub>IN+</sub> - R <sub>IN-</sub> | EN                   | EN           | R <sub>OUT</sub> |
| V <sub>ID</sub> ≥ 100 mV            |                      | _            | Н                |
| V <sub>ID</sub> ≤ −100 mV           | Н                    | L or<br>OPEN | L                |
| Open/short or terminated            |                      | 0. 2.1       | Н                |
| X                                   | All other conditions |              | Z                |

 H = high level, L = low level, X = irrelevant, Z = high impedance (off)

# **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                          |                                                                            | UNIT                               |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------|
| V <sub>CC</sub>                                          | Supply voltage range                                                       | -0.3 V to 4 V                      |
| V <sub>I</sub> (R <sub>IN+</sub> ,<br>R <sub>IN-</sub> ) | Input voltage range                                                        | –0.3 V to 4 V                      |
|                                                          | Enable input voltage (EN, EN)                                              | -0.3 V to (V <sub>CC</sub> +0.3 V) |
| $V_O(R_{OUT})$                                           | Output voltage                                                             | -0.3 V to (V <sub>CC</sub> +0.3 V) |
|                                                          | Bus-pin (R <sub>IN+</sub> , R <sub>IN</sub> -) electrostatic discharge (3) | > 10 kV                            |
|                                                          | Continuous power dissipation                                               | See Dissipation Rating Table       |
|                                                          | Storage temperature range                                                  | −65°C to 150°C                     |
|                                                          | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds               | 260°C                              |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

<sup>(3)</sup> Tested in accordance with MIL-STD-883C Method 3015.7.



#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|----------------------------------------------------------------|---------------------------------------|
| D       | 950 mW                                | 7.6 mW/°C                                                      | 494 mW                                |
| PW      | 774 mW                                | 6.2 mW/°C                                                      | 402 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

### RECOMMENDED OPERATING CONDITIONS

|                 |                                | MIN                         | NOM | MAX                                                     | UNIT |
|-----------------|--------------------------------|-----------------------------|-----|---------------------------------------------------------|------|
| $V_{CC}$        | Supply voltage                 | 3                           | 3.3 | 3.6                                                     | V    |
|                 | Receiver input voltage         | GND                         |     | 3                                                       | V    |
| V <sub>IC</sub> | Common-mode input voltage      | $\frac{ V_{\text{ID}} }{2}$ |     | $2.4 - \frac{ V_{\text{ID}} }{2}$ $V_{\text{CC}} = 0.8$ | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40                         | 25  | 85                                                      | °C   |

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)(1)

|                   | PARAMETER                                  | TEST CONI                                                           | DITIONS                                  | MIN  | TYP <sup>(2)</sup> | MAX      | UNIT |
|-------------------|--------------------------------------------|---------------------------------------------------------------------|------------------------------------------|------|--------------------|----------|------|
| V <sub>IT+</sub>  | Differential input high threshold voltage  | V 42V 005V 225                                                      | . 1/(3)                                  |      |                    | 100      | m)/  |
| V <sub>IT</sub> _ | Differential input low threshold voltage   | $V_{CM} = 1.2 \text{ V}, 0.05 \text{ V}, 2.35$                      | <b>V</b> (0)                             | -100 |                    |          | mV   |
| $V_{(CMR)}$       | Common mode voltage range                  | $V_{ID} = 200 \text{ mV pk to pk}^{(4)}$                            |                                          | 0.1  |                    | 2.3      | ٧    |
|                   |                                            | V <sub>IN</sub> = 2.8 V                                             | V = 2.6.V or 0.V                         | -20  | ±1                 | 20       | μΑ   |
| I <sub>IN</sub>   | Input current                              | $V_{IN} = 0 V$                                                      | $V_{CC} = 3.6 \text{ V or } 0 \text{ V}$ | -20  | ±1                 | 20       | μΑ   |
|                   |                                            | $V_{IN} = 3.6 V,$                                                   | $V_{CC} = 0 V$                           | -20  | ±1                 | 20       | μΑ   |
|                   |                                            | I <sub>OH</sub> = -0.4 mA, V <sub>ID</sub> = 200 mV                 |                                          |      | 3.2                |          | V    |
| $V_{OH}$          | Output high voltage                        | I <sub>OH</sub> = -0.4 mA, input terminated                         |                                          |      | 3.2                |          | V    |
|                   |                                            | $I_{OH}$ = -0.4 mA, input short                                     | 2.7                                      | 3.2  |                    | V        |      |
| $V_{OL}$          | Output low voltage                         | $I_{OL} = 2 \text{ mA}, V_{ID} = -200 \text{ m}$                    | V                                        |      | 0.05               | 0.25     | V    |
| Ios               | Output short circuit current               | Enabled, V <sub>OUT</sub> = 0 V <sup>(5)</sup>                      |                                          |      | -65                | -100     | mA   |
| $I_{O(Z)}$        | Output 3-state current                     | Disabled, V <sub>OUT</sub> = 0 V or \                               | /cc                                      | -1   |                    | 1        | μA   |
| $V_{IH}$          | Input high voltage                         |                                                                     |                                          | 2.0  |                    | $V_{CC}$ | V    |
| $V_{IL}$          | Input low voltage                          |                                                                     |                                          | GND  |                    | 0.8      | ٧    |
| I                 | Input current (enables)                    | $V_{IN} = 0 \text{ V or } V_{CC},$<br>Other input = $V_{CC}$ or GND | )                                        | -10  |                    | 10       | μA   |
| V <sub>IK</sub>   | Input clamp voltage                        | I <sub>CL</sub> = -18 mA                                            |                                          | -1.5 | -0.8               |          | V    |
| I <sub>CC</sub>   | No load supply current, receivers enabled  | EN = V <sub>CC</sub> , Inputs open                                  | ·                                        |      | 8                  | 15       | mA   |
| $I_{CC(Z)}$       | No load supply current, receivers disabled | EN = GND, Inputs open                                               |                                          |      | 0.6                | 1.5      | mA   |

<sup>(1)</sup> Current into device pin is defined as positive. Current out of the device is defined as negative. All voltages are referenced to ground, unless otherwise specified.

<sup>(2)</sup> All typical values are at 25°C and with a 3.3-V supply.

<sup>(3)</sup> V<sub>CC</sub> is always higher than R<sub>IN+</sub> and R<sub>IN-</sub> voltage, R<sub>IN-</sub> and R<sub>IN+</sub> have a voltage range of -0.2 V to V<sub>CC</sub>-V<sub>ID</sub>/2. To be compliant with ac specifications the common voltage range is 0.1 V to 2.3 V.

<sup>(4)</sup> The VCMR range is reduced for larger V<sub>ID</sub>, Example: If V<sub>ID</sub> = 400 mV, the VCMR is 0.2 V to 2.2 V. The fail-safe condition with inputs shorted is not supported over the common-mode range of 0 V to 2.4 V, but is supported only with inputs shorted and no external common-mode voltage applied. A V<sub>ID</sub> up to V<sub>CC</sub>-0 V may be applied to the R<sub>IN+</sub> and R<sub>IN-</sub> inputs with the common-mode voltage set to V<sub>CC</sub>/2. Propagation delay and differential pulse skew decrease when V<sub>ID</sub> is increased from 200 mV to 400 mV. Skew specifications apply for 200 mV < V<sub>ID</sub> < 800 mV over the common-mode range.</p>

<sup>(5)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time. Do not exceed maximum junction temperature specification.



### SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)(1)

|                      | PARAMETER                                                           | TEST CONDITIONS                                         | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|----------------------|---------------------------------------------------------------------|---------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PHL</sub>     | Differential propagation delay, high-to-low                         |                                                         | 1.9 | 2.7                | 3.7 | ns   |
| t <sub>PLH</sub>     | Differential propagation delay, low-to-high                         |                                                         | 1.9 | 2.9                | 3.7 | ns   |
| t <sub>SK(p)</sub>   | Differential pulse skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> )(3) |                                                         |     | 200                | 450 | ps   |
| t <sub>SK(o)</sub>   | Differential channel-to-channel skew; same device (4)               | $C_L = 15 \text{ pF}$                                   |     | 50                 | 500 | ps   |
| t <sub>SK(pp)</sub>  | Differential part-to-part skew <sup>(5)</sup>                       | V <sub>ID</sub> = 200 mV<br>(see Figure 1 and Figure 2) |     |                    | 1   | ns   |
| t <sub>SK(lim)</sub> | Differential part-to-part skew <sup>(6)</sup>                       |                                                         |     |                    | 1.5 | ns   |
| t <sub>r</sub>       | Rise time                                                           |                                                         |     | 0.5                | 1   | ns   |
| t <sub>f</sub>       | Fall time                                                           |                                                         |     | 0.5                | 1   | ns   |
| t <sub>PHZ</sub>     | Disable time high to Z                                              |                                                         |     | 8                  | 9   | ns   |
| t <sub>PLZ</sub>     | Disable time low to Z                                               | $R_{L} = 2 \text{ K } \Omega$ $C_{1} = 15 \text{ pF}$   |     | 6                  | 8   | ns   |
| t <sub>PZH</sub>     | Enable time Z to high                                               | (see Figure 3 and Figure 4)                             |     | 8                  | 10  | ns   |
| t <sub>PZL</sub>     | Enable time Z to low                                                |                                                         |     | 7                  | 8   | ns   |
| f <sub>(MAX)</sub>   | Maximum operating frequency <sup>(7)</sup>                          | All channels switching                                  | 200 | 250                |     | MHz  |

- (1) Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_O = 50 \Omega$ ,  $t_r$  and  $t_f (0\%-100\%) \le 3$  ns for  $R_{IN}$ .
- (2) All typical values are at 25°C and with a 3.3-V supply.
- (3) t<sub>SK(p)</sub>|t<sub>PLH</sub> t<sub>PHL</sub>| is the magnitude difference in differential propagation delay time between the positive going edge andthe negative going edge of the same channel.
- (4)  $\tilde{t}_{SK(0)}$  is the differential channel-to-channel skew of any event on the same device.
- (5)  $t_{SK(pp)}$  is the differential part-to-part skew, and is defined as the difference between the minimum and the maximum specified differential propagation delays. This specification applies to devices at the same VCC and within 5°C of each other within the operating temperature range.
- (6) t<sub>sk(lim)</sub> part-to-part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>sk(lim)</sub> is defined as |Min Max| differential propagation delay.
- (7)  $f_{(MAX)}$  generator input conditions:  $t_r = t_f < 1$  ns (0% to 100%), 50% duty cycle, 0 V to 3 V. Output criteria: duty cycle = 45% to 55%,  $V_{OD} > 250$  mV, all channels switching



# PARAMETER MEASUREMENT INFORMATION



Figure 1. Receiver Propagation Delay and Transition Time Test Circuit



Figure 2. Receiver Propagation Delay and Transition Time Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



 $\mathbf{C}_{\mathbf{L}}$  Includes Load and Test Jig Capacitance.

 $S_1 = V_{CC}$  for  $t_{PZL}$  and  $t_{PLZ}$  Measurements.

 $S_1 = GND$  for  $t_{PZH}$  and  $t_{PHZ}$  Measurements.

Figure 3. Receiver 3-State Delay Test Circuit



Figure 4. Receiver 3-State Delay Waveforms



# **TYPICAL CHARACTERISTICS**













# **TYPICAL CHARACTERISTICS (continued)**



### **DATA TRANSFER RATE** vs FREE-AIR TEMPERATURE 800 750 700 Data Transfer Rate - Mxfr/s 650 600 2<sup>15</sup> –1 prbs NRZ $V_{CC} = 3.3 V$ 550 $V_{ID} = 0.4 V$ $V_{IC} = 1.2 \text{ V}$ $C_L = 5.5 \text{ pF}$ 500 40% Open Eye 450 4 Receivers Switching Input Jitter < 45 ps 400 -40 -20 20 40 60 80 $T_A$ – Free-Air Temperature – $^{\circ}C$

Figure 11.



### **APPLICATION INFORMATION**

### **FAIL SAFE**

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. TI's LVDS receiver is different in how it handles the open-input circuit situation, however.

Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver will pull each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 10. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level regardless of the differential input voltage.



Figure 12. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver will be valid with less than a 100-mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.

www.ti.com 23-May-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| SN65LVDS048AD         | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS048A     |
| SN65LVDS048AD.B       | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS048A     |
| SN65LVDS048ADG4       | Active | Production    | SOIC (D)   16   | 40   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS048A     |
| SN65LVDS048ADR        | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS048A     |
| SN65LVDS048ADR.B      | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVDS048A     |
| SN65LVDS048APW        | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |
| SN65LVDS048APW.B      | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |
| SN65LVDS048APWG4      | Active | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |
| SN65LVDS048APWR       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |
| SN65LVDS048APWR.B     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |
| SN65LVDS048APWRG4     | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | DL048A       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS048ADR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LVDS048APWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 23-May-2025



## \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | SN65LVDS048ADR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| ĺ | SN65LVDS048APWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

# **TUBE**



\*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS048AD    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS048AD.B  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS048ADG4  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| SN65LVDS048APW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS048APW.B | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN65LVDS048APWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated