











#### SN65HVD101, SN65HVD102

SLLSE84D -MAY 2011-REVISED MAY 2017

# SN65HVD10x IO-Link PHY for Device Nodes

#### 1 Features

- Configurable CQ Output: Push-Pull, High-Side, or Low-Side for SIO Mode
- Remote Wake-Up Indicator
- Current Limit Indicator
- · Power-Good Indicator
- Overtemperature Protection
- · Reverse Polarity Protection
- Configurable Current Limits
- 9-V to 36-V Supply Range
- Tolerant to 50-V Peak Line Voltage
- 3.3-V/5-V Configurable Integrated LDO (SN65HVD101 ONLY)
- 20-pin QFN Package, 4 mm x 3.5 mm

## 2 Applications

Suitable for IO-Link Device Nodes

## 3 Description

The SN65HVD101 and 'HVD102 IO-Link PHYs implement the IO-Link interface for industrial point-to-point communication. When the device is connected to an IO-Link master through a 3-wire interface, the master can initiate communication and exchange data with the remote node while the SN65HVD10X acts as a complete physical layer for the communication.

The IO-Link driver output (CQ) can be used in pushpull, high-side, or low-side configurations using the EN and TX input pins. The PHY receiver converts the 24-V IO-Link signal on the CQ pin to standard logic levels on the RX pin. A simple parallel interface is used to receive and transmit data and status information between the PHY and the local controller.

The SN65HVD101 and 'HVD102 implement protection features for overcurrent, overvoltage and overtemperature conditions. The IO-Link driver current limit can be set using an external resistor. If a short-circuit current fault occurs, the driver outputs are internally limited, and the PHY generates an error signal (SC). These devices also implement an overtemperature shutdown feature that protects the device from high-temperature faults.

The SN65HVD102 operates from a single external 3.3-V or 5-V local supply. The SN65HVD101 integrates a linear regulator that generates either 3.3 V or 5 V from the IO-Link L+ voltage for supplying power to the PHY as well as a local controller and additional circuits.

The SN65HVD101 and 'HVD102 are available in the 20-pin RGB package (4 mm × 3,5 mm QFN) for space-constrained applications.

## **Device Information(1)**

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| SN65HVD101  | OEN (20) | 4.00 mm 2.50 mm   |  |  |
| SN65HVD102  | QFN (20) | 4.00 mm × 3.50 mm |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

## **Simplified Schematic**



Copyright © 2017, Texas Instruments Incorporated



| 1 | Гэ | h | ما | Λf  | $C_{\Delta}$ | nte | nte  |
|---|----|---|----|-----|--------------|-----|------|
| ı | ıa | v | ıe | OI. | CU           | HE  | 1112 |

| 1 | Features 1                           |    | 9.3 Feature Description                              | . 10 |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       |    | 9.4 Device Functional Modes                          | . 13 |
| 3 | Description 1                        | 10 | Application and Implementation                       | 14   |
| 4 | Revision History2                    |    | 10.1 Application Information                         | . 14 |
| 5 | Device Comparison Table              |    | 10.2 Typical Application                             | . 14 |
| 6 | Pin Configuration and Functions      |    | 10.3 System Examples                                 | . 19 |
| 7 | Specifications                       | 11 | Power Supply Recommendations                         | 20   |
| ′ | 7.1 Absolute Maximum Ratings         | 12 | Layout                                               | 21   |
|   | 7.2 ESD Ratings 4                    |    | 12.1 Layout Guidelines                               | . 21 |
|   | 7.3 Recommended Operating Conditions |    | 12.2 Layout Example                                  | . 21 |
|   | 7.4 Thermal Information              | 13 | Device and Documentation Support                     | 22   |
|   | 7.5 Electrical Characteristics       |    | 13.1 Related Links                                   | . 22 |
|   | 7.6 Switching Characteristics        |    | 13.2 Receiving Notification of Documentation Updates | 22   |
|   | 7.7 Typical Characteristics 8        |    | 13.3 Community Resources                             | . 22 |
| 8 | Parameter Measurement8               |    | 13.4 Trademarks                                      | . 22 |
| 9 | Detailed Description9                |    | 13.5 Electrostatic Discharge Caution                 | . 22 |
| 9 | 9.1 Overview                         |    | 13.6 Glossary                                        | . 22 |
|   | 9.2 Functional Block Diagram         | 14 | Mechanical, Packaging, and Orderable Information     | 22   |
|   |                                      |    |                                                      |      |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | nanges from Revision C (February 2017) to Revision D                                                                                                                                                                                                                                                        | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed From: 950 mW To: 950 W, and From: 475 mW To: 475 W in the TVS Evaluation section                                                                                                                                                                                                                    | 16   |
| CI       | nanges from Revision B (April 2015) to Revision C                                                                                                                                                                                                                                                           | Page |
| •        | Changed pin 1 of the SN65HVD102 From: nc To: Vcc SET                                                                                                                                                                                                                                                        | 3    |
| CI       | nanges from Revision A (March 2013) to Revision B                                                                                                                                                                                                                                                           | Page |
| •        | Added Device Information and ESD Rating tables, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1    |
| •        | Changed front-page Simplified Schematic image.                                                                                                                                                                                                                                                              | 1    |
| •        | Changed Pin Functions table format                                                                                                                                                                                                                                                                          | 4    |
| •        | Re-write detailed description section.                                                                                                                                                                                                                                                                      | 9    |
| <u>•</u> | Re-write application information section.                                                                                                                                                                                                                                                                   | 14   |
| CI       | nanges from Original (May 2011) to Revision A                                                                                                                                                                                                                                                               | Page |
|          | Changed the devices From: Product Preview To: Production                                                                                                                                                                                                                                                    | 1    |

Submit Documentation Feedback

Copyright © 2011–2017, Texas Instruments Incorporated



# 5 Device Comparison Table

| DEVICE     | VOLTAGE REGULATOR |
|------------|-------------------|
| SN65HVD101 | Yes               |
| SN65HVD102 | No                |

# 6 Pin Configuration and Functions

#### RGB Package 20-Pin QFN with Thermal Pad Top View



## **Pin Functions**

|                                                                                          | PIN            |                                                                                                          | DESCRIPTION                                                                                                                                                                                    |  |  |  |
|------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                                                                     | NUMBER         | TYPE(1)                                                                                                  |                                                                                                                                                                                                |  |  |  |
| IO-Link Inte                                                                             | rface          |                                                                                                          |                                                                                                                                                                                                |  |  |  |
| L+                                                                                       | 10             | Р                                                                                                        | IO-Link supply voltage (24V nominal)                                                                                                                                                           |  |  |  |
| CQ                                                                                       | 12             | I/O                                                                                                      | IO-Link data signal (bi-directional)                                                                                                                                                           |  |  |  |
| L-                                                                                       | 14             | Р                                                                                                        | IO-Link ground (connect to board ground)                                                                                                                                                       |  |  |  |
| <b>Local Contr</b>                                                                       | oller Interfac | е                                                                                                        |                                                                                                                                                                                                |  |  |  |
| CUR_OK                                                                                   | 15             | OD                                                                                                       | High-CQ-current fault indicator output signal from PHY to the microcontroller. Connect this pin via pull-up resistor to Vcc OUT. A LOW level indicates over-current condition.                 |  |  |  |
| WAKE 16 OD Wake up indicator from the PHY to the local controller Connect this pin vOUT. |                | Wake up indicator from the PHY to the local controller Connect this pin via pull-up resistor to Vcc OUT. |                                                                                                                                                                                                |  |  |  |
| RX                                                                                       | 17             | 0                                                                                                        | PHY receive data output to the local controller                                                                                                                                                |  |  |  |
| TX                                                                                       | 18             | 1                                                                                                        | PHY transmit data input from the local controller                                                                                                                                              |  |  |  |
| EN                                                                                       | 20             | 1                                                                                                        | Driver enable input signal from the local controller                                                                                                                                           |  |  |  |
| Power Supp                                                                               | ly Pins        |                                                                                                          |                                                                                                                                                                                                |  |  |  |
| V <sub>CC</sub> IN                                                                       | 7              | А                                                                                                        | Voltage supply input for SN65HVD102 Voltage sense feedback input for the voltage regulator of the SN65HVD101. Connect this pin to pin 8 either directly or through a current boost transistor. |  |  |  |
| V <sub>CC</sub> OUT                                                                      | 8              | Р                                                                                                        | Not connected in SN65HVD102<br>Linear regulator output of SN65HVD101. Connect this pin to pin 7 either directly or through a current boost transistor.                                         |  |  |  |
| GND                                                                                      | 3, 6, 13       | Р                                                                                                        | Logic ground potential                                                                                                                                                                         |  |  |  |

(1) Type definitions: I = Input, I/O = Input/Output, A = Analog, O - CMOS Output, OD = Open Drain Output, P = Power



## Pin Functions (continued)

|                         | PIN       |         | DESCRIPTION                                                                                                                                                                                                                                  |  |  |  |
|-------------------------|-----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NUMBER TYPE®       |           | TYPE(1) |                                                                                                                                                                                                                                              |  |  |  |
| Special Con             | nect Pins |         |                                                                                                                                                                                                                                              |  |  |  |
| V <sub>CC</sub> SET 1 I |           | 1       | Connect this pin to ground to make Vcc OUT = 3.3V. Leave this pin floating to make Vcc OUT = 5V.                                                                                                                                             |  |  |  |
| ILIMADJ 4 A             |           | Α       | Input for current limit adjustment. Connect resistor RSET between this pin and ground. For R <sub>SET</sub> values see Figure 2.                                                                                                             |  |  |  |
| PWR_OK 5 OD             |           | OD      | Power-Good indicator. Connect this pin via pull-up resistor to Vcc OUT. A HIGH at this pin indicates that L+ and Vcc OUT are at correct levels.                                                                                              |  |  |  |
| Temp_OK                 | 19        | OD      | Temperature-Good indicator. Connect this pin via pull-up resistor to Vcc OUT. High-impedance at this pin indicates that the internal temperature is at a safe level. A low at this pin indicates the device is approaching thermal shutdown. |  |  |  |
| NC                      | 2, 9, 11  | -       | No Connection. Leave these pins floating (open)                                                                                                                                                                                              |  |  |  |

In normal operation, the PHY sets the output state of the CQ pin when the driver is enabled. During fault conditions, the driver may be disabled by internal circuits.

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                             |                               | MIN  | MAX        | UNIT |
|---------------------------------------|-----------------------------|-------------------------------|------|------------|------|
| Parameters                            | 100                         | Steady state                  | -40  | 40 (2) (3) | V    |
| Line voltage                          | L+, CQ                      | Transient pulse width <100 μs | tate | 50         | V    |
| Voltage difference                    | VL+ - VCQ                   |                               |      | 40         |      |
| Supply voltage                        | V <sub>CC</sub>             |                               | -0.3 | 6          | V    |
| Input voltage                         | TX, EN, V <sub>CC</sub> _SE | T, ILIMADJ,                   | -0.3 | 6          | V    |
| Output voltage                        | RX, CUR_OK, W               | AKE, PWR_OK                   | -0.3 | 6          | V    |
| Output current                        | RX, CUR_OK, W               | AKE, PWR_OK                   | -5   | 5          | mA   |
| Storage temperature, T <sub>stg</sub> |                             |                               | -65  | 150        | °C   |
| Junction temperature, T <sub>J</sub>  |                             |                               |      | 180        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                  | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM, all pins), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | ٧    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltages are with reference to the GND pin, unless otherwise specified.

<sup>(3)</sup> GND pin and L- line should be at the same DC potential



## 7.3 Recommended Operating Conditions

|                      |                             |                                          | MIN | NOM | MAX | UNIT     |
|----------------------|-----------------------------|------------------------------------------|-----|-----|-----|----------|
| V <sub>L+</sub>      | Line voltage <sup>(1)</sup> |                                          | 9   | 24  | 30  | ٧        |
| V <sub>CC</sub>      | Logic supply vo             | Itage (3.3V nominal)                     | 3   | 3.3 | 3.6 | V        |
| V <sub>CC</sub>      | Logic supply vo             | Itage (5V nominal)                       | 4.5 | 5   | 5.5 | V        |
| $V_{IL}$             | Logic low input             | voltage                                  |     |     | 0.8 | V        |
| V <sub>IH</sub>      | Logic high input            | t voltage                                | 2   |     |     | V        |
| Io                   | Logic output cur            | rrent                                    | -4  |     | 4   | mA       |
| I <sub>CC(OUT)</sub> | Logic supply cu             | rrent (HVD101)                           |     |     | 20  | mA       |
| I <sub>O(LIM)</sub>  | CQ driver outpu             | at current limit                         | 100 |     | 450 | mA       |
| R <sub>SET</sub>     | External resisto            | r for CQ current limit                   | 0   |     | 20  | kΩ       |
| C <sub>COMP</sub>    | Compensation                | capacitor for voltage regulator (HVD101) | 3.3 |     |     | μF       |
| 4 /4                 | Cianalia a vata             | IO-Link mode                             |     |     | 250 | labara a |
| 1/t <sub>BIT</sub>   | Signaling rate              | SIO mode                                 |     |     | 10  | kbps     |
| T <sub>A</sub>       | Ambient temper              | rature                                   | -40 | 105 |     | °C       |
| T <sub>J</sub>       | Junction temper             | rature                                   | -40 |     | 150 | °C       |

<sup>(1)</sup> These devices will operate with line voltage as low as 9V and as high as 36V, however, the parametric performance is optimized for the IO-Link specified supply voltage range of 18V to 30V.

## 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | SN65HVD10x  | LIMITO |
|----------------------|----------------------------------------------|-------------|--------|
|                      | I HERMAL METRIC"                             | RGB 20 PINS | UNITS  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 33.8        |        |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 36.6        |        |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 10.3        | °C/W   |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.4         | C/VV   |
| ΨЈВ                  | Junction-to-board characterization parameter | 10.3        |        |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.3         |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 Electrical Characteristics

over all operating conditions (unless otherwise noted)

|                                                                                                                                                           | PARAMET                                                | ER                    | TEST CO                                                                           | NDITIONS                   | MIN                  | TYP  | MAX                 | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------|----------------------------|----------------------|------|---------------------|------|
| Driver                                                                                                                                                    |                                                        |                       |                                                                                   |                            |                      |      | -                   |      |
| I <sub>IN</sub>                                                                                                                                           | Input current (TX, EN)                                 |                       | VIN = 0V to V <sub>CC</sub>                                                       |                            | -100                 |      | 100                 | μA   |
|                                                                                                                                                           |                                                        |                       | 18 < V <sub>L+</sub>                                                              | 18 < V <sub>L+</sub>       | 1.5                  |      | 3                   | V    |
|                                                                                                                                                           |                                                        |                       | ICQ = -250 mA                                                                     | V <sub>L+</sub> < 18       |                      |      | 3.5                 | V    |
| $V_{RQH}$                                                                                                                                                 | Residual voltage across the dr                         | iver high side switch |                                                                                   | 18 < V <sub>L+</sub>       |                      |      | 2                   | V    |
| V <sub>RQL</sub> II <sub>O(LIM)</sub> I  I <sub>(OZ)</sub> Receiver  V <sub>THH</sub> V <sub>THL</sub> V <sub>HYS</sub> V <sub>THH</sub> V <sub>THL</sub> |                                                        |                       | ICQ = -200 mA                                                                     | V <sub>L+</sub> < 18       |                      |      | 2.5                 | V    |
|                                                                                                                                                           |                                                        |                       | 100 050 1                                                                         | 18 < V <sub>L+</sub>       | 1.5                  |      | 3                   | V    |
| V                                                                                                                                                         | Desidual walks as a second the sta                     |                       | ICQ = 250 mA                                                                      | V <sub>L+</sub> < 18       |                      |      | 3.5                 | V    |
| V <sub>RQL</sub>                                                                                                                                          | Residual voltage across the dr                         | iver low side switch  | 100 000 4                                                                         | 18 < V <sub>L+</sub>       |                      |      | 2                   | V    |
|                                                                                                                                                           |                                                        |                       | ICQ = 200 mA                                                                      | V <sub>L+</sub> < 18       |                      |      | 2.5                 | V    |
|                                                                                                                                                           | Daissan and an annual district                         |                       | $R_{SET} = 20 \text{ k}\Omega$                                                    |                            | 60                   | 95   | 130                 | mA   |
| I <sub>O(LIM)</sub>                                                                                                                                       | Driver output current limit                            |                       | $R_{SET} = 0 \text{ k}\Omega$                                                     |                            | 300                  | 400  | 480                 | mA   |
| I <sub>(OZ)</sub>                                                                                                                                         | CQ leakage current with EN =                           | L                     | VCQ = 8 V                                                                         |                            | -2                   |      | 2                   | μA   |
| Receiver                                                                                                                                                  |                                                        |                       |                                                                                   | ,                          |                      |      | '                   |      |
| V <sub>THH</sub>                                                                                                                                          | Input threshold "H"                                    |                       |                                                                                   |                            | 10.5                 |      | 13                  | V    |
| V <sub>THL</sub>                                                                                                                                          | Input threshold "L" 18 V < V <sub>L+</sub> < 30 V      |                       |                                                                                   | 8                          |                      | 11.5 | V                   |      |
| V <sub>HYS</sub>                                                                                                                                          | Receiver Hysteresis (V <sub>THH</sub> – V              | THL)                  | 1                                                                                 |                            | 0.5                  | 1    |                     | V    |
| $V_{THH}$                                                                                                                                                 | Input threshold "H"                                    |                       |                                                                                   |                            | Note (1)             |      | Note <sup>(2)</sup> | V    |
| $V_{THL}$                                                                                                                                                 | Input threshold "L"                                    |                       | 9 V < V <sub>L+</sub> < 18 V                                                      |                            | Note (3)             |      | Note <sup>(4)</sup> | V    |
| $V_{HYS}$                                                                                                                                                 | Receiver Hysteresis (V <sub>THH</sub> –V <sub>TH</sub> | <sub>IL</sub> )       |                                                                                   |                            | 0.25                 |      |                     | V    |
| V <sub>OL</sub>                                                                                                                                           | Output low voltage                                     | RX                    | I <sub>OL</sub> = 4 mA                                                            |                            |                      |      | 0.4                 | V    |
| VOL                                                                                                                                                       | Output low voltage                                     | OD outputs            | I <sub>OL</sub> = 1 mA                                                            |                            |                      |      | 0.4                 | v    |
| $V_{OH}$                                                                                                                                                  | Output high voltage                                    | RX                    | $I_{OH} = -4 \text{ mA}$                                                          |                            | V <sub>CC</sub> -0.5 |      |                     | V    |
| l <sub>OZ</sub>                                                                                                                                           | Output leakage current                                 | OD outputs            | Output in Z state, V <sub>C</sub>                                                 | = V <sub>CC</sub>          |                      | 0.03 | 1                   | μA   |
| Protection T                                                                                                                                              | hresholds                                              |                       |                                                                                   |                            |                      |      |                     |      |
| $V_{PG1}$                                                                                                                                                 | V <sub>L+</sub> threshold for PWR_OK                   |                       |                                                                                   |                            | 8                    |      | 10                  | V    |
| $V_{PG2}$                                                                                                                                                 | V <sub>CC</sub> threshold for PWR_OK                   |                       | V <sub>CC</sub> Set = GND                                                         |                            | 2.45                 | 2.75 | 3                   | V    |
| VPG2                                                                                                                                                      | VCC threshold for 1 VVX_CX                             |                       | V <sub>CC</sub> Set = OPEN                                                        |                            | 3.9                  | 4.25 | 4.6                 | · •  |
| V <sub>POR1</sub>                                                                                                                                         | Power-on Reset for V <sub>L+</sub>                     |                       |                                                                                   |                            |                      | 6    |                     | V    |
| $V_{POR2}$                                                                                                                                                | Power-on Reset for V <sub>CC</sub>                     |                       |                                                                                   |                            |                      | 2.5  |                     | V    |
| Voltage Reg                                                                                                                                               | ulator (HVD101)                                        |                       |                                                                                   |                            |                      |      |                     |      |
| V                                                                                                                                                         | Voltage regulator output                               |                       | 9 V < V <sub>I+</sub> < 30 V                                                      | V <sub>CC</sub> SET = OPEN | 4.5                  | 5    | 5.5                 | V    |
| V <sub>CC_OUT</sub>                                                                                                                                       |                                                        |                       | 0 1 1 VL+ 1 00 V                                                                  | V <sub>CC</sub> SET = GND  | 3                    | 3.3  | 3.6                 | •    |
| $V_{DROP}$                                                                                                                                                | Voltage regulator drop-out volt                        |                       | I <sub>CC</sub> = 20 mA load cui                                                  |                            |                      | 3.2  | 3.9                 | V    |
|                                                                                                                                                           | Line regulation (dV <sub>CC_OUT</sub> /dL+             | )                     | $9 \text{ V} < \text{V}_{\text{L+}} < 30 \text{ V}, \text{I}_{\text{VO}}$         | <sub>CC</sub> = 1 mA       |                      | 4    |                     | mV/V |
|                                                                                                                                                           | Load regulation (dV $_{\rm CC\_OUT}$ /V $_{\rm C}$     | с_оит)                | $V_{L+} = 24 \text{ V},$<br>$I_{VCC} = 100 \mu\text{A} \text{ to } 20 \text{ mA}$ |                            |                      | 1.3% | 5%                  |      |
| PSRR                                                                                                                                                      | Power Supply Rejection Ratio                           |                       | 100 kHz, I <sub>VCC</sub> = 20 n                                                  | nA                         | 30                   | 40   |                     | dB   |
| Supply Curre                                                                                                                                              | ent                                                    |                       |                                                                                   |                            |                      |      |                     |      |
|                                                                                                                                                           | Quiescent supply current                               |                       |                                                                                   | HVD102                     |                      | 1    | 2                   |      |
| l.                                                                                                                                                        | Quiescent supply current                               |                       | Driver disabled, No                                                               | HVD101                     |                      | 1.3  | 3                   | mA   |
| I <sub>L+</sub>                                                                                                                                           | Dynamic supply current                                 |                       | Load                                                                              | HVD102                     |                      | 2    |                     | шА   |
|                                                                                                                                                           | Dynamic Supply current                                 |                       |                                                                                   | HVD101                     |                      | 1.5  |                     |      |

Submit Documentation Feedback

Copyright © 2011–2017, Texas Instruments Incorporated

 $<sup>\</sup>begin{array}{ll} \text{(1)} & V_{THH}(\text{min}) = 5V + (11/18)[V_{L+} - 9V] \\ \text{(2)} & V_{THH}(\text{max}) = 6.5V + (13/18)[V_{L+} - 9V] \\ \text{(3)} & V_{THL}(\text{min}) = 4V + (8/18)[V_{L+} - 9V] \\ \text{(4)} & V_{THL}(\text{max}) = 6V + (11/18)[V_{L+} - 9V] \end{array}$ 



## 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                                       | TEST CONDITIONS                                          |                               | MIN | TYP | MAX | UNIT |
|-------------------------------------|---------------------------------------|----------------------------------------------------------|-------------------------------|-----|-----|-----|------|
| Driver                              |                                       |                                                          |                               |     |     |     |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Driver propagation delay              |                                                          |                               |     | 1   | 2   | μs   |
| t <sub>P(skew)</sub>                | Driver propagation delay skew         | TX to CQ                                                 |                               |     | 0.2 |     | μs   |
|                                     | Driver enable delay (EN to            | 18 V < V <sub>L+</sub> < 30 V                            | Figure 1, Figure 2,           |     |     | 5   |      |
| t <sub>PZH</sub> , t <sub>PZL</sub> | CQ)                                   | 9 V < V <sub>L+</sub> < 18 V                             | Figure 3,<br>$R_1 = 2k\Omega$ |     |     | 8   | μs   |
|                                     | Driver dischle delev                  | 18 V < V <sub>L+</sub> < 30 V                            | $C_L = 5 \text{ nF}$          |     |     | 5   | μs   |
| $t_{PHZ}, t_{PLZ}$                  | Driver disable delay                  | V <sub>L+</sub> < 18 V                                   | $R_{SET} = 0 \Omega$          |     |     | 8   |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver output rise, tall time         |                                                          |                               |     |     | 869 |      |
| $ \mathbf{t_r} - \mathbf{t_f} $     | Difference in rise and fall time      | 18 V < V <sub>L+</sub>                                   |                               |     |     | 300 | ns   |
| Receiver                            |                                       |                                                          |                               |     |     | ·   |      |
| t <sub>WU1</sub>                    | Wake-up recognition begin             |                                                          |                               | 45  | 60  | 75  |      |
| t <sub>WU2</sub>                    | Wake-up recognition end               | Figure 16                                                | Figure 16                     |     | 100 | 135 | μs   |
| t <sub>pWAKE</sub>                  | Wake-up output delay                  |                                                          |                               |     |     | 155 |      |
| t <sub>ND</sub>                     | Noise suppression time <sup>(1)</sup> |                                                          |                               |     |     | 250 | ns   |
|                                     | Deseiver area estima delevi           | Figure 4                                                 | 18 V < V <sub>L+</sub>        |     | 300 | 600 |      |
| t <sub>PR</sub>                     | Receiver propagation delay            | reiver propagation delay Figure 4 V <sub>L+</sub> < 18 V | V <sub>L+</sub> < 18 V        |     |     | 800 | ns   |
| Protectio                           | n Thresholds                          |                                                          |                               |     |     |     |      |
| T <sub>SD</sub>                     | Shutdown temperature                  |                                                          |                               | 160 | 175 | 190 | °C   |
| T <sub>RE</sub>                     | Re-enable temperature <sup>(2)</sup>  | Die temperature                                          |                               | 110 | 125 | 140 |      |
|                                     | Thermal warning temperature (TEMP_OK) |                                                          |                               | 120 | 135 | 150 | O    |
| t <sub>pSC</sub>                    | Current limit indicator delay         |                                                          |                               | 85  |     | 175 | μs   |

<sup>(1)</sup> Noise suppression time is defined as the permissible duration of a receive signal above/below the detection threshold without detection taking place.

<sup>(2)</sup>  $T_{RE}$  is always less than  $T_{WARN}$  so TEMP\_OK is de-asserted (high impedance) when the device is re-enabled.

# TEXAS INSTRUMENTS

## 7.7 Typical Characteristics



## **8 Parameter Measurement**





## 9 Detailed Description

#### 9.1 Overview

An IO-Link device comprises a transducer or physics to digital converter and the device transceiver (Figure 7). When the device is connected to an IO-Link master through the three-wire interface, the master can initiate communication and exchange data with a remote node with the SN65HVD101 or SN65HVD102 IO-Link transceiver acting as a complete physical layer for the communication.



Figure 7. IO-Link Device-to-Master Interface

The functional block diagram shows that the device driver output (CQ) can be used in push-pull, high-side, or low-side configurations using the enable (EN) and transmit data (TX) input pins. The internal receiver converts the 24-V IO-Link signal on the CQ line to standard logic levels on the receive data (RX) pin. A simple parallel interface is used to receive and transmit data and status information between the slave and the local controller.

IO-Link transceivers commonly implement protection features for overcurrent, overvoltage and overtemperature conditions. They also provide a current-limit setting of the driver output current using an external resistor. If a short circuit (SC) occurs, the driver outputs are internally limited, and the slave generates an error signal.

The transceiver also possesses an overtemperature shutdown feature that protects the device from high-temperature faults. A modern transceiver can operate either from an external 3.3-V or 5-V low-volt supply, or derives the low-volt supply from the IO-Link L+ voltage (24V nominal) via a linear regulator, to provide power to the local controller and sensor circuitry.

Copyright © 2011–2017, Texas Instruments Incorporated Submit Documentation



#### 9.2 Functional Block Diagram



## 9.3 Feature Description

## 9.3.1 Wake-up Detection

The device may be in IO-Link mode or SIO mode. If the device is in SIO mode and the master node wants to initiate communication with the device node, the master drives the CQ line to the opposite of its present state, and will either sink or source the wake up current (IQWU is typically up to 500 mA) for the wake-up duration ( $t_{WU}$  is typically 80  $\mu$ s) depending on the CQ logic level as per the IO-Link specification. The SN65HVD1XX IO-Link PHY detects this wake-up condition and communicates to the local microcontroller via the WAKE pin. The IO-Link Communication Specification requires the device node to switch to receive mode within 500  $\mu$ s after receiving the Wake-Up signal.

For over-current conditions shorter or longer than a valid Wake-Up pulse, the WAKE pin will remain in a high-impedance (inactive) state. This is illustrated in Figure 8, and discussed in the following paragraph.



Figure 8. Over-current and Wake Conditions for EN = H, TX = H (full lines); and TX = L (red dotted lines)

#### 9.3.2 Current Limit Indication – Short Circuit Current Detection

The internal current limit indicator is gated with the wake logic and thus becomes active only under certain conditions of the CQ-voltage (see Table 4).



## **Feature Description (continued)**

## 9.3.3 Active Current Limit Condition: V<sub>THL</sub> > V<sub>CQ</sub> ≥ V<sub>THH</sub>

If the output current at CQ remains at the internally set current limit IO(LIM) for a duration longer than a wake-up pulse (longer than 80  $\mu$ s), the CUR\_OK pin is driven logic low, indicating an over-current condition. The CUR\_OK pin returns to the high-impedance (inactive) state when the CQ pin is no longer in a current limit condition. The state diagram shown in Figure 9 illustrates the various states; and, under what conditions the device transitions from one state to another.

## 9.3.4 Inactive Current Limit Condition: V<sub>THL</sub> < V<sub>CQ</sub> < V<sub>THH</sub>

If the voltage at CQ is between the upper and lower receiver input threshold, CUR\_OK remains high-impedance.



Figure 9. State Diagram of Device Transceiver

#### 9.3.5 Over-temperature Detection

If the transceiver's internal temperature exceeds its over-temperature threshold  $\theta T_{SD}$ , the CQ driver and the voltage regulator (HVD101) are disabled. As soon as the temperature drops below the temperature threshold, the internal circuit re-enables the voltage regulator (HVD101) and the driver, subject to the state of the EN and TX pins.

#### 9.3.6 CQ Current-limit Adjustment

The CQ driver current-limit is determined by the external resistor,  $R_{SET}$ , at the ILIM\_ADJ pin. Figure 2 shows the typical current-limit characteristics as a function of  $R_{SET}$ .

Copyright © 2011–2017, Texas Instruments Incorporated



## **Feature Description (continued)**

## 9.3.7 Transceiver Function Tables

#### **Table 1. Driver Function**

| EN        | TX        | CQ | COMMENT                                      |  |
|-----------|-----------|----|----------------------------------------------|--|
| L or OPEN | X         | Z  | PHY is in ready-to-receive state             |  |
| Н         | L         | Н  | PHY CQ is sourcing current (high-side drive) |  |
| Н         | H or OPEN | L  | PHY CQ is sinking current (low-side drive)   |  |

## **Table 2. Receiver Function**

| CQ Voltage                   | RX | COMMENT                                         |  |
|------------------------------|----|-------------------------------------------------|--|
| $V_{CQ} < V_{CHL}$           | Н  | Normal receive mode, input low                  |  |
| $V_{THL} < V_{CQ} < V_{THH}$ | ?  | Indeterminate output, may be either High or Low |  |
| $V_{THH} < V_{CQ}$           | L  | Normal receive mode, input high                 |  |
| OPEN                         | Н  | Failsafe output high                            |  |

## **Table 3. Wake-Up Function**

| EN | TX | CQ VOLTAGE                   | WAKE | COMMENT                                             |
|----|----|------------------------------|------|-----------------------------------------------------|
| L  | Χ  | X                            | Z    | PHY is in ready-to-receive state                    |
| Н  | Н  | $V_{THH} < V_{CQ} (t_{WU})$  | L    | PHY receives High-level wake-up request from Master |
| Н  | Χ  | $V_{THL} < V_{CQ} < V_{THH}$ | ?    | Indeterminate output, may be either High or Low     |
| Н  | L  | $V_{THL} > V_{CQ} (t_{WU})$  | L    | PHY receives Low-level wake-up request from Master  |

## Table 4. Current Limit Indicator Function (t > t<sub>WU</sub>)

| EN | TX | CQ VOLTAGE           | CQ CURRENT              | CUR_OK | COMMENT                                                 |
|----|----|----------------------|-------------------------|--------|---------------------------------------------------------|
| Н  | Н  | $V_{CQ} \ge V_{THH}$ | $ I_{CQ}  > I_{O(LIM)}$ | L      | CQ current is at the internal limit                     |
|    |    |                      | $ I_{CQ}  < I_{O(LIM)}$ | Z      | Normal operation                                        |
|    |    | $V_{CQ} < V_{THH}$   | X                       | Z      | Current limit indicator is inactive                     |
| Н  | L  | $V_{CQ} < V_{THL}$   | $ I_{CQ}  > I_{O(LIM)}$ | L      | CQ current is at the internal limit                     |
|    |    |                      | $ I_{CQ}  < I_{O(LIM)}$ | Z      | Normal operation                                        |
|    |    | $V_{CQ} \ge V_{THL}$ | X                       | Z      | Current limit indicator is inactive                     |
| L  | Х  | Х                    | Х                       | Z      | Driver is disabled, Current limit indicator is inactive |

## **Table 5. Temperature Indicator Function**

| INTERNAL<br>TEMPERATURE            | OVER TEMPERATURE          | TEMP_OK | COMMENT                   |
|------------------------------------|---------------------------|---------|---------------------------|
| $T < T_{WARN}$                     | Not Over-Temperature      | Z       | Normal operation          |
| $T_{WARN} < T \uparrow < T_{SD}$   | Not Over-Temperature      | L       | Temperature warning       |
| $T_{SD} < T$                       | Over-Temperature Disabled | L       | Over-Temperature disabled |
| $T_{WARN} < T \downarrow < T_{RE}$ | Not Over-Temperature      | L       | Temperature recovery      |

## **Table 6. Power Supply Indicator Function**

| V <sub>L+</sub>    | V <sub>CC</sub>                    | PWR_OK | COMMENT                 |
|--------------------|------------------------------------|--------|-------------------------|
| $V_{L+} < V_{PG1}$ | $V_{POR2} < V_{CC} < V_{PG2}$      | L      | Both supplies too low   |
| $V_{PG1} < V_{L+}$ | $V_{POR2} < V_{CC} < V_{PG2}$      | L      | V <sub>CC</sub> too low |
| $V_{L+} < V_{PG1}$ | $V_{PG2} < V_{CC}$                 | L      | V <sub>L+</sub> too low |
| $V_{PG1} < V_{L+}$ | V <sub>PG2</sub> < V <sub>CC</sub> | Z      | Both supplies correct   |

Submit Documentation Feedback

Copyright © 2011–2017, Texas Instruments Incorporated



## 9.3.8 Voltage Regulator (Not Available in SN65HVD102)

The SN65HVD101 integrates a linear voltage regulator which supplies power to external components as well as to the PHY itself. The voltage regulator is specified for L+ voltages in the range of 9V to 30V with respect to GND. The output voltage can be set using the Vcc\_SET pin (see Figure 10). When this pin is left open (floating) then the output voltage is 5V. When it is connected to GND then the output voltage is 3.3V.



Copyright © 2017, Texas Instruments Incorporated

\* HVD101 only

Figure 10. Voltage Regulator Equivalent Circuit

## 9.4 Device Functional Modes

The SN65HVD101 and SN65HVD102 can operate in three different modes:

- N-Switch SIO Mode
  - Set TX pin High and use EN pin as control for realizing the function of an N-switch (low-side driver) on CQ.
- P-Switch SIO Mode
  - Set TX pin Low and use EN pin as control for realizing the function of a P-switch (high-side driver) on CQ.
- Push-Pull / Communication Mode
  - Set EN pin high and toggle TX as control for realizing the function of a Push-Pull output on CQ.

Table 7 to Table 9 summarize the pin configurations to accomplish the above functional modes.

Table 7. N-Switch SIO Mode

| EN | TX | cq       |
|----|----|----------|
| L  | Н  | Hi-Z     |
| Н  | Н  | N-Switch |

Table 8. P-Switch SIO Mode

| EN | TX | CQ       |
|----|----|----------|
| L  | L  | Hi-Z     |
| Н  | L  | P-Switch |

Table 9. Push-Pull / Communication Mode

| EN | TX | CQ       |
|----|----|----------|
| L  | X  | Hi-Z     |
| Н  | Н  | N-Switch |
| Н  | L  | P-Switch |

Copyright © 2011–2017, Texas Instruments Incorporated



## 10 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The SN65HVD101 and SN65HVD102 IO-Link transceivers can be used in slave devices communicating with an IO-Link master, or as simple digital I/O to either sense or drive a wide range of sensors and loads.

## 10.2 Typical Application



Figure 11. Typical Application Schematic, SN65HVD101 with 3.3V Output Supply

## 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 10 as design parameters.

**Table 10. Design Parameters** 

|                   | DESIGN PARAMETER                                    | EXAMPLE VALUE |
|-------------------|-----------------------------------------------------|---------------|
|                   | Input voltage range (L+)                            | 24V           |
| TRANSCEIVER       | Maximum load current (CQ)                           | 250 mA        |
| TRANSCEIVER       | Output voltage (Vcc_OUT)                            | 3.3 V         |
|                   | Maximum output current (Vcc_OUT)                    | 20 mA         |
| SURGE PROTECTION  | Peak Voltage (L+, CQ)                               | 2 kV          |
| (1.2/50 – 8/20μs) | Peak Current via R = 500 $\Omega$ , C = 0.5 $\mu$ F | 4 A           |
|                   | Maximum TVS Clamping Voltage                        | > 50 V        |
|                   | Minimum TVS Standoff Voltage                        | > 30 V        |
|                   | Maximum Ambient Temperature, TA                     | 100 °C        |
| _                 | Maximum Junction Temperature, TJ                    | 150 °C        |

## 10.2.2 Detailed Design Procedure

The following recommendations on device configuration and components selection focus on the design of a digital output driver using SN65HVD101 with protection against surge transients from a 1.2/50 - 8/20  $\mu$ s combination waveform generator (CWG) with 2 kV peak test voltage and 500  $\Omega$  source impedance.



## 10.2.2.1 Transceiver Configuration (SN65HVD101)

- 1. Choose a 24 V nominal dc supply for L+.
- 2. From the current-limit characteristics in Figure 2 derive the resistor value of  $R_{SET} = 4 \text{ k}\Omega$  for a current limit of  $I_{O(LIM)} = 250 \text{ mA}$ .
- 3. Connect  $V_{CC\ SET}$  to ground for a 3.3V output at  $V_{CC\ OUT}$ .
- 4. Connect V<sub>CC IN</sub> to V<sub>CC OUT</sub> to assure proper output voltage regulation of V<sub>CC OUT</sub>.
- 5. Buffer  $V_{CC\ OUT}$  with a 3.3 $\mu$ F, 10V ceramic capacitor.
- 6. Connect the receiver and diagnostic outputs via 10 kΩ pull-up resistors to V<sub>CC\_OUT</sub> to provide defined voltage potentials to the controller inputs during high-impedance states.
- 7. Connect the driver enable pin, EN, via a 10 k $\Omega$  pull-down resistor to ground to maintain the driver disabled during power up.

#### 10.2.2.2 Maximum Ambient Temperature Check

For a 250 mA current limit, the maximum voltage drop across the high-side switch is given with  $V_{RQH} = 3 \text{ V}$  (taken from *Electrical Characteristics*: **Driver** section). This causes an internal power consumption of:

$$P_{D-INT} = V_{RQH} \cdot I_{O(lim)} = 3 \text{ V} \cdot 250 \text{ mA} = 750 \text{ mW}$$
(1)

Multiply this value with the Junction-to-ambient thermal resistance of  $\theta_{JA} = 33.8$  °C/W (taken from *Thermal Information*) to receive the difference between junction temperature,  $T_J$ , and ambient temperature,  $T_A$ :

$$\Delta T = T_J - T_A = P_{D-INT} \cdot \theta_{JA} = 750 \text{ mW} \cdot 33.8 \,^{\circ}\text{C} / \text{W} = 25.4 \,^{\circ}\text{C}$$
 (2)

Add this value to the maximum ambient temperature of  $T_A = 100$  °C to receive the final junction temperature:

$$T_{J-max} = T_{A-max} + \Delta T = 100 \, ^{\circ}C + 25.4 \, ^{\circ}C = 125.4 \, ^{\circ}C$$
(3)

As long as T<sub>J-max</sub> is below the recommended maximum value of 150 °C, no overheating will occur.

## 10.2.2.3 Transient Protection

A commonly applied surge immunity test in digital I/O designs is the application of the 1.2/50 - 8/20  $\mu$ s combination waveform, specified in IEC61000-4-5, with a source impedance of 500  $\Omega$  and a peak test voltage of  $V_{O-pk} = 2$  kV, which results in a peak surge current of  $I_{S-pk} = 4$  A.

The test set-up for line-to-line and line-to-ground measurements is shown in Figure 12; the calculation of the surge peak current is shown in Figure 13.



Figure 12. Surge Test Set-up



Copyright © 2017, Texas Instruments Incorporated

$$I_{S-pk} \approx \frac{V_{OC-pk}}{R_S} = \frac{2kV}{502\Omega} = 4A$$

Figure 13. Peak Current Calculation

## 10.2.2.4 TVS Evaluation

Because the maximum transceiver supply at L+ is specified with 30 V, the TVS standoff or peak working voltage must be higher than this value. The standoff voltage is the voltage where the TVS does not conduct yet. Transient voltage suppressors with this high standoff have peak pulse powers starting at 200 W. Their peak pulse power however is usually rated based on a 10/1000  $\mu$ s current pulse, which is commonly applied in telecom application. It is therefore necessary to derate the peak power value from a 10/1000  $\mu$ s to a 8/20  $\mu$ s pulse.

For this example the bidirectional, 200 W TVS, SMF33CA, was selected. Its main parameters and their derated values are listed in Table 11. The peak pulse power rating for a 10/1000 μs pulse is shown in Figure 14.





Figure 14. Peak Pulse Power Rating

Figure 15. Pulse Derating Curve

At the pulse duration of 1000  $\mu$ s the device has a peak pulse power rating of 200 W. To determine the peak power for a 8/20  $\mu$ s pulse, move up the power rating curve until you hit the 20  $\mu$ s pulse duration. The peak pulse power rating at this point is about 950 W.

Note these values are valid for 25 °C ambient temperature only. Because the operating ambient temperature in this example is specified with 100 °C however, the peak pulse power must be further derated for the higher ambient temperature using the pulse derating curve in Figure 15. This curve shows that the peak power level at 25 °C drops by 50 % when reaching 100 °C, so from 950 W down to 475 W. This drop is shown in Figure 14 through the arrow pointing down to the second peak power level for a 20  $\mu$ s pulse duration at 100 °C.

**Table 11. TVS Parameters** 

| PARAMETER                               | SYMBOL | SMF33CA | UNIT |
|-----------------------------------------|--------|---------|------|
| Maximum Working Peak Voltage            | VWM    | 33      | V    |
| Minimum Breakdown Voltage at 1 mA       | VBR    | 36.7    | V    |
| Maximum Clamping Voltage at IPP         | VCL    | 53.3    | V    |
| Peak Pulse Power (10/1000 μs) at 25°C   | PPK1   | 200     | W    |
| Peak Pulse Current (10/1000 μs) at 25°C | IPP1   | 3.75    | Α    |
| Derated Peak Power (8/20 μs) at 25°C    | PPK2   | 950     | W    |
| Derated Peak Current (8/20 μs) at 25°C  | IPP2   | 17.76   | Α    |
| Derated Peak Power (8/20 μs) at 100°C   | PPK3   | 475     | W    |
| Derated Peak Current (8/20 μs) at 100°C | IPP3   | 8.9     | Α    |

To determine the peak currents for the various peak power ratings, TVS manufacturers advise to assume the maximum clamping voltage as being constant, because this clamping level also presents the device maximum failing voltage if its value is exceeded. The peak current for a given power rating is therefore calculated via:

$$I_{PP} = P_{PK}/V_{CL} \tag{4}$$

Submit Documentation Feedback

Copyright © 2011–2017, Texas Instruments Incorporated

So for the 8/20  $\mu$ s peak power of 475 W at 100 °C, the peak pulse current is  $I_{PP3}$  = 475 W  $\div$  53.3 V = 8.9 A. The new derived values of  $P_{PK}$  and  $I_{PP}$  in combination with the values for breakdown and clamping voltage,  $V_{BR}$  and  $V_{CL}$ , from Table 11, yield a new I-V characteristics of the SMF33CA TVS when exposed to a 8/20  $\mu$ s pulse.



Figure 16. TVS Characteristic for 8/20 µs Current Pulse

Because the maximum surge current of the CWG in Figure 13 is only 4 A at 2 kV test voltage, the TVS clamping voltage at this level is only 44 V. This voltage is sufficiently below the absolute maximum voltage rating of 50 V for a 100  $\mu$ s pulse at the L+ and CQ terminals of the SN65HVD101 and SN65HVD102 transceivers, causing no device damage.

#### 10.2.3 Application Curves









## 10.3 System Examples

#### 10.3.1 Driver for Incandescent Lamp Loads

The following circuit shows the SN65HVD101 driving an incandescent lamp load. For this and other types of resistive loads only two TVS diodes are used to protect the CQ and L+ lines to ground.



Copyright © 2017, Texas Instruments Incorporated

Figure 17. SN65HVD101 Driving Incandescent Lamp Load

The resistance of an incandescent lamp filament varies strongly with temperature. The initial (cold-filament) resistance of tungsten-filament lamps is less than 10% of the steady-state (hot-filament) resistance. For example, a 100-watt, 120-volt lamp has a resistance of 144  $\Omega$  when lit, but the cold resistance is much lower (about 9.5  $\Omega$ ). The initial "in-rush" current is therefore high compared to the steady-state current. Within 3 to 5 ms the current falls to approximately half the hot current.

For typical general-service lamps, the current reaches steady-state conditions in less than about 100 milliseconds. The 'HVD10x CQ output will remain at the selected current-limit as the filament warms up, and then will stay at the steady-state current level. For example, a 6W, 24VDC indicator lamp has a steady-state current of 250 mA. However, the initial in-rush current could be over 2 Amps if unlimited. If the HVD10x current limit is set to 350 mA, this current will warm up the filament during the initial lamp turn-on, and the final current will be below the current limit. If the CQ output current is at the limit for longer than t<sub>SC</sub>, the SC output will be active. The local controller can disable the CQ driver if the high current is not expected, or can re-check the SC output after 100 ms if the load is known to be incandescent.

Copyright © 2011-2017, Texas Instruments Incorporated



## System Examples (continued)

#### 10.3.2 Driver for Inductive Loads

The following circuit shows the SN65HVD101 driving an inductive load. In this case three TVS diodes are necessary to protect L+ to ground and CQ to Ground and to L+.



Copyright © 2017, Texas Instruments Incorporated

Figure 18. SN65HVD101 Driving Inductive Relay Load

When the high-side switch in the transceiver turns on, TVS1 might conduct when the voltage across the inductive load rises above the TVS breakdown threshold. This might not be desirable but, due to  $V_L = L \times di/dt$ , can happen if the load inductance is sufficiently high.

When the transceiver turns off, the voltage across the inductance changes polarity to maintain current flow in the same direction. Again, TVS1 might conduct if the peak voltage across the inductor exceeds the TVS breakdown threshold during turn-off.

The main issue however is the voltage difference between the positive supply (L+) and the data line (CQ). Without TVS3 this difference could rise to twice the supply level. At the much lower TVS about lower TVS breakdown threshold however, TVS3 conducts and the voltage difference is limited to the TVS clamping voltage.

## 11 Power Supply Recommendations

The SN65HVD101 and SN65HVD102 transceivers are designed to operate from a 24 V nominal supply at L+, which can vary by +6 V and -15 V from the nominal value to remain within the device recommended supply voltage range of 9 V to 30 V. This supply should be buffered with at least a 1  $\mu$ F/60V ceramic capacitor placed close to the device pin.



## 12 Layout

## 12.1 Layout Guidelines

- Use a 4-layer board with Layer 1 (top layer) for control signals, Layer 2 as Power Ground Layer for L— and GND), Layer 3 for the 24 V supply plane (L+), and Layer 4 for the regulated output supply (V<sub>CC OUT</sub>).
- Use entire planes for L+, V<sub>CC\_OUT</sub>, and L- and GND to assure minimum inductance during fast load or transient current changes.
- The L+ terminal must be buffered to ground with a low-ESR ceramic bypass-capacitor. The recommended capacitor value is 1  $\mu$ F to 4.7  $\mu$ F. The capacitor must have a voltage rating of 50 V minimum and a X5R or X7R dielectric.
- The optimum placement is closest to the transceiver's L+ and L- terminals to reduce supply drops during large supply current loads. See Figure 19 for a PCB layout example
- Place TVS diode close to the connector to prevent the transient energy from entering the circuitry.
- Use two vias when connecting TVS diodes or capacitors to the L- and L+ planes to maintain low inductance during fast load or transient current changes.
- Connect all open-drain control outputs and the receiver output via 10 kΩ pull-up resistors to the V<sub>CC\_OUT</sub> plane to provide a defined voltage potential to the system controller inputs when the outputs are high-impedance.
- Connect the transceiver enable pin via a 10 kΩ pull-down resistor to ground, to assure the driver output is disabled during power-up.
- Connect V<sub>CC SET</sub> directly to ground to make V<sub>CC OUT</sub> = 3.3 V, or leave it open to make V<sub>CC OUT</sub> = 5 V.
- Connect V<sub>CC IN</sub> directly to V<sub>CC OUT</sub> to assure proper voltage regulation.
- Buffer the regulated output voltage at  $V_{CC\_OUT}$  to ground with a low-ESR,  $3.3\mu F$ , ceramic bypass-capacitor. The capacitor should have a voltage rating of 10 V minimum and a X5R or X7R dielectric.

## 12.2 Layout Example



Figure 19. Layout Example



## 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 12. Related Links

| PARTS      | PRODUCT FOLDER | ODDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|------------|----------------|------------|---------------------|---------------------|---------------------|--|
| SN65HVD101 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| SN65HVD102 | Click here     | Click here | Click here          | Click here          | Click here          |  |

## 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| SN65HVD101RGBR        | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD101       |
| SN65HVD101RGBR.A      | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD101       |
| SN65HVD101RGBR.B      | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD101       |
| SN65HVD101RGBT        | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD101       |
| SN65HVD101RGBT.A      | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD101       |
| SN65HVD101RGBT.B      | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD101       |
| SN65HVD102RGBR        | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD102       |
| SN65HVD102RGBR.A      | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD102       |
| SN65HVD102RGBR.B      | Active | Production    | VQFN (RGB)   20 | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 105   | HVD102       |
| SN65HVD102RGBT        | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD102       |
| SN65HVD102RGBT.A      | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD102       |
| SN65HVD102RGBT.B      | Active | Production    | VQFN (RGB)   20 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD102       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD101RGBR | VQFN            | RGB                | 20 | 1000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD101RGBT | VQFN            | RGB                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD102RGBR | VQFN            | RGB                | 20 | 1000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD102RGBT | VQFN            | RGB                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com 20-Apr-2023



#### \*All dimensions are nominal

| 7 til dilliololololo di o liolililai |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65HVD101RGBR                       | VQFN         | RGB             | 20   | 1000 | 346.0       | 346.0      | 33.0        |
| SN65HVD101RGBT                       | VQFN         | RGB             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| SN65HVD102RGBR                       | VQFN         | RGB             | 20   | 1000 | 346.0       | 346.0      | 33.0        |
| SN65HVD102RGBT                       | VQFN         | RGB             | 20   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.

  The Pin 1 identifiers are either a molded, marked, or metal feature.



# RGB (R-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View
Exposed Thermal Pad Dimensions

4210242/C 05/12

NOTE: All linear dimensions are in millimeters



# RGB (R-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated