











SN55HVD233-SEP

SLLSF98-DECEMBER 2018

# SN55HVD233-SEP 3.3-V Radiation Hardened CAN Transceiver in Space Enhanced Plastic

#### **Features**

- VID V62/18617
- Radiation Hardened
  - Single Event Latch-up (SEL) Immune to 43 MeV-cm<sup>2</sup>/mg at 125°C
  - ELDRS Free to 30 krad(Si)
  - Total Ionizing Dose (TID) RLAT for Every Wafer Lot up to 20 krad(Si)
- Space Enhanced Plastic
  - Controlled Baseline
  - Gold Wire
  - NiPdAu Lead Finish
  - One Assembly and Test Site
  - One Fabrication Site
  - Available in Military (–55°C to 125°C) Temperature Range
  - Extended Product Life Cycle
  - Extended Product-Change Notification
  - Product Traceability
  - Enhanced Mold Compound for Low Outgassing
- Compatible With ISO 11898-2
- Bus Pins Fault Protection Exceeds ±16 V
- Bus Pins ESD Protection Exceeds ±14-kV HBM
- Data Rates up to 1 Mbps
- Extended -7-V to 12-V Common Mode Range
- High-Input Impedance Allows for 120 Nodes
- LVTTL I/Os are 5-V Tolerant
- Adjustable Driver Transition Times for Improved Signal Quality
- Unpowered Node Does Not Disturb the Bus
- Low-Current Standby Mode, 200-µA Typical
- Loopback for Diagnostic Functions
- Thermal Shutdown Protection
- Power Up and Power Down With Glitch-Free Bus Inputs and Outputs
  - High-Input Impedance With Low V<sub>CC</sub>
  - Monolithic Output During Power Cycling

#### 2 Applications

- Supports Low Earth Orbit Space Applications
- Space Data Bus Communication and Control
- Satellite Telemetry and Telecommand for Onboard Data Handling
- CAN Bus Standards Such as CANopen, DeviceNet, CAN Kingdom, ISO 11783, NMEA 2000, SAE J1939

#### 3 Description

The SN55HVD233-SEP is used in applications employing the controller area network (CAN) serial communication physical layer in accordance with the ISO 11898 standard. As a CAN transceiver, the device provides transmit and receive capability between the differential CAN bus and a CAN controller, with signaling rates up to 1 Mbps.

Designed for operation in especially harsh radiation environments, the SN55HVD233-SEP features crosswire, overvoltage, loss of ground protection to ±16 V, and overtemperature (thermal shutdown) protection. This device operates over a wide -7-V to 12-V common mode range. This transceiver is the interface host CAN controller on the between the microprocessor, FPGA, or ASIC, and the differential CAN bus used in satellite applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER       | GRADE       | PACKAGE           |
|-------------------|-------------|-------------------|
| SN55HVD233MDPSEP  | 20 krad(Si) | 8-lead SOIC [D]   |
| SN55HVD233MDTPSEP |             | 6.48 mm × 6.48 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2017, Texas Instruments Incorporated

SLLSF98 – DECEMBER 2018 www.ti.com



## **Table of Contents**

| 1 | Features 1                              |    | 9.1 Overview                                         | 1    |
|---|-----------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications                            |    | 9.2 Functional Block Diagram                         |      |
| 3 | Description                             |    | 9.3 Feature Description                              |      |
| 4 | Revision History2                       |    | 9.4 Device Functional Modes                          | . 18 |
| 5 | Description (continued)                 | 10 | Application and Implementation                       |      |
| 6 | Pin Configuration and Functions 4       |    | 10.1 Application Information                         | . 19 |
| 7 | Specifications                          |    | 10.2 Typical Application                             | . 2  |
| ′ | •                                       | 11 | Power Supply Recommendations                         | 23   |
|   | 7.1 Absolute Maximum Ratings            | 12 | Layout                                               | 23   |
|   | 7.2 ESD Ratings                         |    | 12.1 Layout Guidelines                               |      |
|   | 7.3 Recommended Operating Conditions    |    | 12.2 Layout Example                                  |      |
|   | 7.4 Thermal Information                 | 13 | Device and Documentation Support                     |      |
|   | 7.5 Driver Electrical Characteristics   | 13 | • •                                                  |      |
|   | 7.6 Receiver Electrical Characteristics |    | 13.1 Receiving Notification of Documentation Updates |      |
|   | 7.7 Driver Switching Characteristics 8  |    | 13.2 Community Resources                             |      |
|   | 7.8 Receiver Switching Characteristics  |    | 13.3 Trademarks                                      | . 20 |
|   | 7.9 Device Switching Characteristics    |    | 13.4 Electrostatic Discharge Caution                 | . 20 |
|   | 7.10 Typical Characteristics            |    | 13.5 Glossary                                        | . 2  |
| 8 | Parameter Measurement Information 11    | 14 | Mechanical, Packaging, and Orderable Information     | 2    |
| 9 | Detailed Description 15                 |    |                                                      | _    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| December 2018 | *        | Initial release. |

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated

#### 5 Description (continued)

Modes: The  $R_S$ , pin 8 of the SN55HVD233-SEP, provides for three modes of operation: high-speed, slope control, or low-power standby mode. The user selects the high-speed mode of operation by connecting pin 8 directly to ground, allowing the driver output transistors to switch on and off as fast as possible with no limitation on the rise and fall slope. The user can adjust the rise and fall slope by connecting a resistor to ground at pin 8, because the slope is proportional to the pin's output current. Slope control is implemented with a resistor value of 0  $\Omega$  to achieve a single ended slew rate of approximately 38 V/ $\mu$ s, and up to a value of 50 k $\Omega$  to achieve approximately 4-V/ $\mu$ s slew rate. For more information about slope control, refer to the *Application and Implementation* section.

The SN55HVD233-SEP enters a low-current standby (listen-only) mode during which the driver is switched off and the receiver remains active if a high logic level is applied to pin 8. The local protocol controller reverses this low-current standby mode when it needs to transmit to the bus. For more information on the loopback mode, refer to the *Application Information* section.

Loopback: A logic high on the loopback LBK pin 5 of the SN55HVD233-SEP places the bus output and bus input in a high-impedance state. The remaining circuit remains active and available for driver-to-receiver loopback, self-diagnostic node functions without disturbing the bus.

CAN bus states: The CAN bus has two states during powered operation of the device: dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the D and R pin. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 through the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the D and R pins (see Bus States (Physical Bit Representation) and Simplified Recessive Common Mode Bias and Receiver).

Product Folder Links: SN55HVD233-SEP

# TEXAS INSTRUMENTS

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |     | TYPE   | DESCRIPTION                                                                                                                                                          |
|----------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | ITPE   | DESCRIPTION                                                                                                                                                          |
| D        | 1   | I      | CAN transmit data input (LOW for dominant and HIGH for recessive bus states), also called TXD, driver input.                                                         |
| GND      | 2   | GND    | Ground connection.                                                                                                                                                   |
| $V_{CC}$ | 3   | Supply | Transceiver 3.3-V supply voltage.                                                                                                                                    |
| R        | 4   | 0      | CAN receive data output (LOW for dominant and HIGH for recessive bus states), also called RXD, receiver output.                                                      |
| LBK      | 5   | I      | Loopback mode input pin.                                                                                                                                             |
| CANL     | 6   | I/O    | Low-level CAN bus line.                                                                                                                                              |
| CANH     | 7   | I/O    | High-level CAN bus line.                                                                                                                                             |
| RS       | 8   | I      | Mode select pin:<br>Tie to GND = high-speed mode,<br>Strong pullup to $V_{CC}$ = low power mode,<br>$0-\Omega$ to $50-k\Omega$ pulldown to GND = slope control mode. |

Submit Documentation Feedback

# 7 Specifications

www.ti.com

#### 7.1 Absolute Maximum Ratings

over operating junction temperature unless otherwise noted (1)(2)

|                  |                                                                                     | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                                                      | -0.3 | 7   | V    |
|                  | Voltage at any bus pin (CANH or CANL)                                               | -16  | 16  | V    |
|                  | Voltage input, transient pulse, CANH and CANL, through 100 $\Omega$ (see Figure 18) | -100 | 100 | V    |
| VI               | Input voltage, (D, RS, LBK)                                                         | -0.5 | 7   | V    |
| Vo               | Output voltage, (R)                                                                 | -0.5 | 7   | V    |
| Io               | Receiver output current                                                             | -10  | 10  | mA   |
| TJ               | Operating junction temperature                                                      |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                                 | -65  | 150 | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                                  |                                                                           |                                                             |                    | VALUE | UNIT |
|----------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic | ostatic Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | CANH, CANL, and GND                                         | ±14000             |       |      |
|                                  | discharge                                                                 | Human-body model (HBM), per ANSI/ESDA/JEDEC 33-001          | Other pins         | ±4000 | V    |
|                                  |                                                                           | Charged-device model (CDM), per JEDEC specification JESD22- | C101, all pins (2) | ±500  |      |

 <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
 (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

|                 |                                                   |          | MIN                  | NOM MAX | UNIT |
|-----------------|---------------------------------------------------|----------|----------------------|---------|------|
| $V_{CC}$        | Supply voltage                                    |          | 3                    | 3.6     | V    |
|                 | oltage at any bus pin (separately or common mode) |          | <b>-7</b>            | 12      | V    |
| $V_{IH}$        | High-level input voltage                          | D, LBK   | 2                    | 5.5     | V    |
| $V_{IL}$        | Low-level input voltage                           | D, LBK   | 0                    | 0.8     | V    |
| $V_{ID}$        | Differential input voltage                        |          | -6                   | 6       | V    |
|                 | Resistance from RS to ground for slope control    |          | 0                    | 50      | kΩ   |
| $V_{I(RS)}$     | Input voltage at RS for standby                   |          | 0.75 V <sub>CC</sub> | 5.5     | V    |
|                 | Lligh lovel output ourrent                        | Driver   | -50                  |         | A    |
| I <sub>OH</sub> | High-level output current                         | Receiver | -10                  |         | mA   |
|                 | Lour lough output ourrent                         | Driver   |                      | 50      | A    |
| I <sub>OL</sub> | Low-level output current                          | Receiver |                      | 10      | mA   |
| $T_{J}$         | Operating junction temperature                    | (1)      | <b>-</b> 55          | 125     | °C   |

<sup>(1)</sup> Maximum junction temperature operation is allowed as long as the device maximum junction temperature is not exceeded.

Product Folder Links: SN55HVD233-SEP

All voltage values, except differential I/O bus voltages, are with respect to network ground pin.



# NSTRUMENTS

#### 7.4 Thermal Information

|                      |                                              | SN55HVD233-SEP |      |
|----------------------|----------------------------------------------|----------------|------|
|                      | THERMAL METRIC <sup>(1)(2)</sup>             | D (SOIC)       | UNIT |
|                      |                                              | 8 PINS         |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 112.6          | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 47.1           | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 57.2           | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 7.4            | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 56.2           | °C/W |

Product Folder Links: SN55HVD233-SEP

 <sup>(1)</sup> All values except R<sub>0JC</sub> were taken on a JEDEC-51 standard High-K PCB using a nominal lead form. Differences in lead form, component density, or PCB design can affect these values.
 (2) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.

#### 7.5 Driver Electrical Characteristics

At  $T_A = -55$ °C to 125°C, unless otherwise noted.

|                     | PARAMETER                               |           | TEST CONDITIONS                                                                      | MIN  | TYP <sup>(1)</sup> | MAX      | UNIT |
|---------------------|-----------------------------------------|-----------|--------------------------------------------------------------------------------------|------|--------------------|----------|------|
| V                   | Bus output voltage                      | CANH      | V 0VV 0V con Figure 12 and Figure 12                                                 | 2.4  |                    | $V_{CC}$ | V    |
| $V_{O(D)}$          | (dominant)                              | CANL      | $V_{(D)} = 0 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ see Figure 12 and Figure 13}$ | 0.5  |                    | 1.25     | V    |
| V                   | Bus output voltage                      | CANH      | V 2VV 0V occ Figure 12 and Figure 12                                                 |      | 2.3                |          | V    |
| Vo                  | (recessive)                             | CANL      | $V_{(D)} = 3 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ see Figure 12 and Figure 13}$ |      | 2.3                |          | V    |
| V                   | Differential output voltag              | е         | $V_{(D)} = 0 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ see Figure 12 and Figure 13}$ | 1.5  | 2                  | 3        | V    |
| $V_{OD(D)}$         | (dominant)                              |           | $V_{(D)} = 0 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ see Figure 13 and Figure 14}$ | 1.2  | 2                  | 3        | V    |
| V                   | Differential output voltag              | е         | $V_{(D)} = 3 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ see Figure 12 and Figure 13}$ | -120 |                    | 12       | mV   |
| $V_{OD}$            | (recessive)                             |           | $V_{(D)} = 3 \text{ V}, V_{(RS)} = 0 \text{ V}, \text{ no load}$                     | -0.5 |                    | 0.05     | V    |
| V <sub>OC(pp)</sub> | Peak-to-peak common-mode output voltage |           | See Figure 20                                                                        |      | 1                  |          | V    |
| I <sub>IH</sub>     | High-level input current                | D, LBK    | V <sub>(D)</sub> = 2 V                                                               | -30  |                    | 30       | μΑ   |
| $I_{\rm IL}$        | Low-level input current                 | D, LBK    | $V_{(D)} = 0.8 \text{ V}$                                                            | -30  |                    | 30       | μΑ   |
|                     |                                         |           | $V_{(CANH)} = -7 \text{ V, CANL open, see Figure 23}$                                | -250 |                    |          |      |
|                     | Chart aircuit autaut aurra              | nt.       | V <sub>(CANH)</sub> = 12 V, CANL open, see Figure 23                                 |      |                    | 1        | mA   |
| I <sub>OS</sub>     | Short-circuit output curre              | ;11L      | $V_{(CANL)} = -7 \text{ V, CANH open, see Figure 23}$                                | -1   |                    |          | ША   |
|                     |                                         |           | V <sub>(CANL)</sub> = 12 V, CANH open, see Figure 23                                 |      |                    | 250      |      |
| Co                  | Output capacitance                      |           | See receiver input capacitance                                                       |      |                    |          |      |
| I <sub>IRS(s)</sub> | RS input current for standby            |           | $V_{(RS)} = 0.75 V_{CC}$                                                             | -10  |                    |          | μΑ   |
|                     |                                         | Standby   | $V_{(RS)} = V_{CC}, V_{(D)} = V_{CC}, V_{(LBK)} = 0 V$                               |      | 200                | 700      | μΑ   |
| $I_{CC}$            | Supply current                          | Dominant  | $V_{(D)} = 0 \text{ V, no load, } V_{(LBK)} = 0 \text{ V, RS} = 0 \text{ V}$         |      |                    | 6        | m Λ  |
|                     |                                         | Recessive | $V_{(D)} = V_{CC}$ , no load, $V_{(LBK)} = 0 \text{ V}$ , $V_{(RS)} = 0 \text{ V}$   |      |                    | 6        | mA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

# 7.6 Receiver Electrical Characteristics

At  $T_A = -55$ °C to 125°C, unless otherwise noted.

|                 | PARAME                                                                                                                                           | TER                                                                    | TEST COM                                                                                                    | NDITIONS                                                             | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|--------------------|-----|------|
| $V_{IT+}$       | Positive-going inpu                                                                                                                              | ut threshold voltage                                                   |                                                                                                             |                                                                      |      | 750                | 900 | mV   |
| $V_{IT-}$       | Negative-going inp                                                                                                                               | out threshold voltage                                                  | V <sub>(LBK)</sub> = 0 V, see Table 1                                                                       |                                                                      | 500  | 650                |     | mV   |
| $V_{hys}$       | Hysteresis voltage                                                                                                                               | $(V_{IT+} - V_{IT-})$                                                  |                                                                                                             |                                                                      |      | 100                |     | mV   |
| $V_{OH}$        | High-level output v                                                                                                                              | oltage .                                                               | $I_O = -4$ mA, see Figure 17                                                                                |                                                                      | 2.4  |                    |     | V    |
| $V_{OL}$        | Low-level output v                                                                                                                               | oltage                                                                 | I <sub>O</sub> = 4 mA, see Figure 17                                                                        |                                                                      |      |                    | 0.4 | V    |
|                 |                                                                                                                                                  |                                                                        | $V_{(CANH)}$ or $V_{(CANL)} = 12 \text{ V}$                                                                 |                                                                      | 150  |                    | 500 |      |
|                 |                                                                                                                                                  | $V_{(CANH)}$ or $V_{(CANL)} = 12 \text{ V},$<br>$V_{CC} = 0 \text{ V}$ | Other bus pin = 0 V,<br>$V_{(D)} = 3 V$ ,<br>$V_{(LBK)} = 0 V$ ,<br>$V_{(RS)} = 0 V$                        | 150                                                                  |      | 600                | μА  |      |
| I <sub>I</sub>  | Bus input current                                                                                                                                |                                                                        |                                                                                                             | CANH or CANL = -7 V                                                  | -610 |                    |     | -100 |
|                 |                                                                                                                                                  |                                                                        |                                                                                                             | CANH or CANL = $-7 \text{ V}$ , $\text{V}_{\text{CC}} = 0 \text{ V}$ | -450 |                    |     | -100 |
| Cı              | Input capacitance (CANH or CANL) Pin-to-ground, $V_I = 0.4 \sin(4E6\pi t) + 0.5 \text{ V}$ , $V_{(D)} = 3 \text{ V}$ , $V_{(LBK)} = 0 \text{ V}$ |                                                                        | E6πt) + 0.5 V,                                                                                              |                                                                      | 40   |                    | pF  |      |
| C <sub>ID</sub> |                                                                                                                                                  |                                                                        | Pin-to-pin, $V_I = 0.4 \sin(4E6\pi t) + 0.5 \text{ V},$<br>$V_{(D)} = 3 \text{ V}, V_{(LBK)} = 0 \text{ V}$ |                                                                      |      | 20                 |     | pF   |
| $R_{\text{ID}}$ | Differential input re                                                                                                                            | esistance                                                              | V 2VV 0V                                                                                                    |                                                                      | 40   |                    | 105 | kΩ   |
| R <sub>IN</sub> | Input resistance (C                                                                                                                              | CANH or CANL)                                                          | $V_{(D)} = 3 \text{ V}, V_{(LBK)} = 0 \text{ V}$                                                            |                                                                      | 20   |                    | 55  | kΩ   |
|                 |                                                                                                                                                  | Standby                                                                | $V_{(RS)} = V_{CC}, V_{(D)} = V_{CC}, V_{(L)}$                                                              | <sub>BK)</sub> = 0 V                                                 |      | 200                | 700 | μΑ   |
| I <sub>CC</sub> | Supply current                                                                                                                                   | Dominant                                                               | $V_{(D)} = 0 \text{ V, no load, } V_{(RS)} = 0$                                                             | 0 V, V <sub>(LBK)</sub> = 0 V                                        |      |                    | 6   | mA   |
|                 | Recessive                                                                                                                                        | Recessive                                                              | $V_{(D)} = V_{CC}$ , no load, $V_{(RS)} =$                                                                  | 0 V, V <sub>(LBK)</sub> = 0 V                                        |      |                    | 6   | mA   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.



#### MOTIONEIVIS

#### 7.7 Driver Switching Characteristics

At  $T_A = -55$ °C to 125°C, unless otherwise noted.

|                    | PARAMETER                                           | TEST CONDITIONS                               | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------|-----------------------------------------------------|-----------------------------------------------|-----|--------------------|------|------|
|                    |                                                     | V <sub>(RS)</sub> = 0 V, see Figure 15        |     | 35                 | 85   |      |
| t <sub>PLH</sub>   | Propagation delay time,<br>low-to-high-level output | RS with 10 $k\Omega$ to ground, see Figure 15 |     | 70                 | 125  | ns   |
|                    | ion to riight level ediput                          | RS with 50 $k\Omega$ to ground, see Figure 15 |     | 500                | 870  |      |
|                    |                                                     | V <sub>(RS)</sub> = 0 V, see Figure 15        |     | 70                 | 120  |      |
| t <sub>PHL</sub>   | Propagation delay time,<br>high-to-low-level output | RS with 10 $k\Omega$ to ground, see Figure 15 |     | 130                | 180  | ns   |
|                    |                                                     | RS with 50 $k\Omega$ to ground, see Figure 15 |     | 870                | 1200 |      |
|                    |                                                     | V <sub>(RS)</sub> = 0 V, see Figure 15        |     | 35                 |      |      |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | RS with 10 $k\Omega$ to ground, see Figure 15 |     | 60                 |      | ns   |
|                    |                                                     | RS with 50 $k\Omega$ to ground, see Figure 15 |     | 370                |      |      |
| t <sub>r</sub>     | Differential output signal rise time                | V 0 V 000 Figure 15                           | 20  |                    | 70   | ns   |
| t <sub>f</sub>     | Differential output signal fall time                | V <sub>(RS)</sub> = 0 V, see Figure 15        | 20  |                    | 70   | ns   |
| t <sub>r</sub>     | Differential output signal rise time                | DC with 10 kO to ground and Figure 15         | 30  |                    | 135  | ns   |
| t <sub>f</sub>     | Differential output signal fall time                | RS with 10 kΩ to ground, see Figure 15        | 30  |                    | 135  | ns   |
| t <sub>r</sub>     | Differential output signal rise time                | DC with 50 k0 to arround and Figure 45        | 350 |                    | 1400 | ns   |
| t <sub>f</sub>     | Differential output signal fall time                | RS with 50 kΩ to ground, see Figure 15        | 350 |                    | 1400 | ns   |
| t <sub>en(s)</sub> | Enable time from standby to dominant                | See Figure 19                                 |     | 0.6                | 1.5  | μs   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

#### 7.8 Receiver Switching Characteristics

At  $T_A = -55$ °C to 125°C, unless otherwise noted.

|                    | PARAMETER                                           | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|-----------------------------------------------------|-----------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output    |                 |     | 35                 | 105 | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output    |                 |     | 35                 | 105 | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | See Figure 17   |     | 7                  |     | ns   |
| t <sub>r</sub>     | Output signal rise time                             |                 |     | 2                  |     | ns   |
| t <sub>f</sub>     | Output signal fall time                             |                 |     | 2                  |     | ns   |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

### 7.9 Device Switching Characteristics

At  $T_A = -55$ °C to 125°C, unless otherwise noted.

|                      | PARAMETER                                                                | TEST CONDITIONS                                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------|--------------------------------------------------------------------------|--------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>(LBK)</sub>   | Loopback delay, driver input to receiver output                          | See Figure 22                                          |     | 7.5                |     | ns   |
|                      |                                                                          | V <sub>(RS)</sub> at 0 V, see Figure 21                |     |                    | 215 |      |
| t <sub>(loop1)</sub> | Total loop delay, driver input to receiver output, recessive to dominant | $V_{(RS)}$ with 10 k $\Omega$ to ground, see Figure 21 |     | 105                | 225 | ns   |
|                      |                                                                          | $V_{(RS)}$ with 50 k $\Omega$ to ground, see Figure 21 |     | 500                | 800 |      |
|                      |                                                                          | V <sub>(RS)</sub> at 0 V, see Figure 21                |     | 70                 | 215 |      |
| t <sub>(loop2)</sub> | Total loop delay, driver input to receiver output, dominant to recessive | $V_{(RS)}$ with 10 k $\Omega$ to ground, see Figure 21 |     | 105                | 225 | ns   |
|                      | 53.p.s., 35                                                              | $V_{(RS)}$ with 50 k $\Omega$ to ground, see Figure 21 |     | 500                | 800 |      |

<sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply.

Product Folder Links: SN55HVD233-SEP

# 7.10 Typical Characteristics



#### TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Figure 7. Receiver Low-To-High Propagation Delay vs
Temperature



Figure 8. Receiver High-To-Low Propagation Delay vs
Temperature



Figure 9. Driver Low-To-High Propagation Delay vs
Temperature



Figure 10. Driver High-To-Low Propagation Delay vs
Temperature



Figure 11. Driver Output Current vs Supply Voltage



#### 8 Parameter Measurement Information



Figure 12. Driver Voltage, Current, and Test Definition



Figure 13. Bus Logic State Voltage Definitions



Figure 14. Driver V<sub>OD</sub>



- A. The input pulse is supplied by a generator having the following characteristics:
  - Pulse repetition rate (PRR) ≤ 125 kHz, 50% duty cycle
  - t<sub>r</sub> ≤ 6 ns
  - t<sub>f</sub> ≤ 6 ns
  - $Z_O = 50 \Omega$
- B.  $C_L$  includes fixture and instrumentation capacitance.

Figure 15. Driver Test Circuit and Voltage Waveforms

Copyright © 2018, Texas Instruments Incorporated

#### **Parameter Measurement Information (continued)**



Figure 16. Receiver Voltage and Current Definitions



- A. The input pulse is supplied by a generator having the following characteristics:
  - PRR ≤ 125 kHz, 50% duty cycle
  - t<sub>r</sub> ≤ 6 ns
  - t<sub>f</sub> ≤ 6 ns
  - $Z_O = 50 \Omega$
- B. C<sub>L</sub> includes fixture and instrumentation capacitance.

Figure 17. Receiver Test Circuit and Voltage Waveforms

OUTPUT **INPUT MEASURED** R **V<sub>CANH</sub>** VCANL |V<sub>ID</sub>| -7 V L -6.1 V 900 mV 12 V 11.1 V 900 mV L  $V_{OL}$ -1 V -7 V 6 V 6 V 12 V 6 V L -7 V Н -6.5 V 500 mV 12 V 11.5 V Н 500 mV -7 V 6 V -1 V Н  $V_{OH}$ 6 V 12 V Н 6 V Χ Open Open Н

Table 1. Differential Input Voltage Threshold Test



NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified.

Figure 18. Test Circuit, Transient Overvoltage Test

12





Copyright © 2017, Texas Instruments Incorporated

NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:

- t<sub>r</sub> or t<sub>f</sub> ≤ 6 ns
- PRR = 125 kHz, 50% duty cycle

Figure 19.  $T_{en(s)}$  Test Circuit and Voltage Waveforms



NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:

- t<sub>r</sub> or t<sub>f</sub> ≤ 6 ns
- PRR = 125 kHz, 50% duty cycle

Figure 20. V<sub>OC(pp)</sub> Test Circuit and Voltage Waveforms



Figure 21. T<sub>(loop)</sub> Test Circuit and Voltage Waveforms

Copyright © 2018, Texas Instruments Incorporated





Figure 22. T<sub>(LBK)</sub> Test Circuit and Voltage Waveforms



Figure 23. I<sub>OS</sub> Test Circuit and Waveforms



The R Output State Does Not Change During Application of the Input Waveform.

|    |        | V <sub>ID</sub> | R1   | R2           |          |      |
|----|--------|-----------------|------|--------------|----------|------|
|    |        | 500 mV          | 50 Ω | <b>280</b> Ω |          |      |
|    |        | 900 mV          | 50 Ω | 130 Ω        | ľ        |      |
| Vı | $\cap$ |                 |      |              |          | 12 V |
|    |        | U U             | U (  | <i>/ U</i>   | <u> </u> | -7 V |

NOTE: All input pulses are supplied by a generator with  $f \le 1.5$  MHz.

Figure 24. Common-Mode Voltage Rejection

Submit Documentation Feedback

#### 9 Detailed Description

#### 9.1 Overview

The SN55HVD233-SEP is used in applications employing the CAN serial communication physical layer in accordance with the ISO 11898 standard. As a CAN transceiver, the device provides transmit and receive capability between the differential CAN bus and a CAN controller, with signaling rates up to 1 Mbps.

Designed for operation in especially harsh environments, the SN55HVD233-SEP features cross-wire, overvoltage, and loss of ground protection to ±16 V, overtemperature (thermal shutdown) protection, and common-mode transient protection of ±100 V. This device operates over a wide –7-V to 12-V common mode range. This transceiver is the interface between the host CAN controller on the microprocessor, FPGA, or ASIC; and the differential CAN bus used in satellite applications.

#### 9.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

#### 9.3 Feature Description

#### 9.3.1 Modes

The R<sub>S</sub>, pin 8 of the SN55HVD233-SEP, provides for three modes of operation: high-speed, slope control, or low-power standby mode. The user selects the high-speed mode of operation by connecting pin 8 directly to ground, allowing the driver output transistors to switch on and off as fast as possible with no limitation on the rise and fall slope. The user can adjust the rise and fall slope by connecting a resistor to ground at pin 8, because the slope is proportional to the pin's output current. Slope control is implemented with a resistor value of 0  $\Omega$  to achieve a single ended slew rate of approximately 38-V/ $\mu$ s, and up to a value of 50 k $\Omega$  to achieve approximately 4-V/ $\mu$ s slew rate. For more information about slope control, refer to *Application and Implementation* section.

The SN55HVD233-SEP enters a low-current standby (listen-only) mode during which the driver is switched off and the receiver remains active if a high logic level is applied to pin 8. The local protocol controller reverses this low-current standby mode when it needs to transmit to the bus.

Copyright © 2018, Texas Instruments Incorporated

SLLSF98 – DECEMBER 2018 www.ti.com

# TEXAS INSTRUMENTS

#### Feature Description (continued)

#### 9.3.2 Loopback

A logic high on the loopback LBK pin 5 of the SN55HVD233-SEP places the bus output and bus input in a high-impedance state. The remaining circuit remains active and available for driver-to-receiver loopback, self-diagnostic node functions without disturbing the bus. For more information on the loopback mode, refer to the *Application Information* section.

#### 9.3.3 CAN Bus States

The CAN bus has two states during powered operation of the device: dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the D and R pin. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 through the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the D and R pins (see Figure 25 and Figure 26).



Figure 25. Bus States (Physical Bit Representation)



Figure 26. Simplified Recessive Common Mode Bias and Receiver

#### 9.3.4 ISO 11898 Compliance of SN55HVD233-SEP

#### 9.3.4.1 Introduction

Many users value the low-power consumption of operating their CAN transceivers from a 3.3-V supply. However, some users are concerned about the interoperability with 5-V supplied transceivers on the same bus. This report analyzes this situation to address those concerns.

Submit Documentation Feedback

# **Feature Description (continued)**

#### 9.3.4.2 Differential Signal

CAN is a differential bus where complementary signals are sent over two wires and the voltage difference between the two wires defines the logical state of the bus. The differential CAN receiver monitors this voltage difference and outputs the bus state with a single-ended output signal.



Figure 27. Typical SN55HVD233-SEP Differential Output Voltage Waveform

The CAN driver creates the difference in voltage between CANH and CANL in the dominant state. The dominant differential output of the SN55HVD233-SEP is greater than 1.5 V and less than 3 V across a  $60-\Omega$  load. The minimum required by ISO 11898 is 1.5 V and maximum is 3 V. These are the same limiting values for 5-V supplied CAN transceivers. The bus termination resistors drive the recessive bus state and not the CAN driver.

A CAN receiver is required to output a recessive state with less than 500 mV and a dominant state with more than 900-mV difference voltage on its bus inputs. The CAN receiver must do this with common-mode input voltages from -2 V to 7 V. The SN55HVD233-SEP receiver meets these same input specifications as 5-V supplied receivers.

#### 9.3.4.2.1 Common-Mode Signal

A common-mode signal is an average voltage of the two signal wires that the differential receiver rejects. The common-mode signal comes from the CAN driver, ground noise, and coupled bus noise. The supply voltage of the CAN transceiver has nothing to do with noise. The SN55HVD233-SEP driver lowers the common-mode output in a dominant bit by a couple hundred millivolts from that of most 5-V drivers. While this does not fully comply with ISO 11898, this small variation in the driver common-mode output is rejected by differential receivers and does not effect data, signal noise margins, or error rates.

#### 9.3.4.3 Interoperability of 3.3-V CAN in 5-V CAN Systems

The 3.3-V supplied CAN transceivers are electrically interchangeable with 5-V CAN transceivers. The differential output is the same. The recessive common mode output is the same. The dominant common mode output voltage is a couple hundred millivolts lower than 5-V supplied drivers, while the receivers exhibit identical specifications as 5-V devices.

To help ensure the widest interoperability possible, the SN55HVD233-SEP successfully passed the internationally recognized GIFT ICT conformance and interoperability testing for CAN transceivers. Electrical interoperability does not always assure interchangeability, however. Most implementers of CAN buses recognize that ISO 11898 does not sufficiently specify the electrical layer and that strict standard compliance alone does not ensure full interchangeability. Interchangeability is ensured with thorough equipment testing.

Copyright © 2018, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

www.ti.com

#### **Feature Description (continued)**

#### 9.3.5 Thermal Shutdown

If the junction temperature of the device exceeds the thermal shutdown threshold, the device turns off the CAN driver circuits thus blocking the D pin to bus transmission path. The shutdown condition is cleared when the junction temperature drops below the thermal shutdown temperature of the device. The CAN bus pins are high-impedance biased to recessive level during a thermal shutdown, and the receiver-to-R pin path remains operational.

#### 9.4 Device Functional Modes

Table 2. Driver I/O

| DRIVER <sup>(1)</sup> |           |                        |         |      |           |  |  |  |  |
|-----------------------|-----------|------------------------|---------|------|-----------|--|--|--|--|
|                       | INPUTS    |                        | OUTPUTS |      |           |  |  |  |  |
| D                     | LBK       | RS                     | CANH    | CANL | BUS STATE |  |  |  |  |
| X                     | X         | > 0.75 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |  |  |
| L                     | L or open | < 0.22.1/              | Н       | L    | Dominant  |  |  |  |  |
| H or open             | X         | ≤ 0.33 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |  |  |
| Х                     | Н         | ≤ 0.33 V <sub>CC</sub> | Z       | Z    | Recessive |  |  |  |  |

<sup>(1)</sup> H = High level; L = Low level; Z = High impedance; X = Irrelevant

Table 3. Receiver I/O

| RECEIVER <sup>(1)</sup> |                                                        |           |   |  |  |  |  |  |
|-------------------------|--------------------------------------------------------|-----------|---|--|--|--|--|--|
|                         | OUTPUT                                                 |           |   |  |  |  |  |  |
| BUS STATE               | $V_{ID} = V_{(CANH)} - V_{(CANL)}$                     | D         | R |  |  |  |  |  |
| Dominant                | V <sub>ID</sub> ≥ 0.9 V                                | X         | L |  |  |  |  |  |
| Recessive               | V <sub>ID</sub> ≤ 0.5 V or open                        | H or open | Н |  |  |  |  |  |
| ?                       | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ | H or open | ? |  |  |  |  |  |
| Dominant                | V <sub>ID</sub> ≥ 0.9 V                                | X         | L |  |  |  |  |  |
| Recessive               | V <sub>ID</sub> ≤ 0.5 V or open                        | Н         | Н |  |  |  |  |  |
| Recessive               | V <sub>ID</sub> ≤ 0.5 V or open                        | L         | L |  |  |  |  |  |
| ?                       | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$ | L         | L |  |  |  |  |  |

(1) H = High level; L = Low level; Z = High impedance; X = Irrelevant; ? = Indeterminate

Submit Documentation Feedback

#### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

#### 10.1.1 Diagnostic Loopback

The diagnostic loopback or internal loopback function of the SN55HVD233-SEP is enabled with a high-level input on pin 7, LBK. This mode disables the driver output while keeping the bus pins biased to the recessive state. This mode also redirects the D data input (transmit data) through logic to the received data output (R), thus creating an internal loopback of the transmit-to-receive data path. This mimics the loopback that occurs normally with a CAN transceiver because the receiver loops back the driven output to the R (receive data) pin. This mode allows the host microprocessor to input and read back a bit sequence or CAN messages to perform diagnostic routines without disturbing the CAN bus. Figure 33 shows a typical CAN bus application.

If the LBK pin is not used, it may be tied to ground (GND). However, it is pulled low internally (defaults to a low-level input) and may be left open if not in use.

Product Folder Links: SN55HVD233-SEP

opyright © 2016, Texas instruments incorporated

# **Application Information (continued)**



Copyright © 2017, Texas Instruments Incorporated

Figure 28. Equivalent Input and Output Schematic Diagrams

#### 10.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

Figure 29. Typical Application Schematic

#### 10.2.1 Design Requirements

The High-Speed ISO 11898 Standard specifications are given for a maximum signaling rate of 1 Mbps with a bus length of 40 m and a maximum of 30 nodes. It also recommends a maximum unterminated stub length of 0.3 m. The cable is specified to be a shielded or unshielded twisted-pair with a 120- $\Omega$  characteristic impedance (ZO). The standard defines a single line of twisted-pair cable with the network topology as shown in Figure 29. It is terminated at both ends with 120- $\Omega$  resistors, which match the characteristic impedance of the line to prevent signal reflections. According to ISO 11898, placing RL on a node should be avoided because the bus lines lose termination if the node is disconnected from the bus.

#### 10.2.2 Detailed Design Procedure

 BUS LENGTH (m)
 SIGNALING RATE (Mbps)

 40
 1

 100
 0.5

 200
 0.25

 500
 0.1

 1000
 0.05

Table 4. Suggested Cable Length vs Signaling Rate

Basically, the maximum bus length is determined by, or rather is a trade-off with the selected signaling rate as listed in Table 4.

A signaling rate decreases as transmission distance increases. While steady-state losses may become a factor at the longest transmission distances, the major factors limiting signaling rate as distance is increased are time varying. Cable bandwidth limitations, which degrade the signal transition time and introduce inter-symbol interference (ISI), are primary factors reducing the achievable signaling rate when transmission distance is increased.

For a CAN bus, the signaling rate is also determined from the total system delay – down and back between the two most distant nodes of a system and the sum of the delays into and out of the nodes on a bus with the typical 5-ns/m prop delay of a twisted-pair cable. Also, consideration must be given the signal amplitude loss due to resistance of the cable and the input resistance of the transceivers. Under strict analysis, skin effects, proximity to other circuitry, dielectric loss, and radiation loss effects all act to influence the primary line parameters and degrade the signal.

A conservative rule of thumb for bus lengths over 100 m is derived from the product of the signaling rate in Mbps and the bus length in m, which should be less than or equal to 50.

SLLSF98 – DECEMBER 2018 www.ti.com



Signaling Rate (Mbps)  $\times$  Bus Length (m)  $\leq$  50. Operation at extreme temperatures should employ additional conservatism.

#### 10.2.2.1 Slope Control

Adjust the rise and fall slope of the SN55HVD233-SEP driver output by connecting a resistor from the RS (pin 8) to ground (GND), or to a low-level input voltage as shown in Figure 30.

The slope of the driver output signal is proportional to the pin's output current. This slope control is implemented with an external resistor value ranging from 0  $\Omega$  to achieve a  $\approx$ 38-V/ $\mu$ s single ended slew rate, and up to 50 k $\Omega$  to achieve a  $\approx$ 4-V/ $\mu$ s slew rate as displayed in Figure 31. Figure 32 shows typical driver output waveforms with slope control.



Figure 30. Slope Control/Standby Connection to a DSP

#### 10.2.2.2 Standby

If a high-level input (>  $0.75~V_{CC}$ ) is applied to RS (pin 8), the circuit enters a low-current, listen-only standby mode during which the driver is switched off and the receiver remains active. The local controller can reverse this low-power standby mode when the rising edge of a dominant state (bus differential voltage > 900-mV typical) occurs on the bus.

#### 10.2.3 Application Curves



Submit Documentation Feedback

#### 11 Power Supply Recommendations

TI recommends to have localized capacitive decoupling near device VCC pin to GND. Values of 4.7  $\mu$ F at VCC pin and 10  $\mu$ F, 1  $\mu$ F, and 0.1  $\mu$ F at supply have tested well on evaluation modules.

#### 12 Layout

#### 12.1 Layout Guidelines

Minimize stub length from node insertion to bus.

#### 12.1.1 Bus Loading, Length, and Number of Nodes

The ISO11898 standard specifies up to 1-Mbps data rate, maximum bus length of 40 m, maximum drop line (stub) length of 0.3 m, and a maximum of 30 nodes. However, with careful network design, the system may have longer cables, longer stub lengths, and many more nodes to a bus. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898 standard. They made system level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, CAN Kingdom, DeviceNet, and NMEA200.

A high number of nodes requires a transceiver with high input impedance and wide common mode range such as the SN55HVD233-SEP CAN. ISO11898-2 specifies the driver differential output with a  $60-\Omega$  load (two  $120-\Omega$  termination resistors in parallel), and the differential output must be greater than 1.5 V. The SN55HVD233-SEP is specified to meet the 1.5-V requirement with a  $60-\Omega$  load, and additionally specified with a differential output voltage minimum of 1.2 V across a common mode range of -2 V to 7 V through a  $330-\Omega$  coupling network. This network represents the bus loading of 120 SN55HVD233-SEP transceivers based on their minimum differential input resistance of 40 k $\Omega$ . Therefore, the SN55HVD233-SEP supports up to 120 transceivers on a single bus segment with margin to the 1.2-V minimum differential input voltage requirement at each node. For CAN network design, margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets, and signal integrity; thus, a practical maximum number of nodes may be lower. Bus length may also be extended beyond the original ISO11898 standard of 40 m by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes, and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. Using this flexibility requires good network design.

#### 12.1.2 CAN Termination

The ISO11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with  $120-\Omega$  characteristic impedance ( $Z_0$ ). Use resistors equal to the characteristic impedance of the line to terminate both ends of the cable to prevent signal reflections. Keep unterminated drop lines (stubs) connecting nodes to the bus as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that it is not removed from the bus.

Product Folder Links: SN55HVD233-SEP

SLLSF98-DECEMBER 2018 www.ti.com

#### **Layout Guidelines (continued)**



Figure 33. Typical CAN Bus

Termination is typically a 120- $\Omega$  resistor at each end of the bus. If filtering and stabilization of the common mode voltage of the bus is desired, then the user may use split termination (see Figure 34). Split termination uses two  $60-\Omega$  resistors with a capacitor in the middle of these resistors to ground. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common mode voltages at the start and end of message transmissions.

Take care with the power ratings of the termination resistors used, especially for the worst-case condition (if a system power supply is shorted across the termination resistance to ground). In most cases, under the worstcase condition, much higher current passes through the termination resistance than the CAN transceiver's current limit.



Figure 34. CAN Bus Termination Concepts

24 Submit Documentation Feedback



# 12.2 Layout Example



Figure 35. Board Layout Example

SLLSF98 – DECEMBER 2018 www.ti.com

# TEXAS INSTRUMENTS

#### 13 Device and Documentation Support

#### 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

26



## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN55HVD233-SEP

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| SN55HVD233MDPSEP      | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |
| SN55HVD233MDPSEP.A    | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |
| SN55HVD233MDTPSEP     | Active | Production    | SOIC (D)   8   | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |
| SN55HVD233MDTPSEP.A   | Active | Production    | SOIC (D)   8   | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |
| V62/18617-01XE        | Active | Production    | SOIC (D)   8   | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |
| V62/18617-01XE-T      | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 33PSEP           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

#### OTHER QUALIFIED VERSIONS OF SN55HVD233-SEP:

• Space : SN55HVD233-SP

NOTE: Qualified Version Definitions:

• Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | U    | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN55HVD233MDTPSEP | SOIC | D                  | 8 | 250 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins SPQ |     | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|----------|-----|-------------|------------|-------------|
| SN55HVD233MDTPSEP | SOIC         | D               | 8        | 250 | 340.5       | 336.1      | 25.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN55HVD233MDPSEP   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN55HVD233MDPSEP.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| V62/18617-01XE-T   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated