SN4599-Q1 SCDS475A - APRIL 2024 - REVISED JULY 2024 # SN4599-Q1 Automotive 5V, 2:1 (SPDT), 1-Channel Analog Switch ### 1 Features - AEC-Q100 qualified for automotive applications: - Device temperature grade 1: -40°C to 125°C ambient operating temperature - Device HBM classification level H1C - Device CDM classification level C3 - Rail to rail operation - Bidirectional signal path - Low on-resistance: 7Ω - Wide supply range: 2V to 5.5V - -40°C to +125°C Operating temperature - Break-before-make switching - SN4599-Q1 a direct replacement for NLAS4599-Q1 # 2 Applications - Analog and digital switching - I2C and SPI bus multiplexing - Advanced driver assistance systems (ADAS) - Body electronics and lighting - Infotainment and cluster - Zonal architecture - Body control modules - Battery management systems - **Telematics** - Automotive head unit # 3 Description The SN4599-Q1 is a general purpose complementary semiconductor (CMOS) metal-oxide single-pole double-throw (SPDT) switch. The SN4599-Q1 switches between two source inputs based on the state of the SEL pin. Wide operating supply of 2V to 5.5V allows for use in a broad array of automotive applications. The device supports bidirectional analog and digital signals on the source (Sx) and drain (D) pins ranging from GND to $V_{DD}$ . **Package Information** | PART NUMBER | PACKAGE (1) | PACKAGE SIZE (2) | |-------------|-----------------|------------------| | SN4599-Q1 | DBV (SOT-23, 6) | 2.9mm × 2.8mm | - For more information, see Section 11 - The package size (length × width) is a nominal value and includes pins, where applicable. # **Table of Contents** | 1 Features | 1 | 6.9 Bandwidth | 15 | |--------------------------------------------|-----|-----------------------------------------------------|------------------| | 2 Applications | 1 | 7 Detailed Description | 16 | | 3 Description | 1 | 7.1 Functional Block Diagram | 16 | | 4 Pin Configuration and Functions | 3 | 7.2 Feature Description | 16 | | 5 Specifications | 4 | 7.3 Device Functional Modes | 16 | | 5.1 Absolute Maximum Ratings | 4 | 7.4 Truth Tables | 16 | | 5.2 ESD Ratings | . 4 | 8 Application and Implementation | 17 | | 5.3 Recommended Operating Conditions | 4 | 8.1 Application Information | 17 | | 5.4 Thermal Information | 5 | 8.2 Typical Application | 17 | | 5.5 Source or Drain Current through Switch | 5 | 8.3 Power Supply Recommendations | | | 5.6 Electrical Characteristics | 6 | 8.4 Layout | 19 | | 5.7 Analog Channel Specifications | . 8 | 9 Device and Documentation Support | <mark>2</mark> 1 | | 5.8 Switching Characteristics | 9 | 9.1 Documentation Support | 21 | | 5.9 Typical Characteristics | 10 | 9.2 Receiving Notification of Documentation Updates | 21 | | 6 Parameter Measurement Information | 11 | 9.3 Support Resources | 21 | | 6.1 On-Resistance | 11 | 9.4 Trademarks | 21 | | 6.2 Off-Leakage Current | .11 | 9.5 Electrostatic Discharge Caution | 21 | | 6.3 On-Leakage Current | 11 | 9.6 Glossary | | | 6.4 Transition Time | | 10 Revision History | 21 | | 6.5 Break-Before-Make | 12 | 11 Mechanical, Packaging, and Orderable | | | 6.6 Charge Injection | 13 | Information | 22 | | 6.7 Off Isolation | | 11.1 Tape and Reel Information | | | 6.8 Crosstalk | 14 | 11.2 Mechanical Data | 24 | | | | | | # 4 Pin Configuration and Functions Figure 4-1. DBV Package 6-Pin SOT-23 (Top View) **Table 4-1. Pin Functions** | | PIN | TYPE(1) | DESCRIPTION | |------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 11PEV7 | DESCRIPTION | | SEL | 1 | I | Select pin: controls state of the switch according to Table 7-1. (Logic Low = S1 to D, Logic High = S2 to D) | | VDD | 2 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10µF between V <sub>DD</sub> and GND. | | GND | 3 | Р | Ground (0V) reference | | S1 | 4 | I/O | Source pin 1. Can be an input or output. | | D | 5 | I/O | Drain pin. Can be an input or output. | | S2 | 6 | I/O | Source pin 2. Can be an input or output. | (1) I = input, O = output, I/O = input and output, P = power # **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|------| | V <sub>DD</sub> | Supply voltage | -0.5 | 6 | V | | V <sub>IN</sub> | Control input voltage <sup>(2)</sup> | -0.5 | 6 | V | | V <sub>I/O</sub> | Voltage range applied to any output in the high-impedance or power-off state <sup>(2) (3)</sup> | -0.5 | V <sub>DD</sub> + 0.5 | V | | I <sub>IK</sub> | Control input clamp current V <sub>IN</sub> < 0 | | -50 | mA | | I <sub>I/O</sub> | I/O port diode current V <sub>I/O</sub> < 0 or V <sub>I/O</sub> > V <sub>DD</sub> | -50 | 50 | mA | | I <sub>I/O</sub> | On-state switch current <sup>(4)</sup> V <sub>I/O</sub> = 0 to V <sub>DD</sub> | I <sub>DC</sub> ± 10 % <sup>(7)</sup> | I <sub>DC</sub> ± 10 % <sup>(7)</sup> | mA | | P <sub>tot</sub> | Total power dissipation | | 300 | mW | | T <sub>j</sub> | Junction temperature | | 150 | С | | Storage<br>temperature, T <sub>stg</sub> | | -65 | 150 | С | - (1) Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are with respect to ground unless otherwise specified. - (3) $V_I$ , $V_O$ , $V_A$ , and $V_{Bn}$ are used to denote specific conditions for $V_{I/O}$ . - (4) $I_{I}$ , $I_{O}$ , $I_{A}$ , and $I_{Bn}$ are used to denote specific conditions for $I_{I/O}$ . - (5) Refer to Source or Drain Current table for I<sub>DC</sub> specifications. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |---------------------------|---------------------------------------------------------|----------------------------------------------|-------|------| | V Floatrostatio disphares | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-002 specification. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |------------------|----------------------------------------------------------|----------------------------------|------------------------|------------------------|------| | V <sub>DD</sub> | Supply voltage | | 2 | 5.5 | V | | V <sub>I/O</sub> | Switch input or output voltage (Max of V <sub>DD</sub> ) | | 0 | $V_{DD}$ | V | | V <sub>IN</sub> | Control input voltage | | 0 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>DD</sub> = 2V to 2.29V | V <sub>DD</sub> x 0.75 | | V | | VIH | Tright-level input voltage | $V_{DD} = 2.3V \text{ to } 5.5V$ | V <sub>DD</sub> x 0.7 | | V | | | | V <sub>DD</sub> = 2V to 2.29V | | V <sub>DD</sub> x 0.25 | | | V <sub>IL</sub> | Low-level input voltage | V <sub>DD</sub> = 2.3V to 2.9V | | V <sub>DD</sub> x 0.3 | V | | | | $V_{DD}$ = 3V to 5V | | 0.85 | | ### **5.4 Thermal Information** | | | SN4599-Q1 | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC (1) | DBV (SOT-23) | UNIT | | | | 6 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 212.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 156.7 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 96.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 80.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 96. | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Source or Drain Current through Switch | Current through the Switch | T <sub>J</sub> = 25°C | T <sub>J</sub> = 85°C | T <sub>J</sub> = 125°C | T <sub>J</sub> = 130°C | UNIT | |--------------------------------|-----------------------|-----------------------|------------------------|------------------------|------| | I <sub>DC</sub> <sup>(1)</sup> | 150 | 120 | 60 | 50 | mA | | I <sub>peak</sub> (2) | 300 | 300 | 180 | 160 | mA | See *Thermal Considerations* section for more details Pulse current of 1ms with 10% Duty Cycle # **5.6 Electrical Characteristics** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST C | ONDITIONS | | MIN TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|-------------------------|-----------------|---------|-----|------| | SN4599 | )-Q1 | | | | ' | | | | | | | V <sub>DD</sub> V | V <sub>I/o</sub> V | I <sub>O</sub> mA | T <sub>A</sub> | | | | | | Vob V | | | | 25°C | 11 | | | | | | | V <sub>I</sub> = 0 V | I <sub>O</sub> = 4 mA | -40°C to +85°C | | 20 | | | | | 0.14 | | | -40°C to +125°C | | 20 | | | | | 2 V | | | 25°C | 15 | | | | | | I <sub>O</sub> = -4 mA | -40°C to +85°C | | 50 | | | | | | | 50 | | | | | | | | | | | | | 25°C | 8 | | | | | | | V <sub>I</sub> = 0 V | I <sub>O</sub> = 8 mA | -40°C to +85°C | | 12 | | | | | 221 | | | -40°C to +125°C | | 12 | | | | | 2.3 V | | | 25°C | 11 | | | | | | | V <sub>I</sub> = 2.3 V | I <sub>O</sub> = -8 mA | -40°C to +85°C | | 30 | | | | | | | | -40°C to +125°C | | 30 | | | | | | | | 25°C | 7 | | | | r <sub>ON</sub> | ON-state switch resistance | | V <sub>I</sub> = 0 V | I <sub>O</sub> = 24 mA | -40°C to +85°C | | 9 | Ω | | | | 0.14 | | | -40°C to +125°C | | 9 | | | | | 3 V | V <sub>I</sub> = 3 V | I <sub>O</sub> = -24 mA | 25°C | 9 | | | | | | | | | -40°C to +85°C | | 20 | 1 | | | | | | | -40°C to +125°C | | 20 | | | | | | | I <sub>O</sub> = 30 mA | 25°C | 6 | | | | | | | | | -40°C to +85°C | | 7 | | | | | 4.5 V | | | -40°C to +125°C | | 7 | | | | | | | I <sub>O</sub> = 30 mA | 25°C | 7 | | | | | | | | | -40°C to +85°C | | 12 | | | | | | | | -40°C to +125°C | | 12 | | | | | | | | 25°C | 7 | | | | | | | V <sub>I</sub> = 4.5 V | I <sub>O</sub> = -30 mA | -40°C to +85°C | | 15 | | | | | | | | -40°C to +125°C | | 15 | | | | | | | | 25°C | | 210 | | | | | 2 V | | I <sub>D</sub> = -4 mA | -40°C to +85°C | | 210 | | | | | | | | -40°C to +125°C | | 210 | | | | | | | | 25°C | | 85 | | | | | 2.3 V | | I <sub>D</sub> = -8 mA | -40°C to +85°C | | 85 | | | | ON-state switch resistance | | 0.41/ | | -40°C to +125°C | | 85 | | | r <sub>range</sub> over si | over signal range | | U ≤ V <sub>Sn</sub> ≤ V <sub>DD</sub> | | 25°C | | 30 | | | | | 3 V | | I <sub>D</sub> = -24 mA | -40°C to +85°C | | 30 | | | | | | | | -40°C to +125°C | | 30 | - | | | | | | | 25°C | | 18 | | | | | 4.5 V | | I <sub>D</sub> = -30 mA | -40°C to +85°C | | 18 | | | | | | | | -40°C to +125°C | | 18 | | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # **5.6 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | | ONDITIONS | | MIN TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|---------|------------------------------------------------------------|------| | | | | | | 25°C | 0.5 | | | | | Δr <sub>ON</sub> Maximum ON resistance between any two channels | 2 V | V <sub>Sn</sub> = 1.15 V | I <sub>D</sub> = -4 mA | -40°C to +85°C | 0.5 | | | | | | | | | -40°C to +125°C | 0.5 | | | | | | | | | 25°C | 0.1 | | | | | | 2.3 V | V <sub>Sn</sub> = 1.6 V | I <sub>D</sub> = -8 mA | -40°C to +85°C | 0.1 | | | | | Maximum ON resistance | | | | -40°C to +125°C | 0.3 | | | | ∆r <sub>ON</sub> | | | | | 25°C | 0.1 | | Ω | | | | 3 V | V <sub>Sn</sub> = 2.1 V | I <sub>D</sub> = -24 mA | -40°C to +85°C | 0.1 | | | | | | | | | -40°C to +125°C | 0.3 | | | | | | | | | 25°C | 0.1 | | | | | | 4.5 V | V <sub>Sn</sub> = 3.15 V | I <sub>D</sub> = -30 mA | -40°C to +85°C | 0.1 | | | | | | | | | -40°C to +125°C | 0.2 | | | | | | | | | 25°C | 110 | | | | | | 2 V | | I <sub>D</sub> = -4 mA | -40°C to +85°C | 110 | | | | | | | | | -40°C to +125°C | 110 | | | | | | | | | 25°C | 26 | | | | | | 2.3 V | | I <sub>D</sub> = -8 mA | -40°C to +85°C | 26 | | Ω | | | | | | | -40°C to +125°C | 40 | | | | r <sub>on(flat)</sub> | on(flat) ON resistance flatness | 3 V | 0 ≤ V <sub>Sn</sub> ≤ V <sub>DD</sub> | I <sub>D</sub> = -24 mA | 25°C | 9 | | | | | | | | | -40°C to +85°C | 9 | | | | | | | | | -40°C to +125°C | 10 | | | | | | 4.5 V | | | 25°C | 4 | | | | | | | | I <sub>D</sub> = -30 mA | -40°C to +85°C | 4 | | | | | | | | | -40°C to +125°C | 5 | | | | | | | | | 25°C | ±5 | | | | | | 2 V | V <sub>S</sub> = 1 V / 1.62 V<br>V <sub>D</sub> = 1.62 V / 1 V | | -40°C to +85°C | | ±25 | | | | | | | | -40°C to +125°C | | ±100 | | | loff | Switch OFF leakage current | | | | 25°C | ±5 | | nA | | | | 5.5 V | $V_S = 4.5 \text{ V} / 1.5 \text{ V}_D = 1.5 \text{ V} / 4.5 \text{ V}_D = 1.5 \text{ V} / 4.5 \text{ V}_D = 1.5 \text{ V} / 4.5 \text{ V}_D = 1.5 \text{ V} / 4.5 \text{ V}_D = 1.5 \text{ V} / 4.5 \text{ V}_D = 1.5 $ | | -40°C to +85°C | | ±25 | | | | | | V <sub>D</sub> = 1.5 V / 4.5 | J V | -40°C to +125°C | | ±100 | | | | | | | | 25°C | ±15 | 26 40 9 9 10 4 4 4 5 ±5 ±25 ±100 ±15 ±50 n ±100 ±0.05 ±0.1 | | | I <sub>S(on)</sub> | ON-state switch leakage current | 5.5 | $V_I = V_{DD}$ or GN | ID, V <sub>O</sub> = Open | -40°C to +85°C | | ±50 | nA | | ` ′ | Current | | | | -40°C to +125°C | | ±100 | | | | | | | | 25°C | ±0.05 | ±0.1 | | | I <sub>IN</sub> | Control input current | 0 V to 5.5 V | $0 \le V_{IN} \le V_{DD}$ | | -40°C to +85°C | | ±1 | μΑ | | | | | | -40°C to +125°C | | ±1 | | | | | | | | | 25°C | 1 | | | | I <sub>DD</sub> | Supply current | 5.5 V | SEL = V <sub>DD</sub> or 0 | GND | -40°C to +85°C | | 10 | μA | | | | | 00 | | -40°C to +125°C | | 35 | | | | | | | | 25°C | 2.7 | | | | C <sub>I</sub> | Control input capacitance | 5 V | SEL (V <sub>DD</sub> /2) | | -40°C to +85°C | 2.7 | | pF | | | | | | -40°C to +125°C | | 2.7 | | | # **5.6 Electrical Characteristics (continued)** Over operating free-air temperature range, $V_{SUPPLY} = \pm 5 \text{ V}$ , and $R_L = 100 \Omega$ , (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST CONDITIONS | | MIN TYP M | AX UNIT | |----------------------|-------------------------------------|-----|-------------------------|-----------------|-----------|---------| | Switch input/output | | | | 25°C | 5.2 | | | C <sub>io(off)</sub> | capacitance | 5 V | Sn (V <sub>DD</sub> /2) | -40°C to +85°C | 5.2 | pF | | | | | -40°C to +125°C | 5.2 | | | | | | | Sn (V <sub>DD</sub> /2) | 25°C | 21 | | | | | | | -40°C to +85°C | 21 | | | | Switch input/output | 5.V | | -40°C to +125°C | 21 | nE | | Cio(on) | C <sub>io(on)</sub> capacitance 5 V | 5 V | D (V <sub>DD</sub> /2) | 25°C | 21 | pF | | | | | | -40°C to +85°C | 21 | | | | | | | -40°C to +125°C | 21 | | (1) $T_A = 25C$ # 5.7 Analog Channel Specifications over operating free-air temperature range (unless otherwise noted) | Parameter | FROM (INPUT) | TO (OUTPUT) | TEST<br>CONDITIONS | V <sub>DD</sub> | MIN NOM | MAX | UNIT | |---------------------------------|-------------------------------|-------------|----------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|--------| | | | | | 2 V | 250 | | | | Frequency response | D or Sn | Sn or D | R <sub>L</sub> = 50 Ω, f <sub>in</sub> = | 2.3 V | 250 | | MHz | | (switch on) | 0 0 31 | SITOLD | sine wave | 3 V | 250 | | IVITIZ | | | | | | 4.5 V | 250 | | | | | | | | 2 V | -54 | | | | Crosstalk | C1 or C2 | C2 or C1 | R <sub>L</sub> = 50 Ω, f <sub>in</sub> = | 2.3 V | -54 | | dB | | (between<br>switches) | S1 or S2 | S2 or S1 | 1MHz sine wave | 3 V | -54 | | | | | | | | 4.5 V | -54 | | | | | | | | 2 V | -57 | | | | Feed through attenuation | D or Sn | Co. or D | $C_L = 5 \text{ pF}, R_L = 50$ | 2.3 V | -57 | | ٩D | | (switch off) | 0 0 31 | Sn or D | $\Omega$ , $f_{in} = 1$ MHz (sine wave) | 3 V | -57 | | dB | | , | | | , | 4.5 V | -57 | | | | Charge | SEL (Va = V /2) | D | $C_L = 0.1 \text{ nF, } R_L = 1$ | 3.3 V | 3 | | nC | | injection | SEL (Vs = V <sub>DD</sub> /2) | D | 1 | 5 V | 7 | | рС | | Total<br>harmonic<br>distortion | D or Sn | Sn or D | $V_{I}$ = 4.0 $V_{p-p}$ , Vbias = $V_{DD}/2$ , $R_{L}$ = 10k $\Omega$ , $f_{in}$ = 600 Hz to 20kHz (sine wave) | 4.5 V | 0.01 | | % | # **5.8 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | | Parameter | FROM<br>(INPUT) | то (оитрит) | V <sub>DD</sub> | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------|-----------------|-------------|-----------------|-----|-----|-----|------| | | | | Sn or D | 2 V ± 0.15 V | | 28 | | ns | | | $R_L = 200\Omega$ , $C_L = 15pF$ , $V_S = 1V$ | D or Sn | | | | | 44 | | | | | | | | | | 44 | | | | | | Sn or D | 3.3 V ± 0.3 V | | 14 | | ns | | t <sub>tran</sub> | | D or Sn | | | | | 20 | | | | | | | | | | 21 | | | | $R_L = 200\Omega$ , $C_L = 15pF$ , $V_S = 3V$ | D or Sn Sn or D | | | 12 | | | | | | | | Sn or D | 5 V ± 0.5 V | | | 18 | ns | | | | | | | | | 19 | | | | Break before make time | | | 2 V ± 0.15 V | 0.5 | | | | | T <sub>B-M</sub> | | | | 2.5 V ± 0.2 V | 0.5 | | | ne | | | | | | 3.3 V ± 0.3 V | 0.5 | | | ns | | | | | | 5 V ± 0.5 V | 0.5 | | | | # **5.9 Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) #### **6 Parameter Measurement Information** #### 6.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in Figure 6-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : Figure 6-1. On-Resistance Measurement Setup ### 6.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . The setup used to measure off-leakage current is shown in Figure 6-2. Figure 6-2. Off-Leakage Measurement Setup ### 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . Figure 6-3. On-Leakage Measurement Setup ### **6.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 10% after the logic control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure transition time, denoted by the symbol t<sub>TRANSITION</sub>. Figure 6-4. Transition-Time Measurement Setup #### 6.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the break and the make is known as break-before-make delay. Figure 6-5 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPFN(BBM)</sub>. Figure 6-5. Break-Before-Make Delay Measurement Setup ## 6.6 Charge Injection The SN4599-Q1 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol Q<sub>C</sub>. Figure 6-6 shows the setup used to measure charge injection from Drain (D) to Source (Sx). Figure 6-6. Charge-Injection Measurement Setup ### 6.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 6-7 shows the setup used to measure, and the equation used to calculate off isolation. Figure 6-7. Off Isolation Measurement Setup $$Off \, Isolation = 20 \times Log\left(\frac{V_{OUT}}{V_S}\right) \tag{1}$$ #### 6.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 6-8 shows the setup used to measure, and the equation used to calculate crosstalk. Figure 6-8. Crosstalk Measurement Setup $$Channel - to - Channel \, Crostalk \, = \, 20 \, \times \, Log \left( \frac{V_{OUT}}{V_S} \right) \tag{2}$$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 6.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 6-9 shows the setup used to measure bandwidth. Figure 6-9. Bandwidth Measurement Setup # 7 Detailed Description # 7.1 Functional Block Diagram The SN4599-Q1 is an 2:1 (SPDT), 1-channel switch where the input is controlled with a single select (SEL) control pin. Figure 7-1. SN4599-Q1 Functional Block Diagram ## 7.2 Feature Description ## 7.2.1 Bidirectional Operation The SN4599-Q1 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 7.2.2 Rail to Rail Operation The valid signal path input/output voltage for SN4599-Q1 ranges from GND to V<sub>DD</sub>. #### 7.2.3 Fail-Safe Logic The SN4599-Q1 supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pin of the SN4599-Q1 to be ramped to 5.5V while $V_{DD} = 0V$ . Additionally, the feature enables operation of the SN4599-Q1 with $V_{DD} = 2V$ while allowing the select pin to interface with a logic level of another device up to 5.5V. ### 7.3 Device Functional Modes The select (SEL) pin of the SN4599-Q1 controls which source channel is connected to the drain of the device. When a signal path is not selected, that source pin is in high impedance mode (HI-Z). The control pin can be as high as 5.5V. #### 7.4 Truth Tables Table 7-1. SN4599-Q1 Truth Table | CONTROL LOGIC (SEL) | Selected Source (Sx) Connected To Drain (D) Pin | | | | | | | |---------------------|-------------------------------------------------|--|--|--|--|--|--| | 0 | S1 | | | | | | | | 1 | S2 | | | | | | | # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information SN4599-Q1 offers good system performance across a wide operating supply (2V to 5.5V). Additionally, the control input pin supports Fail-Safe Logic which allows for operation up to 5.5V, regardless of the state of the supply pin. This protection stops the logic pins from back-powering the supply rail. These features of the SN4599-Q1 general purpose multiplexer, reduce system complexity, board size, and overall system cost. ### 8.2 Typical Application ### 8.2.1 Switchable Operational Amplifier Gain Setting One example application of the SN4599-Q1 is to change an Op Amp from unity gain setting to an inverting amplifier configuration. Utilizing a switch allows a system to have a configurable gain and allows the same architecture to be utilized across the board for various inputs to the system. Figure 8-1 shows the SN4599-Q1 configured for gain setting application. Figure 8-1. Switchable Op Amp Gain Setting ### 8.2.1.1 Design Requirements This design example uses the parameters listed in Table 8-1. Table 8-1. Design Parameters | PARAMETERS | VALUES | | | | | | |--------------------------------------------------|--------------------------------------|--|--|--|--|--| | Input Signal | 0V to 3.3V | | | | | | | Mux Supply (V <sub>DD</sub> ) | 3.3V | | | | | | | Op Amp Supply (V <sub>+</sub> / V <sub>-</sub> ) | ±3.3V | | | | | | | Mux I/O signal range | 0V to V <sub>DD</sub> (Rail to Rail) | | | | | | | Control logic thresholds | 2.31V up to 5.5V | | | | | | #### 8.2.1.2 Detailed Design Procedure The application shown in Figure 8-1 demonstrates how to use a single control input and toggle between gain settings of -1 and +1. If switching between inverting and unity gain is not required, then the SN4599-Q1 can be utilized in the feedback path to select different feedback resistors and provide scalable gain settings for configurable signal conditioning. The SN4599-Q1 can operate without any external components except for the supply decoupling capacitors. It is recommended to have a weak pull-down or pull-up resistor so that the input of the select pin is in a known state. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback All inputs to the switch must fall within the recommend operating conditions of the SN4599-Q1 including signal range and continuous current. For this design with a supply of 3.3V, the signal range can be 0V to 3.3V and the maximum continuous current can be 30mA. ### 8.2.1.3 Application Curve Figure 8-2. On-Resistance vs Source or Drain Voltage #### 8.2.2 Input Control for Power Amplifier Another application of the SN4599-Q1 is for input control of a power amplifier. Utilizing a switch allows a system to control when the DAC is connected to the power amplifier, and can stop biasing the power amplifier by switching the gate to GND. Figure 8-3 shows the SN4599-Q1 configured for control of the power amplifier. Figure 8-3. Input Control of Power Amplifier #### 8.2.2.1 Design Requirements This design example uses the parameters listed in Table 8-1. Table 8-2. Design Parameters | PARAMETERS | VALUES | | | | | |---------------------------|--------------------------------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 5V | | | | | | Mux I/O signal range | 0V to V <sub>DD</sub> (Rail to Rail) | | | | | | Control logic thresholds | Up to 5.5V | | | | | #### 8.2.2.2 Detailed Design Procedure The application shown in Figure 8-3 demonstrates how to toggle between the DAC output and GND to control a power amplifier using a single control input. The DAC output is utilized to bias the gate of the power amplifier and can be disconnected from the circuit using the select pin of the switch. The SN4599-Q1 can operate without any external components except for the supply decoupling capacitors. It is recommended to have a weak pull-down or pull-up resistor so that the input of the select pin is in a known state. All inputs to the switch must fall within the recommend operating conditions of the SN4599-Q1 including signal range and continuous current. For this design with a supply of 5V, the signal range can be 0V to 5V and the maximum continuous current can be 30mA. #### 8.2.2.3 Application Curve A key parameter for this application is the transition time of the device. Faster transition time allows the system to toggle between input sources at a faster rate and allows the output to settle to the final value. The SN4599-Q1 has a transition time that varies with supply voltage and is shown in Figure 8-4 Figure 8-4. T<sub>transition</sub> vs Supply Voltage # 8.3 Power Supply Recommendations The SN4599-Q1 operates across a wide supply range of 2V to 5.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. #### 8.4 Layout ## 8.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 8-5 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Figure 8-5. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Figure 8-6 shows an example of a PCB layout with the SN4599-Q1. Some key considerations are: - Decouple the V<sub>DD</sub> pin with a 0.1μF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ### 8.4.2 Layout Example Figure 8-6. SN4599-Q1 Layout Example Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Improve Stability Issues with Low CON Multiplexers. - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision \* (April 2024) to Revision A (July 2024) **Page** # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # 11.1 Tape and Reel Information #### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE** | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|---| | SN4599DBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178 | 9 | 2.4 | 2.5 | 1.2 | 4 | 8 | Q3 | l | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN4599DBVRQ1 | SOT-23 | DBV | 6 | 3000 | 180 | 180 | 18 | **DBV0006A** ### 11.2 Mechanical Data # **PACKAGE OUTLINE** ## SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178. www.ti.com Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # **EXAMPLE BOARD LAYOUT** # **DBV0006A** # SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ### **EXAMPLE STENCIL DESIGN** # **DBV0006A** # SOT-23 - 1.45 mm max height SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.9. Board assembly site may have different recommendations for stencil design. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | SN4599DBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 3GTT | | SN4599DBVRQ1.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 3GTT | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated