SLVS418 - JANUARY 2002

#### features

- Low Dropout Voltage Regulator, 1.2-V
- 150-mA Load Current Capability
- Power Okay (POK) Function
- Load Independent, Low Ground Current,150-μA
- Current Limiting
- Thermal Shutdown
- Low Sleep State Current (Off Mode)
- Fast Transient Response
- Low Variation Due to Load and Line Regulation
- Output Stable With Low ESR Capacitors
- TTL Logic Controlled Enable Input

#### applications

- Processor Powerup Sequencing
- Palmtop Computers, Laptops, and Notebooks

#### description

The SN105125 is a low dropout voltage regulator with an output tolerance of  $\pm 2\%$  over the operating range. The device is optimized for low noise applications and has a low quiescent current (enable <0.8 V). The device has a low dropout voltage at full load (150 mA). The power okay function monitors the output voltage and indicates when an error occurs in the system (active low). In the event of an output fault such as overcurrent, thermal shutdown, or dropout, the power okay output is pulled low (open drain).

The SN105125 has a fast transient response recovery capability in the event of load transition from heavy load to light load. The device also minimizes overshoot during this condition. During power down, the output capacitor and load are de-energized through the internal active shutdown clamp, which is turned on when the device is disabled.

The SN105125 requires a small output capacitor for stability with low ESR. An input capacitor is not required unless the bulk ac capacitor is placed away from the device or the power supply is a battery. In this situation, a  $1-\mu F$  capacitor is recommended for the application. Low ESR ceramic capacitors may be used with the device to reduce board space in power applications, a key concern in hand-held wireless devices.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### functional block diagram



### **Terminal Functions**

| TERMINA | AL. | 1/0 | DESCRIPTION                      |  |  |  |  |  |
|---------|-----|-----|----------------------------------|--|--|--|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                      |  |  |  |  |  |
| EN      | 3   | I   | ble/shutdown input (active high) |  |  |  |  |  |
| GND     | 2   | I   | und                              |  |  |  |  |  |
| POK     | 4   | - 1 | Power okay indicator             |  |  |  |  |  |
| VI      | 1   | I   | Input supply voltage             |  |  |  |  |  |
| VO      | 5   | 0   | Output voltage                   |  |  |  |  |  |

SLVS418 - JANUARY 2002

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Main input voltage range, V <sub>I</sub> (see Notes 1 and 2)                 | 0 V to 7 V                                       |
|------------------------------------------------------------------------------|--------------------------------------------------|
| Enable input voltage range, V <sub>(EN)</sub> (see Notes 1 and 2)            |                                                  |
| Power okay output voltage range V <sub>(POK)</sub> , (see Notes 1 and 2)     | 0 V – V <sub>I</sub>                             |
| Regulated output current limit, IO                                           |                                                  |
| Continuous power dissipation, P <sub>D.</sub> T <sub>A</sub> = 25°C          | 0.5 W                                            |
| Electrostatic discharge susceptibility, V <sub>(HBMESD)</sub> , (see Note 3) | $\dots \dots \dots 2 \ kV$                       |
| Junction temperature, T <sub>J</sub> ,                                       | 150°C                                            |
| Storage temperature range, T <sub>stq</sub>                                  | . $-55^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |
| Lead temperature (soldering, 10 sec)                                         | 260°C                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

- 2. Absolute negative voltage on these terminals should not go below -0.5 V.
- 3. The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each terminal. Devices are ESD sensitive. Handling precautions are recommended.

#### recommended operating conditions

|                                                             | MIN | TYP MAX | UNIT |
|-------------------------------------------------------------|-----|---------|------|
| Main input voltage, V <sub>I</sub> (see Notes 1 and 2)      | 3   | 5.25    | V    |
| Enable input voltage, V <sub>(EN)</sub> (see Notes 1 and 2) | 0   | V       | V    |
| Power okay voltage, V <sub>(POK)</sub> (see Notes 1 and 2)  | 0   | V       | V    |
| Operating ambient temperature, T <sub>A</sub>               | 0   | 70      | °C   |

NOTES: 1. All voltage values are with respect to GND.

2. Absolute negative voltage on these terminals should not go below  $-0.5\ V$ .



SLVS418 – JANUARY 2002

# electrical characteristics, T<sub>A</sub>= 25°C, V<sub>I</sub> =5 V, V<sub>(EN)</sub> = V<sub>I</sub>, I<sub>O</sub> = 100 $\mu$ A, C<sub>L</sub> =1 $\mu$ F(unless otherwise noted)

#### regulator VO

|                    | PARAMETER                                | TEST CONDITIONS                                          | MIN | TYP | MAX | UNITS |
|--------------------|------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
|                    | Output voltage                           | I <sub>O</sub> = 25 mA                                   |     | 1.2 |     | V     |
| Vo                 | Outrot williams assume to                | IO = 0                                                   | -1% |     | 1%  |       |
|                    | Output voltage accuracy                  | $I_O = 50$ mA, $T_A = 0$ °C to 70°C (see Note 4)         | -2% |     | 2%  |       |
| IQ                 | Quiescent supply current                 | $V_{(EN)} \le 0.8 \text{ V}$                             |     | 1   |     | μΑ    |
|                    | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1  | IO = 0                                                   |     | 150 |     |       |
| I(GND)             | Ground terminal current (see Note 5)     | I <sub>O</sub> = 150 mA                                  |     | 150 | μΑ  |       |
| ΙL                 | Output load current                      |                                                          | 150 |     |     | mA    |
| I(Limit)           | Output current limit                     | V <sub>O</sub> = 0                                       | 160 | 300 |     | mA    |
| $\Delta V$ (LNR)   | Line regulation                          | V <sub>I</sub> = 3 V to 5.25 V                           |     | 10  |     | mV    |
| $\Delta V_{(LDR)}$ | Load regulation                          | I <sub>O</sub> = 0.1 mA to150 mA, See Note 6             |     | 2%  | 3%  |       |
|                    | B !                                      | I <sub>O</sub> = 100 μA                                  |     | 1   |     | .,    |
| VI – VO            | Dropout voltage                          | I <sub>O</sub> = 150 mA                                  |     | 1   |     | V     |
| CL                 | Load capacitance                         | ESR and capacitance tradeoffs                            |     | 1   |     | μF    |
| I(REV)             | Reverse output current on V <sub>I</sub> | V <sub>I</sub> = GND, V <sub>O</sub> = regulated voltage |     |     | 50  | μА    |

NOTES: 4. Assured by design, not tested in production.

- 5. Ground terminal current is the regulator quiescent current drawn from the supply to support the load current.
- 6. Regulation is measured at constant junction temperature using low duty cycle pulse testing. Devices are tested for load regulation in the load range from 0.1 mA to 150 mA.

#### enable input

|          | •                    |                                                   |     |      |     |       |
|----------|----------------------|---------------------------------------------------|-----|------|-----|-------|
|          | PARAMETER            | TEST CONDITIONS                                   | MIN | TYP  | MAX | UNITS |
| $V_{IL}$ | Regulated shutdown   | V <sub>I</sub> = 3 V to 5.25 V regulated shutdown |     |      | 0.8 | V     |
| VIH      | Regulated enabled    | V <sub>I</sub> = 3 V to 5.25 V regulated enabled  | 2   |      |     | V     |
|          | Early land comed     | Shutdown, V <sub>IL</sub> ≤ 0.8 V                 |     | 0.01 |     |       |
| I(EN)    | Enable input current | Enabled, V <sub>IH</sub> ≥ 2 V                    |     | 0.01 |     | μΑ    |
|          | Resistance discharge | V <sub>(EN)</sub> ≤ 0.8 V                         |     | 500  |     | Ω     |

#### thermal protection (see Note 4)

|                   | PARAMETER        | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------|------------------|-----------------|-----|-----|-----|-------|
| T <sub>(SD)</sub> | Thermal shutdown |                 |     | 165 |     | °C    |
| T(SDHYS)          | Hysteresis       |                 |     | 15  |     | °C    |

NOTE 4: Assured by design, not tested in production.

#### power okay (see Note 7)

|                  | PARAMETER            | TEST CONDITIONS                                         | MIN | TYP | MAX | UNITS |
|------------------|----------------------|---------------------------------------------------------|-----|-----|-----|-------|
| V(POKLO)         | Low threshold        | Output falls % of VO (power NOT okay)                   | 85% |     |     |       |
| V(POKTH)         | High threshold       | Output reaches % of VO, starts delay timer (power okay) |     |     | 90% |       |
| VOL              | VO out of regulation | Fault condition, I <sub>OL</sub> = 100 μA               |     |     | 0.4 | V     |
| l <sub>lkg</sub> | Leakage current      | V <sub>I</sub> = 5 V                                    |     |     | 1   | μΑ    |

NOTE 7: Power okay is a function of the output voltage being 5% lower than the specified range. The function is a detection of one of the following: over current, over temperature, or dropout.



# SN105125 150-mA LOW DROPOUT REGULATOR WITH POK

SLVS418 - JANUARY 2002

# switching characteristics (see Note 4), $T_A = 25^{\circ}C$ , $V_I = 5$ V, $V_{(EN)} = V_I$ , $I_O = 100~\mu A$ , $C_L = 1~\mu F$ (unless otherwise noted)

|                | PARAMETER                      | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT  |
|----------------|--------------------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
|                | Power up overshoot             | Maximum voltage overshoot allowed on output during powerup                |     | 1%  |     |       |
| t(STEP)        | Output transient time limit    | nt time limit Time for output to return within specified regulation range |     | 5   |     | μs    |
|                | Output transient voltage limit | Voltage that load step can affect the nominal output voltage              |     | 1%  |     |       |
| I(SR)          | Load step current slew rate    | $I_L = 0.1$ mA to 150 mA                                                  |     | 10  |     | mA/μs |
| t <sub>r</sub> | Power up rise time             |                                                                           |     | 50  |     | μs    |
| tf             | Power down fall time           | Discharge resistance = 500 $\Omega$ , V <sub>O</sub> < 1.08 V             |     | 60  | ·   | μs    |
| td(POK)        | Power okay delay time          | V <sub>I</sub> > V <sub>(POKTH)</sub> until POK↑                          |     | 2.5 |     | ms    |

NOTE 4: Assured by design, not tested in production.

#### thermal resistance

|                 | PARAMETER                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |                 |     | 145 |     | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |                 |     | 235 |     | °C/W |

# PARAMETER MEASUREMENT INFORMATION



Figure 1. Power Okay Timing During Power Up



Figure 2. Power Okay Delay Timing and Output Voltage Supervisory

# **TYPICAL CHARACTERISTICS**



Figure 3. Load Regulation, 50-mA Dynamic Load Step (V<sub>I</sub> = 3 V)



Figure 4. Load Regulation, 150-mA Dynamic Load Step (V<sub>I</sub> = 3 V)

# **TYPICAL CHARACTERISTICS**



Figure 5. Load Regulation, 50-mA Dynamic Load Step (V<sub>I</sub> = 5 V)



Figure 6. Load Regulation, 150-mA Dynamic Load Step (V<sub>I</sub> = 5 V)



# **TYPICAL CHARACTERISTICS**



Figure 7. Power Okay Delay During Power Up Condition



Figure 8. Power Okay Delay During Power Down Condition

#### THERMAL INFORMATION

The SN105125 is designed to provide a continuous load current of 150 mA when the maximum power dissipation of the package is not exceeded in the application. To determine the maximum power dissipation of the package, use the junction-to-ambient thermal resistance of the device. The basic equation is as follows:

Maximum power dissipation (W)

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / R_{\theta JA}$$
 (maximum power dissipation limit)

Where:

 $T_{J(MAX)}$  is the maximum junction temperature of the die (less than 150°C, minimum thermal shutdown)  $T_A$  is the operating ambient temperature

 $R_{\theta JA}$  is the thermal resistance and is layout dependent

The recommended minimum footprint offers a  $R_{\theta JA}$  of 235°C/W.

To determine the actual power dissipation of the regulator, use the following equation:

$$P_D = (V_I - V_O) I_O + V_I I_{(GND)}$$
 (Watts)

Power dissipation resulting from quiescent current is negligible. When the power dissipation is excessive, the thermal protection circuit is triggered.



# **APPLICATION INFORMATION**



Figure 9. Typical Application Schematic



Figure 10. Typical Application For Processor VID Code Power Sequencing Schematic

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN105125DBVR          | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SBAI             |
| SN105125DBVR.B        | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SBAI             |
| SN105125DBVRG4        | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SBAI             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2020

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN105125DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Apr-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN105125DBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated