# SM72501 SolarMagic Precision, CMOS Input, RRIO, Wide Supply Range Amplifier Check for Samples: SM72501 ### **FEATURES** - Renewable Energy Grade Unless Otherwise noted, Typical values at V<sub>s</sub> = 5V - Input Offset Voltage ±200 μV (max) - Input Bias Current ±200 fA - Input Voltage Noise 9 nV/√Hz - CMRR 130 dB - Open Loop Gain 130 dB - Temperature Range -40°C to 125°C - Unity Gain Bandwidth 2.5 MHz - Supply Current (SM72501) 715 μA - Supply Voltage Range 2.7V to 12V - Rail-to-rail Input and Output #### **APPLICATIONS** - High Impedance Sensor Interface - Battery Powered Instrumentation - High Gain Amplifiers - DAC Buffer - Instrumentation Amplifier - Active Filters #### DESCRIPTION The SM72501 is a low offset voltage, rail-to-rail input and output precision amplifier with a CMOS input stage and a wide supply voltage range. The SM72501 is ideal for sensor interface and other instrumentation applications. The low offset voltage of less than $\pm 200~\mu V$ along with the low input bias current of less than $\pm 1~pA$ makes the SM72501 ideal for precision applications. The SM72501 is built utilizing VIP50 technology, which allows the combination of a CMOS input stage and a 12V common mode and supply voltage range. This makes the SM72501 a great choice in many applications where conventional CMOS parts cannot operate under the desired voltage conditions. The SM72501 has a rail-to-rail input stage that significantly reduces the CMRR glitch commonly associated with rail-to-rail input amplifiers. This is achieved by trimming both sides of the complimentary input stage, thereby reducing the difference between the NMOS and PMOS offsets. The output of the SM72501 swings within 40 mV of either rail to maximize the signal dynamic range in applications requiring low supply voltage. The SM72501 is offered in the space saving 5-Pin SOT-23. This small package is an ideal solution for area constrained PC boards and portable electronics. ## **Typical Application** Figure 1. Precision Current Source Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. Absolute Maximum Ratings (1)(2) | ESD Tolerance <sup>(3)</sup> | Human Body Model | 2000V | |------------------------------------|------------------------------------|------------------| | | Machine Model | 200V | | Charge-Device Model | | 1000V | | V <sub>IN</sub> Differential | ±300 mV | | | Supply Voltage $(V_S = V^+ - V^-)$ | 13.2V | | | Voltage at Input/Output Pins | | V++ 0.3V, V 0.3V | | Input Current | | 10 mA | | Storage Temperature Range | | -65°C to +150°C | | Junction Temperature (4) | | +150°C | | Soldering Information | Infrared or Convection (20 sec) | 235°C | | | Wave Soldering Lead Temp. (10 sec) | 260°C | - Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional. For specifications and the test conditions, see the Electrical Characteristics Tables. - If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and - Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC). The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is - $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. ## Operating Ratings<sup>(1)</sup> | Temperature Range <sup>(2)</sup> | -40°C to +125°C | | |--------------------------------------------------------------|-----------------|---------| | Supply Voltage $(V_S = V^+ - V^-)$ | 2.7V to 12V | | | Package Thermal Resistance (θ <sub>JA</sub> <sup>(2)</sup> ) | 5-Pin SOT-23 | 265°C/W | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional. For specifications and the test conditions, see the Electrical Characteristics Tables. - The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. ## 3V Electrical Characteristics(1) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V^+ = 3V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10 \text{ k}\Omega$ to $V^+/2$ . Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units | | |-------------------|----------------------------------------|-----------------------------------------------------------------------|----------------------|--------------------|----------------------|---------------------|--| | V <sub>OS</sub> | Input Offset Voltage | | | ±37 | ±200<br>± <b>500</b> | μV | | | TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | See (4) | | ±1 | ±5 | μV/°C | | | I <sub>B</sub> | Input Bias Current | See <sup>(4)(5)</sup><br>-40°C ≤ T <sub>A</sub> ≤ 85°C | | ±0.2 | ±1<br><b>±50</b> | | | | | | See <sup>(4)(5)</sup><br>-40°C ≤ T <sub>A</sub> ≤ 125°C | | ±0.2 | ±1<br><b>±400</b> | pА | | | Ios | Input Offset Current | | | 40 | | fA | | | CMRR | Common Mode Rejection Ratio | 0V ≤ V <sub>CM</sub> ≤ 3V | 86<br><b>80</b> | 130 | | dB | | | PSRR | Power Supply Rejection Ratio | 2.7V ≤ V <sup>+</sup> ≤ 12V, Vo = V <sup>+</sup> /2 | 86<br><b>82</b> | 98 | | dB | | | CMVR | Common Mode Voltage Range | CMRR ≥ 80 dB<br>CMRR ≥ 77 dB | -0.2<br>- <b>0.2</b> | | 3.2<br><b>3.2</b> | V | | | A <sub>VOL</sub> | Open Loop Voltage Gain | $R_L = 2 k\Omega$ $V_O = 0.3V \text{ to } 2.7V$ | 100<br><b>96</b> | 114 | | dB | | | | | $R_L = 10 \text{ k}\Omega$<br>V <sub>O</sub> = 0.2V to 2.8V | 100<br><b>96</b> | 124 | | ав | | | V <sub>OUT</sub> | Output Voltage Swing High | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 40 | 80<br><b>120</b> | mV | | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 30 | 40<br><b>60</b> | from V <sup>+</sup> | | | | Output Voltage Swing Low | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 40 | 60<br><b>80</b> | | | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 20 | 40<br><b>50</b> | mV | | | I <sub>OUT</sub> | Output Current <sup>(6)(7)</sup> | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$ | 25<br><b>15</b> | 42 | | A | | | | | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV}$ | 25<br><b>20</b> | 42 | | mA | | | I <sub>S</sub> | Supply Current | | | 0.670 | 1.0<br><b>1.2</b> | mA | | | SR | Slew Rate (8) | A <sub>V</sub> = +1, V <sub>O</sub> = 2 V <sub>PP</sub><br>10% to 90% | | 0.9 | | V/µs | | | GBW | Gain Bandwidth | | | 2.5 | | MHz | | | THD+N | Total Harmonic Distortion + Noise | $f = 1 \text{ kHz}, A_V = 1, R_{-L} = 10 \text{ k}Ω$ | | 0.02 | | % | | | e <sub>n</sub> | Input Referred Voltage Noise Density | f = 1 kHz | | 9 | | nV/√Hz | | | i <sub>n</sub> | Input Referred Current Noise Density | f = 100 kHz | | 1 | | fA/√Hz | | - Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_J = T_A$ . Parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_J > T_A$ . Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method. - Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material. - This parameter is specified by design and/or characterization and is not tested in production. - Positive current corresponds to current flowing into the device. - The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. - The short circuit test is a momentary test. - The number specified is the slower of positive and negative slew rates. ## 5V Electrical Characteristics(1) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10 \text{ k}\Omega$ to $V^+/2$ . Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units | | |-------------------|----------------------------------------|---------------------------------------------------------------------|----------------------|--------------------|---------------------|---------------------|--| | V <sub>OS</sub> | Input Offset Voltage | | | ±37 | ±200<br><b>±500</b> | μV | | | TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | See <sup>(4)</sup> | | ±1 | ±5 | μV/°C | | | I <sub>B</sub> | Input Bias Current | See <sup>(4)(5)</sup><br>-40°C ≤ T <sub>A</sub> ≤ 85°C | | ±0.2 | ±1<br><b>±50</b> | ^ | | | | | See $^{(4)(5)}$<br>-40°C ≤ T <sub>A</sub> ≤ 125°C | | ±0.2 | ±1<br><b>±400</b> | рA | | | Ios | Input Offset Current | | | 40 | | fA | | | CMRR | Common Mode Rejection Ratio | $0V \le V_{CM} \le 5V$ | 88<br><b>83</b> | 130 | | dB | | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^+ \le 12V, V_O = V^+/2$ | 86<br><b>82</b> | 100 | | dB | | | CMVR | Common Mode Voltage Range | CMRR ≥ 80 dB<br>CMRR ≥ 78 dB | -0.2<br>- <b>0.2</b> | | 5.2<br><b>5.2</b> | V | | | A <sub>VOL</sub> | Open Loop Voltage Gain | $R_L = 2 k\Omega$<br>$V_O = 0.3V \text{ to } 4.7V$ | 100<br><b>96</b> | 119 | | dD | | | | | $R_L = 10 \text{ k}\Omega$<br>$V_O = 0.2 \text{V to } 4.8 \text{V}$ | 100<br><b>96</b> | 130 | | dB | | | V <sub>OUT</sub> | Output Voltage Swing High | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 60 | 110<br><b>130</b> | mV | | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 40 | 50<br><b>70</b> | from V <sup>+</sup> | | | | Output Voltage Swing Low | $R_L = 2 k\Omega$ to $V^+/2$ | | 50 | 80<br><b>90</b> | | | | | | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 30 | 40<br><b>50</b> | mV | | | I <sub>OUT</sub> | Output Current <sup>(6)(7)</sup> | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$ | 40<br><b>28</b> | 66 | | | | | | | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV}$ | 40<br><b>28</b> | 76 | | mA | | | I <sub>S</sub> | Supply Current | | | 0.715 | 1.0<br><b>1.2</b> | mA | | | SR | Slew Rate <sup>(8)</sup> | $A_V = +1, V_O = 4 V_{PP}$<br>10% to 90% | | 1.0 | | V/µs | | | GBW | Gain Bandwidth | | | 2.5 | | MHz | | | THD+N | Total Harmonic Distortion + Noise | $f = 1 \text{ kHz}, A_V = 1, R_L = 10 \text{ k}Ω$ | | 0.02 | | % | | | e <sub>n</sub> | Input Referred Voltage Noise Density | f = 1 kHz | | 9 | | nV/√Hz | | | i <sub>n</sub> | Input Referred Current Noise Density | f = 100 kHz | | 1 | | fA/√Hz | | - Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_J = T_A$ . Parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_J > T_A$ . - Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method. - Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material. - This parameter is specified by design and/or characterization and is not tested in production. - Positive current corresponds to current flowing into the device. - The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. The short circuit test is a momentary test. Submit Documentation Feedback The number specified is the slower of positive and negative slew rates. ## ±5V Electrical Characteristics(1) Unless otherwise specified, all limits are specified for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = -5V$ , $V_{CM} = 0V$ , and $R_L > 10 \text{ k}\Omega$ to 0V. Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units | |-------------------|----------------------------------------|--------------------------------------------------------------|----------------------|--------------------|---------------------|---------------------| | V <sub>OS</sub> | Input Offset Voltage | | | ±37 | ±200<br><b>±500</b> | μV | | TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | See <sup>(4)</sup> | | ±1 | ±5 | μV/°C | | I <sub>B</sub> | Input Bias Current | See <sup>(4)(5)</sup><br>-40°C ≤ T <sub>A</sub> ≤ 85°C | | ±0.2 | 1<br><b>±50</b> | n ^ | | | | See $^{(4)(5)}$<br>-40°C ≤ T <sub>A</sub> ≤ 125°C | | ±0.2 | 1<br><b>±400</b> | рA | | Ios | Input Offset Current | | | 40 | | fA | | CMRR | Common Mode Rejection Ratio | $-5V \le V_{CM} \le 5V$ | 92<br><b>88</b> | 138 | | dB | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^+ \le 12V, V_0 = 0V$ | 86<br><b>82</b> | 98 | | dB | | CMVR | Common Mode Voltage Range | CMRR ≥ 80 dB<br>CMRR ≥ 78 dB | -5.2<br>- <b>5.2</b> | | 5.2<br><b>5.2</b> | V | | A <sub>VOL</sub> | Open Loop Voltage Gain | $R_L = 2 k\Omega$<br>V <sub>O</sub> = -4.7V to 4.7V | 100<br><b>98</b> | 121 | | 40 | | | | $R_L = 10 \text{ k}\Omega$<br>V <sub>O</sub> = -4.8V to 4.8V | 100<br><b>98</b> | 134 | | dB | | V <sub>OUT</sub> | Output Voltage Swing High | $R_L = 2 \text{ k}\Omega \text{ to 0V}$ | | 90 | 150<br><b>170</b> | mV | | | | $R_L = 10 \text{ k}\Omega \text{ to 0V}$ | | 40 | 80<br><b>100</b> | from V <sup>+</sup> | | | Output Voltage Swing Low | $R_L = 2 \text{ k}\Omega \text{ to 0V}$ | | 90 | 130<br><b>150</b> | mV | | | | $R_L = 10 \text{ k}\Omega \text{ to 0V}$ | | 40 | 50<br><b>60</b> | from V | | I <sub>OUT</sub> | Output Current <sup>(6)(7)</sup> | Sourcing V <sub>O</sub> = 0V<br>V <sub>IN</sub> = 100 mV | 50<br><b>35</b> | 86 | | 4 | | | | Sinking $V_O = 0V$<br>$V_{IN} = -100 \text{ mV}$ | 50<br><b>35</b> | 84 | | mA | | Is | Supply Current | | | 0.790 | 1.1<br><b>1.3</b> | mA | | SR | Slew Rate <sup>(8)</sup> | $A_V = +1, V_O = 9 V_{PP}$<br>10% to 90% | | 1.1 | | V/µs | | GBW | Gain Bandwidth | | | 2.5 | | MHz | | THD+N | Total Harmonic Distortion + Noise | $f = 1 \text{ kHz}, A_V = 1, R_L = 10 \text{ k}Ω$ | | 0.02 | | % | | e <sub>n</sub> | Input Referred Voltage Noise Density | f = 1 kHz | | 9 | | nV/√Hz | | i <sub>n</sub> | Input Referred Current Noise Density | f = 100 kHz | | 1 | | fA/√Hz | - Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_J = T_A$ . Parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_J > T_A$ . Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method. - Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material. - This parameter is specified by design and/or characterization and is not tested in production. - Positive current corresponds to current flowing into the device. - The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. - The short circuit test is a momentary test. - The number specified is the slower of positive and negative slew rates. # **Connection Diagram** Figure 2. 5-Pin SOT-23 - Top View See DBV Package ## **Typical Performance Characteristics** Unless otherwise noted: $T_A$ = 25°C, $V_{CM}$ = $V_S/2$ , $R_L$ > 10 k $\Omega$ . Figure 3. Offset Voltage Distribution Unless otherwise noted: $T_A = 25^{\circ}C,~V_{CM} = V_S/2,~R_L > 10~k\Omega.$ Offset Voltage Figure 9. 150 | V<sub>S</sub> = 5V 200 Offset Voltage vs. V<sub>CM</sub> V<sub>CM</sub> (V) Figure 13. Offset Voltage vs. V<sub>CM</sub> 200 V<sub>S</sub> = 3V 150 -40℃ 100 OFFSET VOLTAGE (µV) 50 0 -50 -100 -150 -200 -0.5 0 0.5 1 2 2.5 V<sub>CM</sub> (V) Figure 12. Figure 14. Unless otherwise noted: $T_A$ = 25°C, $V_{CM}$ = $V_S/2$ , $R_L$ > 10 k $\Omega$ . Figure 17. Figure 16. Copyright © 2011–2013, Texas Instruments Incorporated Submit Documentation Feedback Unless otherwise noted: $T_A$ = 25°C, $V_{CM}$ = $V_S/2$ , $R_L$ > 10 k $\Omega$ . Figure 21. Submit Documentation Feedback Copyright © 2011–2013, Texas Instruments Incorporated Unless otherwise noted: $T_A$ = 25°C, $V_{CM}$ = $V_S/2$ , $R_L$ > 10 k $\Omega$ . Figure 27. Figure 29. Figure 31. Figure 28. Figure 30. Figure 32. Copyright © 2011–2013, Texas Instruments Incorporated Unless otherwise noted: $T_A = 25$ °C, $V_{CM} = V_S/2$ , $R_L > 10 \text{ k}\Omega$ . Figure 33. Unless otherwise noted: $T_A = 25^{\circ}C$ , $V_{CM} = V_S/2$ , $R_L > 10~k\Omega$ . **THD+N** #### APPLICATION INFORMATION #### SM72501 The SM72501 is a low offset voltage, rail-to-rail input and output precision amplifier with a CMOS input stage and wide supply voltage range of 2.7V to 12V. The SM72501 has a very low input bias current of only ±200 fA at room temperature. The wide supply voltage range of 2.7V to 12V over the extensive temperature range of −40°C to 125°C makes the SM72501 an excellent choice for low voltage precision applications with extensive temperature requirements. The SM72501 has only $\pm 37~\mu V$ of typical input referred offset voltage and this offset is specified to be less than $\pm 500~\mu V$ over temperature. This minimal offset voltage allows more accurate signal detection and amplification in precision applications. The low input bias current of only $\pm 200$ fA along with the low input referred voltage noise of 9 nV/ $\sqrt{\text{Hz}}$ gives the SM72501 superiority for use in sensor applications. Lower levels of noise from the SM72501 means better signal fidelity and a higher signal-to-noise ratio. Technical support and extensive characterization data is available for sensitive applications or applications with a constrained error budget. The SM72501 is offered in the space saving 5-Pin SOT-23. This small package is an ideal solution for area constrained PC boards and portable electronics. #### **CAPACITIVE LOAD** The SM72501 can be connected as a non-inverting unity gain follower. This configuration is the most sensitive to capacitive loading. The combination of a capacitive load placed on the output of an amplifier along with the amplifier's output impedance creates a phase lag which in turn reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be either underdamped or it will oscillate. In order to drive heavier capacitive loads, an isolation resistor, $R_{\rm ISO}$ , in Figure 41 should be used. By using this isolation resistor, the capacitive load is isolated from the amplifier's output, and hence, the pole caused by $C_L$ is no longer in the feedback loop. The larger the value of $R_{\rm ISO}$ , the more stable the output voltage will be. If values of $R_{\rm ISO}$ are sufficiently large, the feedback loop will be stable, independent of the value of $C_L$ . However, larger values of $R_{\rm ISO}$ result in reduced output swing and reduced output current drive. Figure 41. Isolating Capacitive Load ### **INPUT CAPACITANCE** CMOS input stages inherently have low input bias current and higher input referred voltage noise. The SM72501 enhances this performance by having the low input bias current of only $\pm 200$ fA, as well as, a very low input referred voltage noise of 9 nV/ $\sqrt{\text{Hz}}$ . In order to achieve this a larger input stage has been used. This larger input stage increases the input capacitance of the SM72501. The typical value of this input capacitance, $C_{\text{IN}}$ , for the SM72501 is 25 pF. The input capacitance will interact with other impedances such as gain and feedback resistors, which are seen on the inputs of the amplifier, to form a pole. This pole will have little or no effect on the output of the amplifier at low frequencies and DC conditions, but will play a bigger role as the frequency increases. At higher frequencies, the presence of this pole will decrease phase margin and will also cause gain peaking. In order to compensate for the input capacitance, care must be taken in choosing the feedback resistors. In addition to being selective in picking values for the feedback resistor, a capacitor can be added to the feedback path to increase stability. The DC gain of the circuit shown in Figure 42 is simply $-R_2/R_1$ . Figure 42. Compensating for Input Capacitance For the time being, ignore C<sub>F</sub>. The AC gain of the circuit in Figure 42 can be calculated as follows: $$\frac{v_{\text{OUT}}}{V_{\text{IN}}}(s) = \frac{-R_2/R_1}{\left[1 + \frac{s}{\left(\frac{A_0}{R_1 + R_2}\right)} + \frac{s^2}{\left(\frac{A_0}{C_{\text{IN}}R_2}\right)}\right]}$$ (1) This equation is rearranged to find the location of the two poles: $$P_{1,2} = \frac{-1}{2C_{IN}} \left[ \frac{1}{R_1} + \frac{1}{R_2} \pm \sqrt{\left(\frac{1}{R_1} + \frac{1}{R_2}\right)^2 - \frac{4 A_0 C_{IN}}{R_2}} \right]$$ (2) As shown in Equation 2, as values of $R_1$ and $R_2$ are increased, the magnitude of the poles is reduced, which in turn decreases the bandwidth of the amplifier. Whenever possible, it is best to choose smaller feedback resistors. Figure 43 shows the effect of the feedback resistor on the bandwidth of the SM72501. Figure 43. Closed Loop Gain vs. Frequency Equation 2 has two poles. In most cases, it is the presence of pairs of poles that causes gain peaking. In order to eliminate this effect, the poles should be placed in Butterworth position, since poles in Butterworth position do not cause gain peaking. To achieve a Butterworth pair, the quantity under the square root in Equation 2 should be set to equal -1. Using this fact and the relation between $R_1$ and $R_2$ , $R_2 = -A_V R_1$ , the optimum value for $R_1$ can be found. This is shown in Equation 3. If $R_1$ is chosen to be larger than this optimum value, gain peaking will occur. $$R_1 < \frac{(1 - A_V)^2}{2A_0A_VC_{IN}} \tag{3}$$ In Figure 42, $C_F$ is added to compensate for input capacitance and to increase stability. Additionally, $C_F$ reduces or eliminates the gain peaking that can be caused by having a larger feedback resistor. Figure 44 shows how $C_F$ reduces gain peaking. Figure 44. Closed Loop Gain vs. Frequency with Compensation #### **DIODES BETWEEN THE INPUTS** The SM72501 has a set of anti-parallel diodes between the input pins, as shown in Figure 45. These diodes are present to protect the input stage of the amplifier. At the same time, they limit the amount of differential input voltage that is allowed on the input pins. A differential signal larger than one diode voltage drop might damage the diodes. The differential signal between the inputs needs to be limited to ±300 mV or the input current needs to be limited to ±10 mA. Figure 45. Input of SM72501 #### PRECISION CURRENT SOURCE The SM72501 can be used as a precision current source in many different applications. Figure 46 shows a typical precision current source. This circuit implements a precision voltage controlled current source. Amplifier A1 is a differential amplifier that uses the voltage drop across $R_S$ as the feedback signal. Amplifier A2 is a buffer that eliminates the error current from the load side of the $R_S$ resistor that would flow in the feedback resistor if it were connected to the load side of the $R_S$ resistor. In general, the circuit is stable as long as the closed loop bandwidth of amplifier A2 is greater then the closed loop bandwidth of amplifier A1. Note that if A1 and A2 are the same type of amplifiers, then the feedback around A1 will reduce its bandwidth compared to A2. Figure 46. Precision Current Source The equation for output current can be derived as follows: $$\frac{V_2R}{R+R} + \frac{(V_0 - IR_S)R}{R+R} = \frac{V_1R}{R+R} + \frac{V_0R}{R+R}$$ (4) Solving for the current I results in the following equation: $$I = \frac{V_2 - V_1}{R_S} \tag{5}$$ #### LOW INPUT VOLTAGE NOISE The SM72501 has a very low input voltage noise of 9 nV/\(\text{N}\)\text{Tz}. This input voltage noise can be further reduced by placing N amplifiers in parallel as shown in Figure 47. The total voltage noise on the output of this circuit is divided by the square root of the number of amplifiers used in this parallel combination. This is because each individual amplifier acts as an independent noise source, and the average noise of independent sources is the quadrature sum of the independent sources divided by the number of sources. For N identical amplifiers, this means: REDUCED INPUT VOLTAGE NOISE = $$\frac{1}{N} \sqrt{e_{n1}^2 + e_{n2}^2 + \dots + e_{nN}^2}$$ = $\frac{1}{N} \sqrt{Ne_n^2} = \frac{\sqrt{N}}{N} e_n$ = $\frac{1}{\sqrt{N}} e_n$ (6) Figure 47 shows a schematic of this input voltage noise reduction circuit. Typical resistor values are: $R_G = 10\Omega$ , $R_F = 1 k\Omega$ , and $R_O = 1 k\Omega$ . Figure 47. Noise Reduction Circuit ### **TOTAL NOISE CONTRIBUTION** The SM72501 has very low input bias current, very low input current noise, and very low input voltage noise. As a result, these amplifiers are ideal choices for circuits with high impedance sensor applications. Figure 48 shows the typical input noise of the SM72501 as a function of source resistance where: e<sub>n</sub> denotes the input referred voltage noise $e_i$ is the voltage drop across source resistance due to input referred current noise or $e_i = R_S * i_n$ et shows the thermal noise of the source resistance eni shows the total noise on the input. Where: $$e_{ni} = \sqrt{e_n^2 + e_i^2 + e_t^2} \tag{7}$$ The input current noise of the SM72501 is so low that it will not become the dominant factor in the total noise unless source resistance exceeds 300 $M\Omega$ , which is an unrealistically high value. As is evident in Figure 48, at lower $R_S$ values, total noise is dominated by the amplifier's input voltage noise. Once $R_S$ is larger than a few kilo-Ohms, then the dominant noise factor becomes the thermal noise of $R_S$ . As mentioned before, the current noise will not be the dominant noise factor for any practical application. Figure 48. Total Input Noise #### HIGH IMPEDANCE SENSOR INTERFACE Many sensors have high source impedances that may range up to 10 M $\Omega$ . The output signal of sensors often needs to be amplified or otherwise conditioned by means of an amplifier. The input bias current of this amplifier can load the sensor's output and cause a voltage drop across the source resistance as shown in Figure 49, where $V_{IN}^+ = V_S - I_{BIAS}^*R_S$ The last term, $I_{BIAS}*R_S$ , shows the voltage drop across $R_S$ . To prevent errors introduced to the system due to this voltage, an op amp with very low input bias current must be used with high impedance sensors. This is to keep the error contribution by $I_{BIAS}*R_S$ less than the input voltage noise of the amplifier, so that it will not become the dominant noise factor. Figure 49. Noise Due to IBIAS pH electrodes are very high impedance sensors. As their name indicates, they are used to measure the pH of a solution. They usually do this by generating an output voltage which is proportional to the pH of the solution. pH electrodes are calibrated so that they have zero output for a neutral solution, pH = 7, and positive and negative voltages for acidic or alkaline solutions. This means that the output of a pH electrode is bipolar and has to be level shifted to be used in a single supply system. The rate of change of this voltage is usually shown in mV/pH and is different for different pH sensors. Temperature is also an important factor in a pH electrode reading. The output voltage of the senor will change with temperature. Figure 50 shows a typical output voltage spectrum of a pH electrode. Note that the exact values of output voltage will be different for different sensors. In this example, the pH electrode has an output voltage of 59.15 mV/pH at 25°C. Figure 50. Output Voltage of a pH Electrode The temperature dependence of a typical pH electrode is shown in Figure 51. As is evident, the output voltage changes with changes in temperature. Figure 51. Temperature Dependence of a pH Electrode The schematic shown in Figure 52 is a typical circuit which can be used for pH measurement. The LM35 is a precision integrated circuit temperature sensor. This sensor is differentiated from similar products because it has an output voltage linearly proportional to Celcius measurement, without the need to convert the temperature to Kelvin. The LM35 is used to measure the temperature of the solution and feeds this reading to the Analog to Digital Converter, ADC. This information is used by the ADC to calculate the temperature effects on the pH readings. The LM35 needs to have a resistor, $R_T$ in Figure 52, to $-V^+$ in order to be able to read temperatures below $0^{\circ}$ C. $R_T$ is not needed if temperatures are not expected to go below zero. The output of pH electrodes is usually large enough that it does not require much amplification; however, due to the very high impedance, the output of a pH electrode needs to be buffered before it can go to an ADC. Since most ADCs are operated on single supply, the output of the pH electrode also needs to be level shifted. Amplifier A1 buffers the output of the pH electrode with a moderate gain of +2, while A2 provides the level shifting. $V_{OUT}$ at the output of A2 is given by: $V_{OUT} = -2V_{pH} + 1.024V$ . The LM4140A is a precision, low noise, voltage reference used to provide the level shift needed. The ADC used in this application is the ADC12032 which is a 12-bit, 2 channel converter with multiplexers on the inputs and a serial output. The 12-bit ADC enables users to measure pH with an accuracy of 0.003 of a pH unit. Adequate power supply bypassing and grounding is extremely important for ADCs. Recommended bypass capacitors are shown in Figure 52. It is common to share power supplies between different components in a circuit. To minimize the effects of power supply ripples caused by other components, the op amps need to have bypass capacitors on the supply pins. Using the same value capacitors as those used with the ADC are ideal. The combination of these three values of capacitors ensures that AC noise present on the power supply line is grounded and does not interfere with the amplifiers' signal. Figure 52. pH Measurement Circuit ## SNIS157C - JANUARY 2011 - REVISED APRIL 2013 ## **REVISION HISTORY** | Changes from Revision B (April 2013) to Revision C | | | | | | |----------------------------------------------------|----------------------------------------------------|--|----|--|--| | • | Changed layout of National Data Sheet to TI format | | 21 | | | Submit Documentation Feedback www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | SM72501MF/NOPB | NRND | Production | SOT-23 (DBV) 5 | 1000 SMALL T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | S501 | | SM72501MF/NOPB.A | NRND | Production | SOT-23 (DBV) 5 | 1000 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | S501 | | SM72501MFE/NOPB | NRND | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | S501 | | SM72501MFE/NOPB.A | NRND | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | S501 | | SM72501MFX/NOPB | NRND | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | S501 | | SM72501MFX/NOPB.A | NRND | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | S501 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Feb-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SM72501MF/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SM72501MF/NOPB | SOT-23 | DBV | 5 | 1000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SM72501MFE/NOPB | SOT-23 | DBV | 5 | 250 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SM72501MFE/NOPB | SOT-23 | DBV | 5 | 250 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SM72501MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SM72501MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 1-Feb-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SM72501MF/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 | | SM72501MF/NOPB | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | SM72501MFE/NOPB | SOT-23 | DBV | 5 | 250 | 208.0 | 191.0 | 35.0 | | SM72501MFE/NOPB | SOT-23 | DBV | 5 | 250 | 210.0 | 185.0 | 35.0 | | SM72501MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 | | SM72501MFX/NOPB | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated