# RES11A Matched, Thin-Film Resistor Dividers With $1k\Omega$ Inputs #### 1 Features - Wide temperature range: -40°C to +125°C - Ratio = $R_{IN}$ : $R_{G}$ , $R_{IN}$ = $1k\Omega$ (nominal) - Highly precise ratio tolerance: ±0.05% (maximum) - Low drift: ±2ppm/°C TCR<sub>ratio</sub> (maximum) ## 2 Applications - Precision voltage divider, precision level translation - Gain and attenuating amplifiers - Difference amplifiers with high CMRR - Discrete instrumentation amps with high gain accuracy - Fully differential amplifiers with high gain accuracy - Pinpoint comparator threshold setting ## 3 Description The RES11A is a matched pair of resistive dividers, implemented in thin-film SiCr with Texas Instruments' modern, high-performance, analog CMOS process. The device has a nominal input resistance of $1k\Omega$ , for low thermal and current noise, and is available in several nominal ratios to meet a wide array of system needs. Use the RES11A in an inverse gain configuration by simply rotating the device placement by 180°. This feature supports layout reuse and increases flexibility for applications such as discrete instrumentation or difference amplifier implementations. The RES11A series features high ratio-matching precision, with the measured ratio of each divider within ±0.05% (±500ppm) of the nominal. This precision is maintained over the temperature range, with a maximum ratio drift of only ±2ppm/°C. Additionally, the biased long-term stability of the device has been proven through thorough characterization. The RES11A is specified with a temperature range from -40°C to +125°C. The device is offered in an 8-pin, SOT-23-THIN package, with a body size of 2.9mm × 1.6mm (body size is a nominal value and does not include pins). #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | | |-------------|------------------------|-----------------|--| | RES11A | DDF (SOT-23-THIN, 8) | 2.9mm × 2.8mm | | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. #### **Device Information** | PART NUMBER | NOMINAL RATIO | |-------------|---------------| | RES11A10 | 1:1 | | RES11A15 | 1:1.5 | | RES11A16 | 1:1.667 | | RES11A20 | 1:2 | | RES11A25 | 1:2.5 | | RES11A30 | 1:3 | | RES11A40 | 1:4 | | RES11A50 | 1:5 | | RES11A90 | 1:9 | | RES11A00 | 1:10 | **Excellent Ratio Matching for Best CMRR** # **Table of Contents** | 1 Features1 | 7.3 Feature Description | 17 | |---------------------------------------|------------------------------------------------------|----| | 2 Applications1 | | | | 3 Description1 | | 25 | | 4 Pin Configuration and Functions3 | | | | 5 Specifications4 | | | | 5.1 Absolute Maximum Ratings4 | | | | 5.2 ESD Ratings4 | | | | 5.3 Recommended Operating Conditions5 | | | | 5.4 Thermal Information5 | 9.1 Device Support | 45 | | 5.5 Electrical Characteristics6 | 9.2 Documentation Support | 46 | | 5.6 Typical Characteristics9 | 9.3 Receiving Notification of Documentation Updates. | 46 | | 6 Parameter Measurement Information14 | | 46 | | 6.1 DC Measurement Configurations14 | | | | 6.2 AC Measurement Configurations15 | | 46 | | 6.3 Error Notation and Units16 | 9.7 Glossary | 46 | | 7 Detailed Description17 | | | | 7.1 Overview17 | | | | 7.2 Functional Block Diagram17 | | 47 | | _ | | | # 4 Pin Configuration and Functions Figure 4-1. DDF Package, 8-Pin SOT-23-THN (Top View) **Table 4-1. Pin Functions** | PIN | | TYPE | DESCRIPTION | | | |---------------------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | GND/SUB 4, 8 Ground | | Ground | Substrate bias connection. Only bias one GND/SUB pin. Float the other GND/SUB pin to prevent current return paths from forming through the substrate. See also Section 7.4. | | | | RG1 3 Input | | Input | Gain resistor connection for divider 1 | | | | RG2 | 5 | Input | Gain resistor connection for divider 2 | | | | RIN1 | 1 | Input | Input resistor connection for divider 1 | | | | RIN2 | 7 | Input | Input resistor connection for divider 2 | | | | RMID1 | 2 | Output | Center tap of divider 1 | | | | RMID2 6 Out | | Output | Center tap of divider 2 | | | ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------------------------------------------------|----------------------|--------|-------|------| | V <sub>CM</sub> | Maximum sustained common mode voltage | (any pin to GND/SUB) | -85 | 85 | V | | | | RES11A10 | -77.0 | 77.0 | | | | | RES11A15 | -64.2 | 64.2 | | | | | RES11A16 | -63.0 | 63.0 | | | | | RES11A20 | -57.8 | 57.8 | | | 437 | Maximum instantaneous overload voltage per divider (RINx pin to RGx pin) <sup>(2)</sup> (3) | RES11A25 | -89.9 | 89.9 | V | | $\Delta V_{DMAX}$ | | RES11A30 | -102.7 | 102.7 | v | | | | RES11A40 | -96.3 | 96.3 | | | | | RES11A50 | -94.6 | 94.6 | | | | | RES11A90 | -128.4 | 128.4 | | | | | RES11A00 | -135 | 135 | | | T <sub>A</sub> | Ambient temperature | | -55 | 150 | °C | | TJ | Junction temperature | | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -55 | 175 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Flectrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | \/ | | V <sub>(ESD)</sub> | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | v | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Submit Document Feedback <sup>(2)</sup> Maximum instantaneous voltage permitted under transient conditions. Avoid sustained operation at these voltage levels because the resulting self-heating causes T<sub>J</sub> to exceed 150°C. <sup>(3)</sup> Refer to Section 7.4.1 and Section 8.3 for more information about per-resistor voltage and current limitations. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |---------------------|-----------------------------------------------------------|----------|-------|---------|-----------| | | | RES11A10 | -17.9 | 17.9 | | | | | RES11A15 | -14.9 | 14.9 | | | | | RES11A16 | -14.3 | 14.3 | | | | | RES11A20 | -13.4 | 13.4 | | | \ <u></u> | Maximum sustained divider voltage, dc (10 years at | RES11A25 | -20.8 | 20.8 | V | | V <sub>RECMAX</sub> | $T_A = 25^{\circ}C)^{(1)}$ (2) | RES11A30 | -23.8 | 23.8 | V | | | | RES11A40 | -22.4 | 22.4 | | | | | RES11A50 | -21.4 | 21.4 | | | | | RES11A90 | -29.8 | 29.8 | | | | | RES11A00 | -32.8 | 32.8 | | | | | RES11A10 | -24.4 | 24.4 | | | | | RES11A15 | -20.4 | 20.4 | | | | | RES11A16 | -20.0 | 20.0 | | | | | RES11A20 | -18.3 | 18.3 | | | | Maximum sustained divider voltage, ac (≥50Hz, 10 years at | RES11A25 | -28.5 | 28.5 | W | | | $T_A = 25^{\circ}C)^{(1)}$ (2) | RES11A30 | -32.6 | 32.6 | $V_{RMS}$ | | | | RES11A40 | -30.6 | 30.6 | | | | | RES11A50 | -30.0 | 30.0 | | | | | RES11A90 | -40.7 | 40.7 | | | | | RES11A00 | -44.8 | 44.8 | | | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | <sup>(1)</sup> Assumes R<sub>0,JA</sub> = 156.2°C/W. Applies whether the specified voltage is applied across a *single* divider, or *both* dividers simultaneously. Adhere to the limitations in *Absolute Maximum Ratings*. #### **5.4 Thermal Information** | | | RES11A | | |-----------------------|----------------------------------------------|-------------------|------| | | THERMAL METRIC(1) | DDF (SOT-23-THIN) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 156.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 77.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 73.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 73.5 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Refer to Section 7.4.1 and Section 8.3 for more information about per-resistor voltage and current limitations. ### **5.5 Electrical Characteristics** at $T_A = 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------|-------|------|------| | INITIAL | RESISTANCE | | | | | | | | | | RES11A10 | | | 1 | | | | | | RES11A15 | | | 1.5 | | | | | | RES11A16 | | | 1.667 | | | | | | RES11A20 | | | 2 | | | | _ | | RES11A25 | | | 2.5 | | | | G <sub>nom</sub> | Nominal ratio (R <sub>Gx</sub> / R <sub>INx</sub> ) | RES11A30 | | | 3 | | V/V | | | | RES11A40 | | | 4 | | | | | | RES11A50 | | | 5 | | | | | | RES11A90 | | | 9 | | | | | | RES11A00 | | | 10 | | | | | | | RES11A10 | -500 | ±59 | 500 | | | | | | RES11A15 | -500 | ±41 | 500 | | | | | | RES11A16 | -500 | ±97 | 500 | | | | | | RES11A20 | -500 | ±52 | 500 | | | | Datio televers of divides 4(1) (5) | (D | RES11A25 | -500 | ±66 | 500 | | | t <sub>D1</sub> | Ratio tolerance of divider 1 <sup>(1) (5)</sup> | (R <sub>G1</sub> / R <sub>IN1</sub> ) / G <sub>nom</sub> – 1 | RES11A30 | -500 | ±62 | 500 | ppm | | | | | RES11A40 | -500 | ±76 | 500 | | | | | | RES11A50 | -500 | ±107 | 500 | | | | | | RES11A90 | -500 | ±72 | 500 | | | | | | RES11A00 | -500 | ±117 | 500 | | | | | (R <sub>G2</sub> / R <sub>IN2</sub> ) / G <sub>nom</sub> – 1 | RES11A10 | -500 | ±68 | 500 | | | | | | RES11A15 | -500 | ±37 | 500 | | | | | | RES11A16 | -500 | ±81 | 500 | | | | | | RES11A20 | -500 | ±40 | 500 | | | | Detic telemone of divides 0(1) (5) | | RES11A25 | -500 | ±50 | 500 | | | D2 | Ratio tolerance of divider 2 <sup>(1) (5)</sup> | | RES11A30 | -500 | ±58 | 500 | ppm | | | | | RES11A40 | -500 | ±70 | 500 | | | | | | RES11A50 | -500 | ±81 | 500 | | | | | | RES11A90 | -500 | ±93 | 500 | | | | | | RES11A00 | -500 | ±55 | 500 | 1 | | | | | RES11A10 | -1000 | ±29 | 1000 | | | | | | RES11A15 | -1000 | ±31 | 1000 | | | | | | RES11A16 | -1000 | ±42 | 1000 | | | | | | RES11A20 | -1000 | ±41 | 1000 | | | | Matching tolerance of dividers 1 and | | RES11A25 | -1000 | ±42 | 1000 | | | M | 2 <sup>(5)</sup> | $t_{D2} - t_{D1}$ | RES11A30 | -1000 | ±32 | 1000 | ppm | | | | | RES11A40 | -1000 | ±38 | 1000 | | | | | | RES11A50 | -1000 | ±67 | 1000 | | | | | | RES11A90 | -1000 | ±89 | 1000 | | | | | RES11A00 | RES11A00 | -1000 | ±65 | 1000 | | | abs | Absolute tolerance (per resistor)(2) (5) | $(R_x / R_{xnom}) - 1^{(3)}$ | 1 | -12 | ±2 | 12 | % | | | Absolute tolerance span | MAX (t <sub>absRIN1</sub> , t <sub>absRG1</sub> , t <sub>a</sub><br>MIN (t <sub>absRIN1</sub> , t <sub>absRG1</sub> , t <sub>ab</sub> | bsRIN2, t <sub>absRG2</sub> ) - | | 65 | | ppm | | | PARAMETER | TEST CO | NDITIONS | MIN TYP | MAX | UNIT | | |----------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------|-------|--------|--| | RESISTA | ANCE DRIFT | | <u>'</u> | | | | | | | | | $T_A = -40C \text{ to } +125^{\circ}C$ | 18 | | | | | | Absolute temperature coefficient of resistance (per resistor) <sup>(4)</sup> | | T <sub>A</sub> = -40C to -15C | 35 | | | | | TCR <sub>abs</sub> | | $(\Delta R_x / R_{x(25^{\circ}C)}) / \Delta T_A$ | T <sub>A</sub> = -15C to +65°C | 23 | | ppm/°C | | | | | | T <sub>A</sub> = 65C to 125°C | 3.5 | | | | | TCR <sub>ratio</sub> | Divider temperature coefficient of resistance (per divider) <sup>(4)</sup> | $\Delta t_{Dx} / \Delta T_A$ , $T_A = -40C$ to + | | -2 ±0.2 | 2 | ppm/°C | | | TCR <sub>M</sub> | Matching temperature coefficient of resistance <sup>(4)</sup> (5) | $\Delta t_{\rm M}$ / $\Delta T_{\rm A}$ , $T_{\rm A}$ = -40C to +125°C | | ±0.05 | | ppm/°C | | | VCR <sub>abs</sub> | Absolute voltage coefficient of resistance (per resistor) <sup>(2)</sup> (4) (5) | $\Delta R_x / \Delta V_{Rx}, V_{Dx} = -V_{RECN}$ | <sub>IAX</sub> to V <sub>RECMAX</sub> | ±0.24 | | Ω/V | | | VCR <sub>ratio</sub> | Divider voltage coefficient of resistance (per divider) <sup>(4)</sup> (5) | $\Delta t_{Dx} / \Delta V_{Dx}, V_{Dx} = -V_{RECM}$ | <sub>MAX</sub> to V <sub>RECMAX</sub> | ±0.4 | | ppm/V | | | VCR <sub>M</sub> | Matching voltage coefficient of resistance <sup>(4)</sup> (5) | $(\Delta t_{D2} - \Delta t_{D1}) / \Delta V_{Dx}, V_{Dx} =$ | ±0.24 | | ppm/V | | | | ARBITRA | ARY MATCHING | | | | | | | | | R <sub>G</sub> mismatch between dividers, absolute <sup>(5)</sup> | (R <sub>G2</sub> – R <sub>G1</sub> ) / R <sub>Gnom</sub> | | ±20 | | ppm | | | | | $(R_{G1} / R_{G2}) - 1$ , and $(R_{G2})$ | / R <sub>G1</sub> ) – 1 | ±20 | | | | | | R <sub>G</sub> mismatch between dividers, ratiometric <sup>(5)</sup> | $((R_{G1} / R_{IN2}) / G_{nom}) - 1,$<br>and $((R_{G2} / R_{IN1}) / G_{nom})$ - | ±86 | | ppm | | | | | Takement - | $(R_{G1} / (R_{G2} + R_{IN2})) / (G_{no}$<br>and $(R_{G2} / (R_{G1} + R_{IN1})) /$ | $(R_{G1} / (R_{G2} + R_{IN2})) / (G_{nom}/(G_{nom}+1)) - 1,$<br>and $(R_{G2} / (R_{G1} + R_{IN1})) / (G_{nom}/(G_{nom}+1)) - 1$ | | | | | | | R <sub>IN</sub> mismatch between dividers, absolute <sup>(5)</sup> | (R <sub>IN2</sub> – R <sub>IN1</sub> ) / R <sub>INnom</sub> | | ±28 | | ppm | | | | | (R <sub>IN1</sub> / R <sub>IN2</sub> ) – 1, and (R <sub>IN</sub> | <sub>2</sub> / R <sub>IN1</sub> ) – 1 | ±27 | | | | | | R <sub>IN</sub> mismatch between dividers, ratiometric <sup>(5)</sup> | $(R_{IN1} / R_{G2}) \times (G_{nom}) - 1,$<br>and $(R_{IN2} / R_{G1}) \times (G_{nom})$ | $(R_{IN1} / R_{G2}) \times (G_{nom}) - 1,$<br>and $(R_{IN2} / R_{G1}) \times (G_{nom}) - 1$ | | | ppm | | | | | $(R_{IN1} / (R_{G2} + R_{IN2})) \times (G_r$<br>and $(R_{IN2} / (R_{G1} + R_{IN1})) \times$ | nom+1) - 1,<br>( (G <sub>nom</sub> +1) - 1 | ±68 | | | | | | End-to-end mismatch between dividers, absolute <sup>(5)</sup> | $((R_{G2} + R_{IN2}) - (R_{G1} + R_{IN}))$ | <sub>I1</sub> )) / (R <sub>INnom</sub> + R <sub>Gnom</sub> ) | ±18 | | ppm | | | t <sub>E2E</sub> | End-to-end mismatch between dividers, ratiometric <sup>(5)</sup> | ((R <sub>G2</sub> + R <sub>IN2</sub> ) / (R <sub>G1</sub> + R <sub>IN</sub> | 1)) – 1 | ±18 | | ppm | | | IMPEDA | NCE | | | | | | | | | | RINx to GND/SUB | | 2.5 | | | | | C <sub>IN</sub> | Pin capacitance <sup>(4)</sup> | RGx to GND/SUB | | 1.6 | | pF | | | | | RMIDx to GND/SUB | | 3.5 | | | | | | | Substrate biased to GND | f = 10kHz | -100 | | | | | | Crosstalk (RMID1 to RMID2) <sup>(4)</sup> | Capatiate plased to GIVD | f = 1MHz | -64 | | dB | | | | Substrate floating | | f = 10kHz | -98 | | uБ | | | | | Sabotrato noating | f = 1MHz | -62 | | | | | | | | RES11A10 | 17 | | | | | | | | RES11A15, RES11A16 | 14 | | | | | | -3dB bandwidth <sup>(4)</sup> | Substrate biased to GND <sup>(6)</sup> | RES11A20, RES11A25,<br>RES11A30, RES11A40 | 10.5 | | MHz | | | | | | RES11A50, RES11A90,<br>RES11A00 | 9.4 | | | | ### at T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|--------------------------------------------|-----------------|------|-------|-----|------| | | | RES11A10 | 66.0 | 102.0 | | | | | | RES11A15 | 68.0 | 96.2 | | | | | | RES11A16 | 68.5 | 98.6 | | | | | | RES11A20 | 69.5 | 99.1 | | | | CMRR | Common mode rejection ratio(7) | RES11A25 | 70.9 | 99.6 | | dB | | CIVIKK | Common-mode rejection ratio <sup>(7)</sup> | RES11A30 | 72.0 | 101.7 | | ub | | | | RES11A40 | 74.0 | 98.5 | | | | | | RES11A50 | 75.6 | 102.1 | | | | | | RES11A90 | 80.0 | 98.4 | | | | | | RES11A00 | 80.8 | 105.0 | | | - Relation of $R_{G1}$ / $R_{IN1}$ or $R_{G2}$ / $R_{IN2}$ to nominal ratio. (1) - (2) - Relation of $R_{G1}$ , $R_{IN1}$ , $R_{G2}$ , or $R_{IN2}$ to nominal resistance. The specification is the result of this expression, given as a percentage (multiplied by 100%). (3) - (4) Specified by characterization. - Error term is zero-mean. Treat the typical value reported here as one standard deviation $(\pm 1\sigma)$ for error analysis purposes. (5) - If higher bandwidth is required, leaving the substrate floating or using a guard buffer to drive the substrate can modestly increase - The specification is the calculated CMRR when implemented in a difference amplifier configuration with an ideal op-amp, such that the only source of common-mode error is the resistor network. See the Optimizing CMRR in Differential Amplifier Circuits With Precision Matched Resistor Divider Pairs application note for more information. Effects over frequency are not included. If the circuit is configured in an attenuating gain, this result changes accordingly. Submit Document Feedback ## 5.6 Typical Characteristics ### **6 Parameter Measurement Information** ### **6.1 DC Measurement Configurations** An example of the circuit configuration used for dc measurements is shown in Figure 6-1. Voltage $V_{Dx}$ refers to the voltage across a given divider, such as $V_{D1}$ for divider 1. Voltage $V_{Rx}$ refers to the voltage across a given resistor, such as $V_{RIN1}$ for $R_{IN1}$ Figure 6-1. DC Measurement Terminology for Divider 1 When the RES11A is used to set the gain of an op amp (shown in Figure 6-2), the ratio of the resistors in a divider sets the amplifier gain such that $V_{OUT} = -V_{IN} \times R_G / R_{IN}$ . Discrete difference-amplifier and instrumentation-amplifier circuits are variations on this use case. Typical and maximum parameter values for ratio tolerance ( $t_{D1}$ , $t_{D2}$ ) are expressed in terms of $R_{Gx} / R_{INx}$ to simplify calculations for these circuits. See Section 7.3.1 for more detailed discussion of these error terms. Figure 6-2. Amplifier Gain Circuit Another valid use case of the RES11A is a simple voltage divider. An example is shown in Figure 6-3. For this implementation, the midpoint voltage $V_{MID}$ is equal to the input voltage $V_{D}$ multiplied by $R_{IN}$ / ( $R_{IN}$ + $R_{G}$ ). Figure 6-3. Voltage-divider circuit While calculation of the error for a voltage divider use case is slightly more complex, the gain error of a voltage divider circuit constructed with the RES11A is always *less* than that of an amplifier gain circuit implemented with the same device. Put another way, the values of $t_{D1}$ or $t_{D2}$ specified for the RES11A in gain circuits are overly conservative for voltage-divider circuits. Refer to Section 8.1.2 for detailed discussion and examples. Figure 6-4 shows the circuit configuration used for CMRR calculations. For an ideal amplifier with no offset and infinite CMRR, the effective circuit CMRR is entirely a function of the matching of the resistors. See Section 8.1.3.1 and the *Optimizing CMRR in Differential Amplifier Circuits With Precision Matched Resistor Divider Pairs* application note for more information. Figure 6-4. CMRR Calculation Reference Schematic ### **6.2 AC Measurement Configurations** Figure 6-5 shows the circuit configuration used for capacitance measurements. For the RES11A, a $1M\Omega$ R<sub>KNOWN</sub> resistance and 10pF C<sub>KNOWN</sub> capacitance are used. The circuit creates an impedance divider; the resulting gain-vs-frequency relationship is used to calculate the parasitic capacitance in parallel with the resistor under test (in this case, R<sub>IN1</sub>). Calibration with an empty socket is performed to account for board parasitics. The ac source is swept from 100Hz to 50MHz. Figure 6-5. Capacitance Measurement Reference Schematic Figure 6-6 shows the circuit configuration that is used for bandwidth measurements. The ac source is swept from 100kHz to 500MHz. Figure 6-6. Bandwidth Measurement Reference Schematic Figure 6-7 shows the circuit configuration used for crosstalk measurements. The ac source is swept from 100Hz to 100MHz. Figure 6-7. Crosstalk Measurement Reference Schematic #### 6.3 Error Notation and Units This document uses the form $$Param_{actual} = Param_{nominal} \times (1 + t_{Param}) \tag{1}$$ to describe the error of many of the RES11A parameters in a ratiometric manner. This expression expands to $$Param_{actual} = Param_{nominal} + (Param_{nominal} \times t_{Param})$$ (2) Thus, the difference or absolute error between the actual and nominal value of a given parameter is $$Param_{nominal} - Param_{nominal} = Param_{nominal} \times t_{Param}$$ (3) Param<sub>actual</sub> shares the same units as Param<sub>nominal</sub>, such as V/V or $\Omega/\Omega$ when describing circuit gain, while $t_{Param}$ is unitless by default. Because the error tolerances of the RES11A are so low, $t_{Param}$ errors are typically expressed in units of ppm, by multiplying the error by $10^6$ . To convert $t_{Param}$ from ppm back to a unitless decimal value for error calculations, divide the $t_{Value}$ by $10^6$ . Refer to Section 7.3.1 for an example of this. As many of the RES11A error terms (such as gain error and gain temperature coefficients) scale according to the nominal gain, this notation provides a convenient way to standardize values across the various RES11A ratios. When converting ratiometric errors to absolute errors (or vice versa) for error analysis calculations, be cautious of notation and remember to scale t<sub>Param</sub> errors by Param<sub>nominal</sub> when appropriate. Section 9.7 includes a list of the various error terms that appear throughout the document, and a summary or definition of each. In some cases, such as when describing divider ratio or gain, the same equation applies to both divider 1 and divider 2. In this case, a notation of $Param_x$ is used, where x is either 1 or 2. For example, when generically describing ratio error, $$G_{X} = G_{\text{nom}} \times (1 + t_{D_{X}}) \tag{4}$$ For the ratio error of divider 2 specifically, $$G_2 = G_{nom} \times (1 + t_{D2})$$ (5) ## 7 Detailed Description ### 7.1 Overview The RES11A consists of four precision thin-film SiCr resistors, arranged to form two matched dividers. The device has two *input* resistors, $R_{IN1}$ and $R_{IN2}$ , both nominally $1k\Omega$ . The device also has two *gain* resistors, $R_{G1}$ and $R_{G2}$ , with values that depend on the nominal ratio $(R_{Gx} / R_{INx})$ of the RES11A device in question. The resistors are arranged with $R_{IN1}$ and $R_{G1}$ in series to form the first divider, and $R_{IN2}$ and $R_{G2}$ in series to form the second divider. Two GND pins are also provided to bias the device substrate. ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Ratiometric Matching for Low Gain Error The RES11A is commonly used to establish the feedback path and set the gain of an amplifier circuit, or as a voltage divider to level-shift input signals. In both cases, the ratio of the resistors of the circuit describe the nominal circuit transfer function. Because the resistors of a given RES11A are interdigitated and come from the same area of a silicon wafer, many of the absolute error terms of the resistors cancel out when calculating the actual or effective circuit transfer function. Detailed mathematical analyses and proofs are provided in Section 7.3.1.1, but for most use cases, the error terms reported in Electrical Characteristics are directly used to calculate the associated maximum and typical circuit gain error. The RES11A is specified with a maximum divider ratio tolerance of 500ppm, effectively meaning that the relationship between the actual divider ratio $G_x$ and nominal ratio $G_{nom}$ of a given divider x is described by the following: $$G_{x} = G_{\text{nom}} \times (1 + t_{\text{Dx}}) \tag{6}$$ such that $t_{Dx} \le 500$ ppm. For example, a RES11A40 has a nominal gain of $G_{nom} = 4$ . If a particular unit has $t_{D1} = 130$ ppm and $t_{D2} = -40$ ppm, the effective gains $G_1$ and $G_2$ are calculated as $$G_1 = G_{\text{nom}} \times (1 + t_{D1}) = 4 \times (1 + 0.00013) = 4.00052$$ (7) $$G_2 = G_{\text{nom}} \times (1 + t_{D2}) = 4 \times (1 - 0.00004) = 3.99984$$ (8) The RES11A is specified with a maximum *divider matching tolerance* of 1000ppm, meaning that the relationship between the ratio of divider 1 ( $G_1$ ) and ratio of divider 2 ( $G_2$ ) is described by the following: $$t_{M} = t_{D2} - t_{D1} = \frac{G_{2} - G_{1}}{G_{\text{nom}}}$$ (9) By definition, $|t_M| \le 1000$ ppm. As a result of the interdigitation of the two dividers, the actual typical magnitude of $t_M$ is about an order of magnitude less than this maximum value, depending on the specific RES11A device. This value is used to approximate the common-mode rejection ratio (CMRR) when implementing a difference amplifier circuit. For example, typical $t_{\rm M}$ for the RES11A40 is approximately 38ppm, and the typical CMRR is 98.5dB. #### 7.3.1.1 Absolute and Ratiometric Tolerances The resistors of the RES11A are described by the following equations: $$R_{\text{IN1}} = R_{\text{INnom}} \times (1 + t_{\text{absRIN1}}) = R_{\text{INnom}} \times (1 + t_{\text{RIN1}}) \times (1 + t_{\text{SICI}}) \tag{10}$$ $$R_{IN2} = R_{INnom} \times (1 + t_{absRIN2}) = R_{INnom} \times (1 + t_{RIN2}) \times (1 + t_{SiCr})$$ $$\tag{11}$$ $$R_{G1} = R_{Gnom} \times (1 + t_{absRG1}) = R_{Gnom} \times (1 + t_{RG1}) \times (1 + t_{SiCr})$$ $$\tag{12}$$ $$R_{G2} = R_{Gnom} \times (1 + t_{absRG2}) = R_{Gnom} \times (1 + t_{RG2}) \times (1 + t_{SiCr})$$ (13) $R_{INnom}$ and $R_{Gnom}$ are the nominal values of each resistor. The parameter $t_{abs}$ is an error term that describes the absolute tolerance of the RES11A resistor in question, such that $|t_{abs}| \le 12\%$ . For example, a nominally $1k\Omega$ resistor with $t_{abs} = 10\%$ actually measures $1.1k\Omega$ . This error is analogous to the specified *absolute tolerance* of most single-element resistors, or the end-to-end tolerance of more specialized resistor dividers. #### Note The RES11A is not a laser-trimmed device. Each ratio of the RES11A features a unique die specifically optimized for that ratio, providing the precise matching and consistent thermal characteristics necessary to achieve extremely low drift. The absolute tolerance is dominated by the variation in the SiCr resistivity, $t_{SiCr}$ . The four resistors of a given RES11A are interdigitated and come from the same area of the wafer; therefore, $t_{SiCr}$ is effectively the same for each of the four resistors, although $t_{SiCr}$ varies on a part-to-part basis. The following examples show that when each divider is considered in ratiometric terms, the $t_{SiCr}$ error terms drop out. Parameter $t_{Rx}$ is an residual error term that describes the remaining effective tolerance of each resistor of the given RES11A device after accounting for the universal $t_{SiCr}$ . $$\frac{R_{Gx}}{R_{INx}} = \frac{R_{Gnom} \times (1 + t_{RGx}) \times (1 + t_{SiCr})}{R_{INnom} \times (1 + t_{RINx}) \times (1 + t_{SiCr})} = \frac{R_{Gnom} \times (1 + t_{RGx})}{R_{INnom} \times (1 + t_{RINx})} = G_{nom} \times \frac{(1 + t_{RGx})}{(1 + t_{RINx})} = G_x$$ $$(14)$$ $$\frac{R_{INx}}{R_{INx} + R_{Gx}} = \frac{R_{INnom} \times (1 + t_{RINx}) \times (1 + t_{SiCr})}{R_{INnom} \times (1 + t_{RINx}) \times (1 + t_{SiCr}) + R_{Gnom} \times (1 + t_{RGx}) \times (1 + t_{SiCr})} = \frac{R_{INnom} \times (1 + t_{RINx})}{R_{INnom} \times (1 + t_{RINx}) + R_{Gnom} \times (1 + t_{RGx})}$$ (15) The individual values of $t_{RG1}$ , $t_{RG2}$ , $t_{RIN1}$ , and $t_{RIN2}$ describe the tolerance of each individual resistor, but are not independent variables in a Gaussian sense. Rather, the matching of these values to each other (by design) is used to achieve highly stable ratiometric relationships between the resistors, giving an effective *ratio* with an extremely low error. The limits of $t_{Dx}$ for the RES11A are enforced by precise parametric testing in production, with Kelvin connections used to better reject potential sources of error. Because the resulting $t_{D1}$ and $t_{D2}$ values are more randomized error terms, $t_{D1}$ and $t_{D2}$ can be treated as independent Gaussian distributions, making these variables much more useful for error analyses. Single-element resistors do not have an equivalent to $t_{Dx}$ , because no part-to-part matching is considered other than the gradeout limit. In other divider data sheets, the equivalent of $t_{Dx}$ is often called *ratio tolerance*. Because any devices that do not meet these criteria are screened out at final test, these equations can technically be used with Equation 14 to prove additional relationships (such as effective maximum limits) between the values of $t_{Rx}$ for a given device. This exercise ultimately gives overly conservative results, however. For more realistic statistical analysis with root-sum-of-squares methods, the *Arbitrary Matching* section of the *Electrical Characteristics* table provides measured standard deviations for some additional resistor-to-resistor relationships. See Section 8.1.3.2 for a practical example. Submit Document Feedback #### 7.3.2 Ratiometric Drift The ratiometric matching of the RES11A provides a benefit not just for initial conditions, but also when considering parametric drift. The resistors must be considered individually, in absolute terms, and ratiometrically to each other, in matched terms. The absolute temperature coefficients of each resistor show strong correlation, with the coefficient of $R_{IN1}$ comparable to that of $R_{IN2}$ and the coefficient of $R_{G1}$ comparable to that of $R_{G2}$ . The absolute temperature coefficient (in $\Omega$ /°C) of each $R_{G}$ is approximately $G_{nom}$ times greater than that of the comparable $R_{IN}$ ; therefore, the normalized absolute temperature coefficient (in ppm/°C) of every resistor is approximately the same. The resistors of the RES11A are interdigitated, and occupy a small footprint; thus, the die temperature of the device is effectively common to each of the four resistors. As the temperature changes, each resistor experiences a similar temperature rise. The resistors have very similar temperature coefficients; therefore, the ratio of $R_G$ to $R_{IN}$ is well preserved. For example, the RES11A40 has a typical absolute temperature coefficient of approximately 18ppm/°C for $R_{IN}$ or $R_G$ . When considered in ratiometric terms, the typical temperature coefficient of $t_{D1}$ or $t_{D2}$ is $\pm 0.2$ ppm/°C, and the temperature coefficient of $t_M$ is $\pm 0.05$ ppm/°C. Ambient temperature, humidity, heatsinking, board cleanliness, and other related factors can impact the settling time of the RES11A, so validation testing is performed in a low-humidity environment with rigorous board cleaning procedures. #### 7.3.2.1 Long-Term Stability Biased long-term drift testing was performed on the automotive-grade RES11A-Q1 using a temperature-controlled oil bath. The devices under test were first soldered to the bias boards using a reflow oven, per J-STD-020E, then were cleaned in an ultrasonic bath. The boards underwent an additional bake step before placement in the oil bath. The ambient bath temperature was fixed at 46°C and each divider was biased to a fixed voltage of 15V. Devices were allowed to soak for 45 minutes, to achieve thermal equilibrium, before measurements commenced. An integration circuit was used to measure current through each divider, and thus identify any changes in end-to-end resistance. A delta measurement between the midpoint pins of the dividers provided a high-resolution measurement of divider-to-divider shifts for the same DUT, allowing approximation of shifts in $t_M$ . Additional measurements between the midpoints and ground were performed, to be used in conjunction with the previous measurements for calculation of shifts in $t_{Dx}$ . The bias voltage was also measured for each channel. These measurements were implemented using multiplexed digital multimeters (DMMs). Figure 7-1. RES11A-Q1 Long-term Drift Schematic (Simplified) Measurements were recorded at intervals ranging from 15 minutes to 24 hours, with run durations from 1000hrs to 3600hrs. In some instances, measurement data collection was interrupted due to external factors, such as mandatory system updates to the computer used for the measurements. In these instances, the bias voltage and temperature control were not disturbed due to the use of uninterruptible power supply (UPS) backups for the biasing circuitry; there was simply an absence of recorded data from the DMMs. Plots presented are normalized to the respective run mean. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback Accurate measurement of errors in the single-digit ppm range requires careful consideration of circuit parasitics. Noise sources can easily contaminate or dominate measurements. While external filters at the measurement nodes assist with high-frequency noise, the thermal noise of the filter resistors contributes low-frequency noise, so a series of design and architectural tradeoffs are required. Ongoing development of biasing boards, procedures, and facilities continues to increase the effective resolution of these measurements. #### 7.3.3 Predictable Voltage Coefficient The voltage coefficients of the RES11A are largely related to self-heating, where the power dissipated in the device raises the die temperature. As previously mentioned, the commonality of this temperature rise leads to a comparable shift in each resistor, such that the divider ratio is well preserved. Applying voltage V across resistor R results in the loss of a corresponding power dissipation of $P = V^2 / R$ , in the form of heat in the device die. This heat leads to a localized increase in the junction temperature, which in turn causes the same parametric shifts previously discussed in the context of temperature coefficients. TCR is specified as a function of ambient temperature; therefore, use the effective junction-to-ambient thermal resistance to determine the effective temperature rise and calculate the nominal or expected shift. $$R_{\text{expected}} = R_{\text{initial}} + \frac{V_R^2}{R} \times R_{\theta \text{JA effective}} \times TCR_{abs} \times R_{\text{initial}}$$ (16) If two dividers are biased simultaneously, the power dissipation of *both* dividers must be summed before calculating the associated junction temperature rise using the junction-to-ambient thermal resistance. The following figures show a data set from one RES11A40 unit tested at various voltages. The difference of the expected value of *R* from the actual value of *R* describes the actual-to-expected mismatch error of *R*, due to non-temperature-related effects on the voltage coefficient. Similar to the logarithmic conformity error of a logarithmic amplifier or the integrated nonlinearity error of an ADC, this error describes the deviations of the actual device behavior from the predictable behavior. While the absolute magnitude of the shift varies, the slope or trend is predictable. Note that measurement noise and leakages can easily increase the measured error; follow best practices such as cleaning and baking circuit boards after assembly to minimize external errors and improve repeatability. The change in the measured value of R is divided by the change in bias voltage $V_R$ to calculate the effective voltage coefficient of resistance. For example, the voltage coefficient of $R_{IN1}$ is $\Delta R_{IN1}$ divided by $\Delta V_{RIN1}$ . Voltage coefficient $$(\Omega/V) = \frac{R_{\text{final}} - R_{\text{initial}}}{V_{R(\text{final})} - V_{R(\text{initial})}}$$ (17) This exercise is repeated for each $R_x$ , $t_{D1}$ , $t_{D2}$ , and $t_M$ , to calculate the voltage coefficients associated with each parameter. For example, the RES11A has a typical absolute voltage coefficient of approximately $\pm 0.24 \Omega/V$ for $R_{IN}$ and $R_{G}$ . When considered in ratiometric terms, the typical voltage coefficient of $t_{D1}$ or $t_{D2}$ is $\pm 0.4$ ppm/V, and the voltage coefficient of $t_M$ is $\pm 0.24$ ppm/V. #### 7.3.4 Ultra-Low Noise Noise in resistors can be evaluated in two separate regions: low-frequency flicker noise and wideband thermal noise. Flicker, or 1/f noise, is extremely important for systems that require signal gain at frequencies less than 100Hz. The flicker noise for thin-film resistors, including the RES11A, is lower than that of thick-film resistor processes. Thermal noise typically dominates in the region greater than 1kHz, and increases as resistor magnitude increases. Noise is modeled as a voltage source in series with the resistor. For a resistive divider such as the RES11A, the thermal noise as measured at the center tap of two resistors $R_{IN}$ and $R_{G}$ is equivalent to the thermal noise of a resistor with value $R_{IN} \parallel R_{G}$ : $$e_{\rm N} = \sqrt{(4k_{\rm B}TR)} \tag{18}$$ where: - e<sub>N</sub> is the thermal noise density in nV/√Hz - T is the absolute temperature in kelvins (K) - $k_B$ is the Boltzmann constant, 1.381 × 10<sup>-23</sup>J/K - R = R<sub>IN</sub> || R<sub>G</sub> As an example, for the RES11A40 at 25°C: $$e_{N} = \sqrt{(4k_{B}TR)} = \sqrt{4 \times 1.38E^{-23} \frac{J}{K} \times 278K \times (1k\Omega \parallel 4k\Omega)} = 3.5\text{nV}/\sqrt{\text{Hz}}$$ (19) ### 7.4 Device Functional Modes The RES11A is typically used with two independently biased resistor dividers. $R_{\text{IN1}}$ and $R_{\text{G1}}$ in series form a resistive divider, with $R_{\text{IN2}}$ and $R_{\text{G2}}$ in series forming another divider. However, the two dividers do not have to be used independently. The resistors can be connected in series or in parallel like any other resistor. Use one of the two GND pins to bias the part substrate. Connect the substrate to signal ground or a similar low-impedance bias point or plane for best noise rejection. While two GND/SUB connection pins are available on the device, connect only *one* of these to the ground plane. The two GND pins are internally connected through the substrate, which is not intended to conduct significant currents. Connect only *one* GND pin at a time and leave the other pin floating to prevent current return paths from developing through the substrate. #### 7.4.1 Per-Resistor Limitations The maximum voltage and current supported by the RES11A depends on the device ratio, circuit configuration, and environmental conditions. Firstly, all implementations must respect the 150°C maximum junction temperature limitation. Depending on the ambient temperature $T_A$ , maximum power dissipation limits can vary based on the mission profile. Check compliance as follows; note the effective value of $R_{\theta JA}$ is impacted by board design, system thermal dissipation, and airflow. $$R_{\theta JA} \times \left( \left( I_{RIN1}^2 \times R_{IN1} \right) + \left( I_{RG1}^2 \times R_{G1} \right) + \left( I_{RIN2}^2 \times R_{IN2} \right) + \left( I_{RG2}^2 \times R_{G2} \right) \right) + T_A \le 150^{\circ} C$$ (20) If the RES11A is used in a conventional divider configuration such that $I_{RIN1} = I_{RG1} = I_{D1}$ and $I_{RIN2} = I_{RG2} = I_{D2}$ , this simplifies to $$R_{\theta JA} \times (I_{D1}^{2} \times (R_{IN1} + R_{G1}) + I_{D2}^{2} \times (R_{IN2} + R_{G2})) + T_{A} \le 150^{\circ}C$$ (21) Each resistor of the RES11A has several associated *maximum* nominal current values, depending on the circuit conditions, as summarized in the following table. These values incorporate guardbands to account for the absolute tolerance range of each divider. Although every RES11A has a nominal $R_{\text{IN}}$ impedance of $1k\Omega$ , not every ratio variant achieves this impedance with the same implementation, causing variations in the exact per-resistor limitations from ratio to ratio. - Instantaneous overload limit: maximum instantaneous current value for short-term stress. Exceeding this limit results in an overcurrent condition that is able to damage the device if the condition is sustained. While bench testing shows the RES11A is able to survive very high short-term stresses, the device is not characterized at or after experiencing these extremes, and such operation is not encouraged. - 2. DC continuous bias limit: maximum sustained current for long-term bias in dc or near-dc circuits, such as reference voltage generation and scaling. If this limit is exceeded, the device is operating outside the *Recommended Operating Conditions*, which for long-term operation theoretically causes parametric drift outside of the data-sheet specifications. This limit applies to most applications of the RES11A. - 3. AC continuous bias limit: maximum sustained RMS current for long-term bias in ac circuits, such as resolver drivers, where the input signal is a sinusoid of 50Hz or greater. If this limit is exceeded, the device is operating outside the *Recommended Operating Conditions*, which for long-term operation theoretically causes parametric drift outside of the data-sheet specifications. | Table 1-1. Maximum Current Limit per Natio | | | | | | | | | |--------------------------------------------|-----------------------------------|----------------|------------------------------------------------|----------------|-------------------------------------------------|----------------|--|--| | PART NUMBER | SHORT-TERM OVERLOAD<br>LIMIT (mA) | | DC CONTINUOUS BIAS<br>LIMIT <sup>(1)</sup> mA) | | AC CONTINUOUS BIAS<br>LIMIT <sup>(1)</sup> (mA) | | | | | | R <sub>IN</sub> | R <sub>G</sub> | R <sub>IN</sub> | R <sub>G</sub> | R <sub>IN</sub> | R <sub>G</sub> | | | | RES11A10 | 38.54 | 38.54 | 8.93 | 8.93 | 12.21 | 12.21 | | | | RES11A15 | 38.54 | 25.70 | 8.93 | 5.95 | 12.21 | 8.14 | | | | RES11A16 | 39.42 | 23.65 | 8.93 | 5.36 | 12.49 | 7.49 | | | | RES11A20 | 38.54 | 19.27 | 8.93 | 4.47 | 12.21 | 6.11 | | | | RES11A25 | 32.12 | 25.70 | 7.44 | 5.95 | 10.18 | 8.14 | | | | RES11A30 | 38.54 | 25.70 | 8.93 | 5.95 | 12.21 | 8.14 | | | | RES11A40 | 38.54 | 19.27 | 8.93 | 4.47 | 12.21 | 6.11 | | | | RES11A50 | 39.42 | 15.77 | 8.93 | 3.57 | 12.49 | 5.00 | | | | RES11A90 | 38.54 | 12.85 | 8.93 | 2.98 | 12.21 | 4.07 | | | | RES11A00 | 32.12 | 12.85 | 7.44 | 2.98 | 10.18 | 4.07 | | | Table 7-1. Maximum Current Limit per Ratio (1) Assumes a continuous bias for 10 years at $T_A = 25$ °C In most gain and divider applications, $I_{RIN1} = I_{RG1} = I_{D1}$ and $I_{RIN2} = I_{RG2} = I_{D2}$ . In these circuits, the maximum value of $I_{Dx}$ must remain at or less than the *lesser* of the values of $I_{RINx}$ or $I_{RGx}$ permitted by Table 7-1. This requirement applies to both short-term overload and long-term operating conditions. For ease of use, the *Absolute Maximum Ratings* and *Recommended Operating Conditions* tables present this information as a calculated maximum voltage across the divider. In circuits where the resistors are used in more unconventional ways, such that $I_{RIN1} \neq I_{RG1}$ or $I_{RIN2} \neq I_{RG2}$ , compare the expected currents of each resistor against Table 7-1 on an individual basis to verify the device operating condition is valid. This requirement includes scenarios where the divider midpoint is *driven* by a low-impedance source, rather than *measured* by a high-impedance sensor, such as an amplifier. In some cases, external circuit elements such as a bidirectional zener diode helps protect the device from overstress conditions. See also Section 8.3. Submit Document Feedback ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information #### 8.1.1 Amplifier Feedback Circuit The RES11A is typically used to implement the feedback path of an operational amplifier, and thus set the circuit gain. This circuit is configured as either *inverting* or *noninverting*, with the input voltage being applied to that respective amplifier input, and is generically drawn in the following figure. Figure 8-1. Inverting Amplifier Configuration Figure 8-2. Noninverting Amplifier Configuration For the inverting circuit configuration: $$G_{\text{Inv}} = \frac{R_{\text{X}}}{R_{\text{Y}}} \tag{22}$$ $$V_{OIIT} = -V_{IN} \times G_{Inv}$$ (23) For the noninverting circuit configuration: $$G_{\text{Noninv}} = 1 + \frac{R_{\text{X}}}{R_{\text{Y}}} \tag{24}$$ $$V_{OUT} = V_{IN} \times G_{Noninv}$$ (25) Typically, $R_X = R_G$ and $R_Y = R_{IN}$ , allowing noninverting gains from 2 to 11 to be achieved. Inverting gains range in this configuration from -1 to -10. More unique configurations are also possible; see also Section 8.1.6.2. $$G_{x} = G_{\text{nom}}(1 + t_{\text{Dx}}) \tag{26}$$ #### 8.1.1.1 Amplifier Feedback Circuit Example Consider the following example. Divider 1 of the RES11A is used in an inverting configuration, and divider 2 is used in a noninverting configuration. Both channels have the same input signal $V_{IN}$ , but the circuits have differing transfer functions of $V_{OUT1} = V_{IN} \times (-G_1)$ and $V_{OUT2} = V_{IN} \times (1 + G_2)$ . Figure 8-3. Amplifier Gain Example Circuit The following table shows the calculated results for several example conditions to illustrate the effects of the various errors. The impact of amplifier offset or input bias currents on $V_{OUTx}$ is not considered. Each row represents a different hypothetical condition for $V_{IN}$ , $G_{nom}$ , $t_{D1}$ , and $t_{D2}$ . Table 8-1. Amplifier Gain Example Circuit Conditions, Using RES11A | rable of the surprise s | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----------------|----------------|----------------|-------------------|-------------------|--|--| | V <sub>IN</sub> | G <sub>nom</sub> | t <sub>D1</sub> | t <sub>D2</sub> | G <sub>1</sub> | G <sub>2</sub> | V <sub>OUT1</sub> | V <sub>OUT2</sub> | | | | 1V | 4 | 0ppm | 0ppm | 4 | 4 | -4V | 5V | | | | 1V | 4 | 100ppm | -10ppm | 4.00040 | 3.99996 | -4.00040 | 4.99996 | | | | 1V | 4 | 40ppm | -80ppm | 4.00016 | 3.99968 | -4.00016 | 4.99968 | | | | 1V | 4 | -80ppm | 40ppm | 3.99968 | 4.00016 | -3.99968 | 5.00016 | | | | –2V | 1.667 | 0ppm | 0ppm | 1.66667 | 1.66667 | 3.33333 | -5.33333 | | | | –2V | 1.667 | 100ppm | -10ppm | 1.66683 | 1.66665 | 3.33367 | -5.33330 | | | | –2V | 1.667 | 40ppm | -80ppm | 1.66673 | 1.66653 | 3.33347 | -5.33307 | | | | –2V | 1.667 | -80ppm | 40ppm | 1.66653 | 1.66673 | 3.33307 | -5.33347 | | | | | | | | | | | | | | ### 8.1.2 Voltage Divider Circuit As alluded in Section 6.1, the RES11A is typically used as an input signal level-shifter or voltage divider. This circuit is generically drawn in the following figure. Figure 8-4. Generic Voltage Divider Circuit $$G_{VD} = \frac{R_{Y}}{R_{Y} + R_{X}} \tag{27}$$ $$V_{OUT} = V_{IN} \times G_{VD} \tag{28}$$ $$G_{VDx} = G_{VD_{nom}}(1 + t_{VDx})$$ (29) Submit Document Feedback Often, $R_G$ and $R_{IN}$ act as $R_X$ and $R_Y$ respectively in this circuit. Substituting these terms gives a transfer function of: $$G_{VDx} = \frac{R_{INx}}{R_{INx} + R_{Gx}} = \frac{1}{G_x + 1}$$ (30) Because $G_{VDx}$ is a direct function of $G_x$ , the ratio tolerance error $t_{VDx}$ of these voltage-divider circuits is a direct function of $t_{Dx}$ . Typical and maximum parameter values for $t_{VDx}$ in this configuration are calculated from a given $t_{Dx}$ value as follows: $$t_{VDx} = \frac{-G_{nom} \times t_{Dx}}{G_{nom} \times t_{Dx} + G_{nom} + 1}$$ (31) For example, if a RES11A40 with $t_{D1}$ = 130ppm is used in this configuration, the associated $t_{VD1}$ error is –104ppm. The sign change occurs because a positive $t_{Dx}$ error means $R_G > R_{Gnom}$ or $R_{IN} < R_{INnom}$ . Since the resulting $G_{VDx}$ is less than the nominal value, the error term is negative. For the alternative case where the positions of $R_G$ and $R_{IN}$ are swapped, such that $R_X = R_{IN}$ and $R_Y = R_{IN}$ , the transfer function is: $$G_{VDx} = \frac{R_{Gx}}{R_{INx} + R_{Gx}} = \frac{G_x}{G_x + 1}$$ (32) The error of this transfer function is described by: $$t_{VDx} = \frac{t_{Dx}}{G_{nom} \times t_{Dx} + G_{nom} + 1}$$ $$(33)$$ If the same RES11A40 with $t_{D1}$ = 130ppm is used in this alternative configuration, the associated $t_{VD1}$ error is 26ppm. A sign change does not occur because a positive $t_{Dx}$ error means $R_G > R_{Gnom}$ or $R_{IN} < R_{INnom}$ . Because the result $G_{VDx}$ is greater than the nominal value, the error term is again positive. ### 8.1.2.1 Voltage Divider Circuit Example Consider the following example. Dividers 1 and 2 of the RES11A are both arranged as voltage dividers, but the relative positions of $R_{G1}$ and $R_{IN2}$ are swapped, as are the positions of $R_{IN1}$ and $R_{G2}$ . Both channels have the same input signal $V_{IN}$ , but have differing transfer functions of $V_{OUT1} = V_{IN} \times G_1 / (1 + G_1)$ and $V_{OUT2} = V_{IN} \times 1 / (1 + G_2)$ . Figure 8-5. Voltage Divider Example Circuit The following tables show the calculated results for several examples to illustrate the effects of the various errors. Each row in the tables represents a different hypothetical condition. The final rows of each table show the results when substituting the absolute maximum and minimum limits of $t_{Dx}$ . The *final percent error* $E_{OUTx}$ is calculated as: $$E_{OUTx} = \frac{V_{OUTx} - V_{OUTnom}}{V_{OUTnom}}$$ (34) Table 8-2. Calculated Errors for Voltage Divider Example, Divider 1 | V <sub>IN</sub> | G <sub>nom</sub> | G <sub>VDnom</sub> | V <sub>OUT1nom</sub> | t <sub>D1</sub> | t <sub>VD1</sub> | G <sub>VD1</sub> | V <sub>OUT1</sub> | E <sub>OUT1</sub> | |-----------------|------------------|--------------------|----------------------|-----------------|------------------|------------------|-------------------|-------------------| | 5V | 4 | 1/5 | 1V | 60ppm | –48ppm | 0.19999 | 0.99995 | –48ppm | | 5V | 4 | 1/5 | 1V | -80ppm | 64ppm | 0.20001 | 1.00006 | 64ppm | | 10V | 4 | 1/5 | 2V | 60ppm | –48ppm | 0.19999 | 1.99990 | –48ppm | | 10V | 4 | 1/5 | 2V | -80ppm | 64ppm | 0.20001 | 2.00013 | 64ppm | | 10V | 4 | 1/5 | 2V | 500ppm | -400ppm | 0.19992 | 1.99920 | –400ppm | | 10V | 4 | 1/5 | 2V | -500ppm | 400ppm | 0.20008 | 2.00080 | 400ppm | Table 8-3. Calculated Errors for Voltage Divider Example, Divider 2 | V <sub>IN</sub> | G <sub>nom</sub> | G <sub>VDnom</sub> | V <sub>OUT2nom</sub> | t <sub>D2</sub> | t <sub>VD2</sub> | G <sub>VD2</sub> | V <sub>OUT2</sub> | E <sub>OUT2</sub> | |-----------------|------------------|--------------------|----------------------|-----------------|------------------|------------------|-------------------|-------------------| | 5V | 4 | 4/5 | 4V | 75ppm | 15ppm | 0.80001 | 4.00006 | 15ppm | | 5V | 4 | 4/5 | 4V | -130ppm | –26ppm | 0.79998 | 3.99990 | –26ppm | | 10V | 4 | 4/5 | 8V | 75ppm | 15ppm | 0.80001 | 8.00012 | 15ppm | | 10V | 4 | 4/5 | 8V | -130ppm | –26ppm | 0.79998 | 7.99979 | –26ppm | | 10V | 4 | 4/5 | 8V | 500ppm | 100ppm | 0.80008 | 8.00080 | 100ppm | | 10V | 4 | 4/5 | 8V | –500ppm | -100ppm | 0.79992 | 7.99920 | -100ppm | As the examples show, the final error $E_{OUTx}$ of the transfer function for each divider is equivalent to the corresponding effective voltage divider error $t_{VDx}$ . In all cases, the magnitude of $t_{VDx}$ is less than the magnitude of $t_{Dx}$ . #### 8.1.2.2 Voltage-Divider Circuit Drift As discussed in Section 8.1.2, the voltage-divider circuit error $t_{VDx}$ of the RES11A is related to the gain-circuit error $t_{Dx}$ by one of the two following expressions (depending on the placement of $R_G$ and $R_{IN}$ ): $$G_{VDx} = \frac{R_{INx}}{R_{INx} + R_{Gx}} = G_{VD_{nom}}(1 + t_{VDx}) \rightarrow t_{VDx} = \frac{-G_{nom} \times t_{Dx}}{G_{nom} \times t_{Dx} + G_{nom} + 1}$$ (35) $$G_{VDx} = \frac{R_{Gx}}{R_{INx} + R_{Gx}} = G_{VD_{nom}}(1 + t_{VDx}) \to t_{VDx} = \frac{t_{Dx}}{G_{nom} \times t_{Dx} + G_{nom} + 1}$$ (36) Therefore, the change in the voltage divider transfer function $G_{VDx}$ with temperature is a direct function of the change in $t_{Dx}$ with temperature. Multiplying the temperature coefficient $TCR_{ratio}$ by the change in ambient temperature gives the change in $t_{Dx}$ , which is in turn substituted in the appropriate equation above to calculate the change in $t_{VDx}$ . The change in $t_{VDx}$ directly describes the change in $G_{VDx}$ . As an example, consider a RES11A40 with $G_{nom}$ = 4 and a circuit configuration as shown in Figure 8-4, with $R_X$ = $R_{G1}$ and $R_Y$ = $R_{IN1}$ . Assume $t_{D1}$ is initially 85ppm and increases by 5ppm due to a 25°C increase in ambient temperature. The initial value of $t_{VD1}$ , before the temperature change, is calculated as: $$t_{VD1} = \frac{-G_{nom} \times t_{D1}}{G_{nom} \times t_{D1} + G_{nom} + 1} = \frac{-4 \times 0.000085}{4 \times 0.000085 + 4 + 1} = -0.000068 = -68ppm$$ (37) The new value of t<sub>VD1</sub> after the temperature change is calculated as: $$t_{VD1} = \frac{-G_{nom} \times t_{D1}}{G_{nom} \times t_{D1} + G_{nom} + 1} = \frac{-4 \times 0.000090}{4 \times 0.000090 + 4 + 1} = -0.000072 = -72ppm$$ (38) In this first scenario, the shift in $t_{D1}$ of 5ppm causes a shift in $t_{VD1}$ of –4ppm. (41) If the circuit configuration is inverted so that $R_X = R_{IN1}$ and $R_Y = R_{G1}$ , then the initial value of $t_{VD1}$ is calculated as: $$t_{VD1} = \frac{t_{D1}}{G_{nom} \times t_{D1} + G_{nom} + 1} = \frac{0.000085}{4 \times 0.000085 + 4 + 1} = 0.000017 = 17ppm \tag{39}$$ The new value of t<sub>VD1</sub> after the temperature change is calculated as: $$t_{VD1} = \frac{t_{D1}}{G_{nom} \times t_{D1} + G_{nom} + 1} = \frac{0.000090}{4 \times 0.000090 + 4 + 1} = 0.000018 = 18ppm \tag{40}$$ In this second scenario, the shift in $t_{D1}$ of 5ppm causes a shift in $t_{VD1}$ of only 1ppm. ### 8.1.3 Discrete Difference Amplifier The RES11A is commonly used to implement a simple difference amplifier. The ratiometric matching between the two resistor dividers improves CMRR performance and gain drift for the circuit, when compared to a similar implementation using unmatched discrete resistors. The basic circuit is shown in Figure 8-6. Figure 8-6. Discrete Difference Amplifier Using RES11A ### 8.1.3.1 Difference-Amplifier Common-Mode Rejection Analysis In this simple difference amplifier configuration, the nominal CMRR is calculated as: $$CMRR = 20 \times \log_{10} \left( \left| \frac{A_{D}}{A_{CM}} \right| \right)$$ (42) The term $A_D$ is the differential gain of the circuit, and the term $A_{CM}$ is the common-mode gain of the circuit. These are defined as the following: $$A_{\rm D} \times = \frac{V_{\rm OUT}}{V_{\rm D}} = 0.5 \times \frac{\left(\frac{R_{\rm G1}}{R_{\rm G1} + R_{\rm IN1}}\right) + \left(\frac{R_{\rm G2}}{R_{\rm G2} + R_{\rm IN2}}\right)}{\left(\frac{R_{\rm IN2}}{R_{\rm G2} + R_{\rm IN2}}\right)}$$ (43) $$A_{CM} = \frac{V_{OUT}}{V_{CM}} = \frac{\left(\frac{R_{G1}}{R_{G1} + R_{IN1}}\right) - \left(\frac{R_{G2}}{R_{G2} + R_{IN2}}\right)}{\left(\frac{R_{IN2}}{R_{G2} + R_{IN2}}\right)}$$ (44) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback Therefore, $$CMRR = 20 \times \log_{10} \left( \left| 2 \times \frac{R_{G1} \times (R_{IN2} + R_{G2}) - R_{G2} \times (R_{IN1} + R_{G1})}{R_{G1} \times (R_{IN2} + R_{G2}) + R_{G2} \times (R_{IN1} + R_{G1})} \right| \right)$$ (45) When this expression is evaluated with the definitions given in Section 7.3.1, assuming the worst-case scenario of the most unbalanced divider matching possible: $$CMRR = 20 \times \log_{10} \left( \left| \frac{G_{nom} + 1 + t_{Rx}^{2} (1 - G_{nom})}{4 \times t_{Rx}} \right| \right)$$ (46) $t_{Rx}^2 << 1$ ; therefore, the worst-case CMRR is approximated as: $$CMRR = 20 \times \log_{10} \left( \left| \frac{G_{\text{nom}} + 1}{4 \times t_{\text{Rx}}} \right| \right)$$ (47) By definition, the parameter $t_M$ describes the effective error that is otherwise equivalent to $4 \times t_X$ for an unmatched divider network, and so the maximum value of $t_M$ can be used to calculate the same worst-case result. Likewise, the typical value of $t_M$ can be used to approximate the typical CMRR. $$CMRR = 20 \times \log_{10} \left( \left| \frac{G_{\text{nom}} + 1}{t_{\text{M}}} \right| \right)$$ (48) For example, the worst-case CMRR for a RES11A40 device with G = 4 is approximately 74.0dB, with a typical CMRR of approximately 98.5dB. In comparison, implementation of a comparable G = 4 difference amplifier with unmatched 0.1%-tolerance resistors results in a worst-case CMRR of approximately 62dB. In a difference amplifier configuration, the CMRR of the op amp contributes error as well. The op-amp CMRR is considered in parallel with the CMRR of the resistor network, as per the following equation: $$\frac{1}{\text{CMRR}_{\text{TOTAL}}} = \frac{1}{\text{CMRR}_{\text{AMP}}} + \frac{1}{\text{CMRR}_{\text{RESISTORS}}}$$ (49) Additional mismatches in the divider end-to-end resistances reduce the effective CMRR of a difference amplifier. While the low absolute tolerance span of the RES11A (65ppm typical) helps reduce these concerns, parasitic trace resistances can lead to additional mismatches that impact the CMRR specs. Bench results from a difference amplifier implementation of the RES11A40 and the OPA210 are presented for various deliberate input-impedance mismatches. Figure 8-7. Effect of Input Impedance Mismatch on Common-mode Rejection Ratio Submit Document Feedback #### 8.1.3.2 Difference-Amplifier Gain Error Analysis The transfer function Equation 41 assumes that $R_{G1} = R_{G2}$ and $R_{IN1} = R_{IN2}$ . Without this assumption, the transfer function of the difference amplifier is better described by the following: $$V_{OUT} = V_{IN+} \times \left(\frac{R_{G1}}{R_{G1} + R_{IN1}}\right) \left(\frac{R_{G2} + R_{IN2}}{R_{IN2}}\right) - V_{IN-} \times \left(\frac{R_{G2}}{R_{IN2}}\right) + V_{REF}$$ (50) If the end-to-end values of $R_{G2} + R_{IN2}$ and $R_{G1} + R_{IN1}$ are sufficiently matched, the correspond terms cancel out in the above equation. The *end-to-end mismatch* specification of the RES11A describes the typical error of this in *ratiometric* terms; for brevity, this error term is denoted as $t_{E2E}$ . $$\frac{R_{G2} + R_{IN2}}{R_{G1} + R_{IN1}} = 1 + t_{E2E}$$ (51) $$V_{OUT} = V_{IN+} \times \left(\frac{R_{G1}}{R_{IN2}}\right) (1 + t_{E2E}) - V_{IN-} \times \left(\frac{R_{G2}}{R_{IN2}}\right) + V_{REF}$$ (52) The ratio error of $R_{G2}$ / $R_{IN2}$ is described by $t_{D2}$ . The ratio error of $R_{G1}$ / $R_{IN2}$ is described by the $R_G$ mismatch between dividers, ratiometric specification; for brevity, this error term is denoted as $t_{D2D}$ . $$\frac{R_{G2}}{R_{IN2}} = (1 + t_{D2}) \times G_{nom}$$ (53) $$\frac{R_{G2}}{R_{IN1}} = (1 + t_{D2D}) \times G_{nom}$$ (54) The effective transfer function is thus $$V_{OUT} = V_{IN+} \times G_{nom} \times (1 + t_{E2E})(1 + t_{D2D}) - V_{IN-} \times G_{nom} \times (1 + t_{D2}) + V_{REF}$$ (55) For further analysis, the input voltages $V_{IN+}$ and $V_{IN-}$ are first expressed as a common-mode input voltage ( $V_{CM}$ ) and a differential input voltage ( $V_{DIFF}$ ). $$V_{CM} = \frac{(V_{IN} + V_{IN})}{2}$$ (56) $$V_{DIFF} = V_{IN+} - V_{IN-} \tag{57}$$ Equation 55 is expressed in terms of V<sub>CM</sub> and V<sub>DIFF</sub> as $$V_{OUT} = V_{CM} \times \left( \frac{\frac{R_{G1}}{R_{IN1} + R_{G1}} - \frac{R_{G2}}{R_{IN2} + R_{G2}}}{\frac{R_{IN2}}{R_{IN2} + R_{G2}}} \right) + V_{DIFF} \times \left( \frac{\frac{R_{G1}}{R_{IN1} + R_{G1}} + \frac{R_{G2}}{R_{IN2} + R_{G2}}}{2 \times \frac{R_{IN2}}{R_{IN2} + R_{G2}}} \right)$$ (58) $$V_{OUT} = V_{CM} \times \left(\frac{R_{G1}}{R_{IN2}} \times \frac{R_{IN2} + R_{G2}}{R_{IN1} + R_{G1}} - \frac{R_{G2}}{R_{IN2}}\right) + \frac{V_{DIFF}}{2} \times \left(\frac{R_{G1}}{R_{IN2}} \times \frac{R_{IN2} + R_{G2}}{R_{IN1} + R_{G1}} + \frac{R_{G2}}{R_{IN2}}\right)$$ (59) $$V_{OUT} = V_{CM} \times G_{nom} \times ((1 + t_{D2D}) \times (1 + t_{E2E}) - (1 + t_{D2})) + \frac{V_{DIFF}}{2} \times G_{nom} \times ((1 + t_{D2D}) \times (1 + t_{E2E}) + (1 + t_{D2}))$$ (60) The gain error with respect to $V_{CM}$ or to $V_{DIFF}$ is calculating by taking a partial derivative of Equation 60 with respect to the given variable. $$\frac{\partial V_{OUT}}{\partial V_{CM}} = G_{nom} \times ((1 + t_{D2D}) \times (1 + t_{E2E}) - (1 + t_{D2}))$$ (61) $$\frac{\partial V_{OUT}}{\partial V_{DIFF}} = \frac{G_{nom}}{2} \times ((1 + t_{D2D}) \times (1 + t_{E2E}) + (1 + t_{D2}))$$ (62) Because the error tolerance terms (1 + $t_{D2D}$ ) and (1 + $t_{E2E}$ ) are multiplicative, and $t_{D2D}$ and $t_{E2E}$ are both are zero-mean with a standard deviation in the sub-200ppm range, the error contribution of $t_{D2D} \times t_{E2E}$ is less than 0.01ppm and is assumed to be negligible. The result is an algebraic sum of three terms, all considered as independent zero-mean Gaussian values, such that: $$\frac{t_{\text{ERR}_{\text{effective}}}}{1} = \sqrt{\left(\frac{t_{\text{D2D}}}{1}\right)^2 + \left(\frac{t_{\text{E2E}}}{1}\right)^2 + \left(\frac{t_{\text{D2}}}{1}\right)^2} \tag{63}$$ By substituting the typical values of $t_{D2D}$ , $t_{E2E}$ , and $t_{D2}$ , root sum of squares error analysis is performed on the resulting terms to describe a typical error for the transfer function. Consider an example where a RES11A50 is used, such that $G_{nom} = 5$ . Assume $t_{D2} = 81$ ppm, $t_{E2E} = 18$ ppm, and $t_{D2D} = 86$ ppm. Using Equation 63, $t_{ERR_{effective}}$ is calculated as $\pm 120$ ppm, and is used to calculate $\partial V_{OUT}$ with respect to $V_{CM}$ and to $V_{DIFF}$ . The former is the common-mode gain error, while the latter is composed of the desired nominal gain term ( $G_{nom}$ ) and an undesired gain error. $$\frac{\partial V_{OUT}}{\partial V_{CM}} = G_{nom} \times t_{ERReffective} = G_{nom} \times \pm 120 \text{ppm} = \pm 600 \text{ppm}$$ (64) $$\frac{\partial V_{OUT}}{\partial V_{DIFF}} = \frac{G_{nom}}{2} \times (2 + t_{ERReffective}) = G_{nom} \pm 300 \text{ppm}$$ (65) Multiplication of the $t_{ERR_{effective}}$ error by the desired process control value, such as × 6 for a six-sigma approach, gives conservative maximum bounds. Because the $\pm 1\sigma$ values reported in *Electrical Characteristics* already include guardbanding and account for mean shifts, in many cases a lower process control value (such as five-sigma) is sufficient. For example, solving the previous expressions for CMRR yields only 78.5dB, whereas the actual typical CMRR for the RES11A50 is 102.1dB. The discrepancy arises because the measurement resolution of $t_{D1}$ , $t_{D2}$ , $t_{M}$ , and CMRR is higher than that of $t_{D2D}$ and $t_{E2E}$ , and therefore the reported values of the latter parameters include additional guardbanding. Additionally, the conservative modeling approach assumes $t_{D2D}$ , $t_{E2E}$ , and $t_{D2}$ are uncorrelated, whereas for many devices there are weak correlations (such as $t_{D2D}$ and $t_{E2E}$ having different polarities) that cause the actual observed error to be lower than the modeled error. #### 8.1.4 Discrete Instrumentation Amplifiers Use the RES11A in conjunction with a dual-channel operational amplifier to implement a discrete instrumentation amplifier (INA). The ratiometric matching between the two resistor dividers improves CMRR performance for the circuit when compared to a similar implementation using unmatched discrete resistors, and results in better over-temperature and over-aging gain drift characteristics. INAs are often used instead of difference amplifiers when high input impedance and low bias currents are needed, such as when measuring bridge sensors. Discrete INAs are often configured as a differential-input differential-output circuit; see Figure 8-8. While not shown, if needed, use an additional discrete difference amplifier stage (requiring a second RES11A and another op-amp channel) to convert the differential output voltage to a single-ended voltage (for example, when driving a single-ended ADC). This extra stage also adds an additional offset and provides additional gain, effectively mimicking the common three-amplifier INA architecture. $$V_{OUT+} - V_{OUT-} = (V_{IN+} - V_{IN-}) \times \left(1 + \frac{R_G}{R_{IN}}\right)$$ (66) Submit Document Feedback Figure 8-8. Differential-Input, Differential-Output Instrumentation Amplifier Using the RES11A One benefit of the discrete approach with RES11A, when compared to a common three-amp INA such as the INA821, is that the resistors between the inverting pins of the amplifiers have the same temperature coefficient as the feedback resistors. Therefore, all of the resistors that establish the common-mode and differential gains drift together, so the circuit gain error is extremely steady across temperature. In comparison, the INA821 and similar devices rely on an external *gain-setting resistor* that is inherently unmatched to the internal, laser-trimmed feedback resistors. As a result, the drift performance of the INA821 is directly correlated with how precise and low-drift of an external resistor is used to set the gain, so for best performance a relatively expensive low-drift resistor is typically required. The RES11A resistors are all well matched and have comparable temperature coefficients, and the circuits shown with RES11A do not require additional external resistors; therefore, the discrete approach avoids this problem. Less commonly, a discrete INA is able to be implemented as a differential-input, single-ended output circuit; see Figure 8-9. This topology maintains high input impedances, allows an offset to be applied, and gives a single-ended output without requiring a third amplifier channel. Drive the offset with a low-impedance source, such as a reference buffer. When designing a discrete INA, carefully consider the output swing and input common-mode range limitations of the amplifiers used in the circuit design process. Figure 8-9. Differential-Input, Single-Ended Output Instrumentation Amplifier Using the RES11A ### 8.1.5 Fully Differential Amplifier The RES11A can be used to set the gain of a fully differential amplifier, such as the THP210. The ratiometric matching between the two resistor dividers leads to improved gain matching and CMRR performance for the circuit, when compared to a similar implementation using unmatched discrete resistors. Figure 8-10 shows a generic schematic representation of a fully differential amplifier driving a differential ADC, with a RES11A used to set the amplifier gain. Figure 8-10. Fully-differential Amplifier Gain Setting Using RES11A #### 8.1.6 Unconventional Circuits The two matched dividers of a RES11A are typically used independently of each other, as two well-matched channels. The resistors are also useful in less conventional orientations, where resistors from both channels are linked to achieve a wider range of transfer functions and effective "gains". While voltage dividers or amplifier feedback paths are obvious candidates for this use, more unique applications such as "unbalanced" instrumentation amplifier circuits also benefit from this approach. #### 8.1.6.1 Single-Channel Voltage Divider As discussed in Section 8.1.2, the RES11A is commonly used as an input signal level-shifter or voltage divider. Typically, $R_G$ and $R_{IN}$ act as $R_X$ and $R_Y$ respectively (or vice versa) in this circuit, and are arranged with the two dividers of the RES11A acting as independent channels. If unconventional values of $G_{VD}$ are required, combine the four resistors of a single RES11A in various series and parallel combinations to achieve the desired effective gain, though the device channel count is effectively reduced from two to one. The following tables showcase some of the permutations of possible RES11A connections, and reports the transfer function associated with each. Because the value of $G_{VD}$ is always less than 1, for readability, the value given in the tables is $G_{VD}^{-1}$ or 1 / $G_{VD}$ . Product Folder Links: *RES11A* Instruments www.ti.com | Table 8-4. Effective Transfer Function $G_{VD}^{-1}$ for Some RES11A Resistor Permutations, Adjusting $R_Y$ | |-------------------------------------------------------------------------------------------------------------| |-------------------------------------------------------------------------------------------------------------| | R <sub>X</sub> | R <sub>G</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>IN</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | | | | |------------------|-----------------|-----------------------------------------------------------|------------------------------------|-------------------------------------------------------|-----------------|------------------------------------|-----------------------------------|------------------------------------------------------|--|--|--| | R <sub>Y</sub> | R <sub>IN</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> + R <sub>G2</sub> | R <sub>G</sub> | R <sub>G1</sub> + R <sub>IN2</sub> | R <sub>G1</sub> + R <sub>G2</sub> | R <sub>G1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | | | | | G <sub>R11</sub> | | EFFECTIVE TRANSFER FUNCTION G <sub>VD</sub> <sup>-1</sup> | | | | | | | | | | | 1 | 2 | 1.5 | 1.5 | 1.3333 | 2 | 1.5 | 1.5 | 1.3333 | | | | | 1.5 | 2.5 | 1.75 | 1.6 | 1.4286 | 1.6667 | 1.4 | 1.3333 | 1.25 | | | | | 1.6667 | 2.6667 | 1.8333 | 1.625 | 1.4545 | 1.6 | 1.375 | 1.3 | 1.2308 | | | | | 2 | 3 | 2 | 1.6667 | 1.5 | 1.5 | 1.3333 | 1.25 | 1.2 | | | | | 2.5 | 3.5 | 2.25 | 1.7143 | 1.5556 | 1.4 | 1.2857 | 1.2 | 1.1667 | | | | | 3 | 4 | 2.5 | 1.75 | 1.6 | 1.3333 | 1.25 | 1.1667 | 1.1429 | | | | | 4 | 5 | 3 | 1.8 | 1.6667 | 1.25 | 1.2 | 1.125 | 1.1111 | | | | | 5 | 6 | 3.5 | 1.8333 | 1.7143 | 1.2 | 1.1667 | 1.1 | 1.0909 | | | | | 9 | 10 | 5.5 | 1.9 | 1.8182 | 1.1111 | 1.1 | 1.0556 | 1.0526 | | | | | 10 | 11 | 6 | 1.9091 | 1.8333 | 1.1 | 1.0909 | 1.05 | 1.0476 | | | | Table 8-5. Effective Transfer Function $G_{VD}^{-1}$ for Some RES11A Resistor Permutations, Adjusting $R_{\chi}$ | R <sub>X</sub> | R <sub>IN</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> + R <sub>G2</sub> | R <sub>G</sub> | R <sub>G1</sub> + R <sub>IN2</sub> | R <sub>G1</sub> + R <sub>G2</sub> | R <sub>G1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | | | |------------------|-----------------|-----------------------------------------------------------|------------------------------------|-------------------------------------------------------|-----------------|------------------------------------|-----------------------------------|------------------------------------------------------|--|--| | R <sub>Y</sub> | R <sub>G</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>IN</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | | | | G <sub>R11</sub> | | EFFECTIVE TRANSFER FUNCTION G <sub>VD</sub> <sup>-1</sup> | | | | | | | | | | 1 | 2 | 3 | 3 | 4 | 2 | 3 | 3 | 4 | | | | 1.5 | 1.6667 | 2.3333 | 2.6667 | 3.3333 | 2.5 | 3.5 | 4 | 5 | | | | 1.6667 | 1.6 | 2.2 | 2.6 | 3.2 | 2.6667 | 3.6667 | 4.3333 | 5.3333 | | | | 2 | 1.5 | 2 | 2.5 | 3 | 3 | 4 | 5 | 6 | | | | 2.5 | 1.4 | 1.8 | 2.4 | 2.8 | 3.5 | 4.5 | 6 | 7 | | | | 3 | 1.3333 | 1.6667 | 2.3333 | 2.6667 | 4 | 5 | 7 | 8 | | | | 4 | 1.25 | 1.5 | 2.25 | 2.5 | 5 | 6 | 9 | 10 | | | | 5 | 1.2 | 1.4 | 2.2 | 2.4 | 6 | 7 | 11 | 12 | | | | 9 | 1.1111 | 1.2222 | 2.1111 | 2.2222 | 10 | 11 | 19 | 20 | | | | 10 | 1.1 | 1.2 | 2.1 | 2.2 | 11 | 12 | 21 | 22 | | | For example, consider a voltage divider constructed with $R_X$ = $R_{IN1}$ + $R_{IN2}$ + $R_{G2}$ and $R_Y$ = $R_{G1}$ . Using a RES11A15 device with $G_{nom}$ = 1.5 for this implementation gives an effective transfer function $G_{VD}$ = $R_Y$ / ( $R_X$ + $R_{Y}$ ) = 1.5k $\Omega$ / (1k $\Omega$ + 1k $\Omega$ + 1.5k $\Omega$ + 1.5k $\Omega$ ) = 1.5k $\Omega$ / 5k $\Omega$ = 0.3, such that $G_{VD}^{-1}$ = 3.3333. Therefore, $V_{OUT}$ = $V_{IN} \times G_{VD} = V_{IN} / 3.3333.$ Figure 8-11. 1/3.3333 Voltage Divider, Effective Circuit Figure 8-12. 1/3.3333 Voltage Divider, Implemented With the RES11A15 #### 8.1.6.2 Single-Channel Amplifier Gain The RES11A is often used to implement the feedback network of an amplifier and set the circuit gain, as discussed in Section 8.1.1. Typically, $R_G$ and $R_{IN}$ act as $R_X$ and $R_Y$ respectively (or vice versa) in this circuit, and dividers 1 and 2 are arranged as two independent channels. If, however, unconventional values of $G_{Inv}$ or $G_{Noninv}$ are required, combining the four resistors of a single RES11A in various series and parallel combinations achieves this requirement, but at the expense of a reduction in channel count. The following tables showcase some of the permutations of possible RES11A connections, and report the $G_{Inv}$ transfer function associated with each. To calculate $G_{Noninv}$ for each scenario, simply add 1 to the magnitude of the given $G_{Inv}$ . Table 8-6. Effective Transfer Function G<sub>Inv</sub> for Some RES11A Resistor Permutations, Adjusting R<sub>Y</sub> | R <sub>X</sub> | R <sub>IN</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>G</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>G1</sub> | | | |------------------|-----------------|----------------------------------------------|-----------------------------------|------------------------------------------------------|-----------------|-------------------------------------|------------------------------------|-------------------------------------------------------|--|--| | R <sub>Y</sub> | R <sub>G</sub> | R <sub>G1</sub> + R <sub>IN2</sub> | R <sub>G1</sub> + R <sub>G2</sub> | R <sub>G1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | R <sub>IN</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | | | | G <sub>R11</sub> | | EFFECTIVE TRANSFER FUNCTION G <sub>Inv</sub> | | | | | | | | | | 1 | 1 | 0.5 | 0.5 | 0.3333 | 1 | 0.5 | 0.5 | 0.3333 | | | | 1.5 | 0.6667 | 0.4 | 0.3333 | 0.25 | 1.5 | 0.75 | 0.6 | 0.4286 | | | | 1.6667 | 0.6 | 0.375 | 0.3 | 0.2308 | 1.6667 | 0.8333 | 0.625 | 0.4545 | | | | 2 | 0.5 | 0.3333 | 0.25 | 0.2 | 2 | 1 | 0.6667 | 0.5 | | | | 2.5 | 0.4 | 0.2857 | 0.2 | 0.1667 | 2.5 | 1.25 | 0.7143 | 0.5556 | | | | 3 | 0.3333 | 0.25 | 0.1667 | 0.1429 | 3 | 1.5 | 0.75 | 0.6 | | | | 4 | 0.25 | 0.2 | 0.125 | 0.1111 | 4 | 2 | 0.8 | 0.6667 | | | | 5 | 0.2 | 0.1667 | 0.1 | 0.0909 | 5 | 2.5 | 0.8333 | 0.7143 | | | | 9 | 0.1111 | 0.1 | 0.0556 | 0.0526 | 9 | 4.5 | 0.9 | 0.8182 | | | | 10 | 0.1 | 0.0909 | 0.05 | 0.0476 | 10 | 5 | 0.9091 | 0.8333 | | | Table 8-7. Effective Transfer Function G<sub>Inv</sub> for Some RES11A Resistor Permutations, Adjusting R<sub>X</sub> | R <sub>X</sub> | R <sub>G</sub> | R <sub>G1</sub> + R <sub>IN2</sub> | R <sub>G1</sub> + R <sub>G2</sub> | R <sub>G1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | R <sub>IN</sub> | R <sub>IN1</sub> + R <sub>IN2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> | R <sub>IN1</sub> + R <sub>G2</sub> + R <sub>IN2</sub> | | |------------------|-----------------|----------------------------------------------|-----------------------------------|------------------------------------------------------|-----------------|-------------------------------------|------------------------------------|-------------------------------------------------------|--| | R <sub>Y</sub> | R <sub>IN</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>IN1</sub> | R <sub>G</sub> | R <sub>G1</sub> | R <sub>G1</sub> | R <sub>G1</sub> | | | G <sub>R11</sub> | | EFFECTIVE TRANSFER FUNCTION G <sub>Inv</sub> | | | | | | | | | 1 | 1 | 2 | 2 | 3 | 1 | 2 | 2 | 3 | | | 1.5 | 1.5 | 2.5 | 3 | 4 | 0.6667 | 1.3333 | 1.6667 | 2.3333 | | | 1.6667 | 1.6667 | 2.6667 | 3.3333 | 4.3333 | 0.6 | 1.2 | 1.6 | 2.2 | | | 2 | 2 | 3 | 4 | 5 | 0.5 | 1 | 1.5 | 2 | | | 2.5 | 2.5 | 3.5 | 5 | 6 | 0.4 | 0.8 | 1.4 | 1.8 | | | 3 | 3 | 4 | 6 | 7 | 0.3333 | 0.6667 | 1.3333 | 1.6667 | | | 4 | 4 | 5 | 8 | 9 | 0.25 | 0.5 | 1.25 | 1.5 | | | 5 | 5 | 6 | 10 | 11 | 0.2 | 0.4 | 1.2 | 1.4 | | | 9 | 9 | 10 | 18 | 19 | 0.1111 | 0.2222 | 1.1111 | 1.2222 | | | 10 | 10 | 11 | 20 | 21 | 0.1 | 0.2 | 1.1 | 1.2 | | For example, consider an inverting amplifier circuit constructed with $R_X = R_{G1} + R_{G2}$ and $R_Y = R_{IN1}$ . Using a RES11A00 device with $G_{nom} = 10$ for this implementation gives an effective transfer function $G_{INV} = R_X / R_Y = (10k\Omega + 10k\Omega) / 1k\Omega = 20k\Omega / 1k\Omega = 20$ . Therefore, $V_{OUT} = -V_{IN} \times G_{INV} = V_{IN} \times -20$ . Product Folder Links: RES11A 36 Figure 8-13. $V_{OUT} = -20 \times V_{IN}$ , Effective Circuit Figure 8-14. $V_{OUT} = -20 \times V_{IN}$ , Implemented With #### 8.1.6.2.1 Gain Scaling the RES60A-Q1 With the RES11A The RES60A-Q1 is a precision matched resistor divider, optimized for extremely high-voltage applications. The RES60A-Q1 is often used in battery management system (BMS) applications to measure pack voltages. While multiple RES60A-Q1 ratios are available, additional effective ratios are achieved by finely scaling the divider output using a low-offset buffer amplifier and RES11A. The low ratiometric errors of the RES11A minimize additional gain error contributions to the signal chain, while maximizing the input full-scale range (FSR) of downstream ADCs. Figure 8-15. Battery Pack Measurement with RES60A-Q1 and RES11A $$V_{\text{MID}} = V_{\text{BATT}} \times \frac{R_{\text{LV}}}{R_{\text{HV}} + R_{\text{LV}}} = \frac{V_{\text{BATT}}}{G_{\text{R60}} + 1}$$ (69) $$V_{OUT} = V_{MID} \left( \frac{R_{IN}}{R_G} + 1 \right) = V_{MID} \left( \frac{1}{G_{R11}} + 1 \right) = V_{BATT} \left( \frac{1 + G_{R11}}{G_{R11} \times (G_{R60} + 1)} \right)$$ (70) For brevity, the effective transfer function of the RES60A-Q1, RES11A, and amplifier circuit is summarized as $G_{SF}$ . $$G_{SF} = \frac{G_{R11} \times (G_{R60} + 1)}{1 + G_{R11}} \tag{71}$$ $$V_{OUT} = V_{BATT} \times \left(\frac{1}{G_{SF}}\right) \tag{72}$$ Table 8-8 shows the effective voltage divider scaling factor $G_{SF}$ associated with various RES60A-Q1 and RES11A combinations. While not shown for brevity, the possible gain permutations discussed in Section 8.1.6.2 are also applicable here. Table 8-8. Effective Scaling Factor G<sub>SF</sub> for the RES60A-Q1 and RES11A Combinations | 145 | 210 | 315 | 410 | 500 | 610 | 1000 | | | | | | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | EFFECTIVE SCALING FACTOR G <sub>SF</sub> | | | | | | | | | | | | 146.00 | 211.00 | 316.00 | 411.00 | 501.00 | 611.00 | 1001.00 | | | | | | | 73.00 | 105.50 | 158.00 | 205.50 | 250.50 | 305.50 | 500.50 | | | | | | | 87.60 | 126.60 | 189.60 | 246.60 | 300.60 | 366.60 | 600.60 | | | | | | | 91.26 | 131.88 | 197.51 | 256.89 | 313.15 | 381.90 | 625.67 | | | | | | | 97.33 | 140.67 | 210.67 | 274.00 | 334.00 | 407.33 | 667.33 | | | | | | | 104.29 | 150.71 | 225.71 | 293.57 | 357.86 | 436.43 | 715.00 | | | | | | | 109.50 | 158.25 | 237.00 | 308.25 | 375.75 | 458.25 | 750.75 | | | | | | | 116.80 | 168.80 | 252.80 | 328.80 | 400.80 | 488.80 | 800.80 | | | | | | | 121.67 | 175.83 | 263.33 | 342.50 | 417.50 | 509.17 | 834.17 | | | | | | | 131.40 | 189.90 | 284.40 | 369.90 | 450.90 | 549.90 | 900.90 | | | | | | | 132.73 | 191.82 | 287.27 | 373.64 | 455.45 | 555.45 | 910.00 | | | | | | | | 146.00<br>73.00<br>87.60<br>91.26<br>97.33<br>104.29<br>109.50<br>116.80<br>121.67 | 146.00 211.00<br>73.00 105.50<br>87.60 126.60<br>91.26 131.88<br>97.33 140.67<br>104.29 150.71<br>109.50 158.25<br>116.80 168.80<br>121.67 175.83<br>131.40 189.90 | EFFECT 146.00 211.00 316.00 73.00 105.50 158.00 87.60 126.60 189.60 91.26 131.88 197.51 97.33 140.67 210.67 104.29 150.71 225.71 109.50 158.25 237.00 116.80 168.80 252.80 121.67 175.83 263.33 131.40 189.90 284.40 | EFFECTIVE SCALING 146.00 211.00 316.00 411.00 73.00 105.50 158.00 205.50 87.60 126.60 189.60 246.60 91.26 131.88 197.51 256.89 97.33 140.67 210.67 274.00 104.29 150.71 225.71 293.57 109.50 158.25 237.00 308.25 116.80 168.80 252.80 328.80 121.67 175.83 263.33 342.50 131.40 189.90 284.40 369.90 | EFFECTIVE SCALING FACTOR G <sub>SF</sub> 146.00 211.00 316.00 411.00 501.00 73.00 105.50 158.00 205.50 250.50 87.60 126.60 189.60 246.60 300.60 91.26 131.88 197.51 256.89 313.15 97.33 140.67 210.67 274.00 334.00 104.29 150.71 225.71 293.57 357.86 109.50 158.25 237.00 308.25 375.75 116.80 168.80 252.80 328.80 400.80 121.67 175.83 263.33 342.50 417.50 131.40 189.90 284.40 369.90 450.90 | EFFECTIVE SCALING FACTOR G <sub>SF</sub> 146.00 211.00 316.00 411.00 501.00 611.00 73.00 105.50 158.00 205.50 250.50 305.50 87.60 126.60 189.60 246.60 300.60 366.60 91.26 131.88 197.51 256.89 313.15 381.90 97.33 140.67 210.67 274.00 334.00 407.33 104.29 150.71 225.71 293.57 357.86 436.43 109.50 158.25 237.00 308.25 375.75 458.25 116.80 168.80 252.80 328.80 400.80 488.80 121.67 175.83 263.33 342.50 417.50 509.17 131.40 189.90 284.40 369.90 450.90 549.90 | | | | | | #### 8.1.7 Unconventional Instrumentation Amplifiers The basic instrumentation amplifier circuits shown in Figure 8-8 and Figure 8-9 place the two R<sub>IN</sub> resistors of the RES11A in series between the two amplifiers inverting input pins. Instead, combine these resistors in parallel, or connect only one of the two R<sub>IN</sub> resistors and leave the other resistor floating, to achieve a wider variety of effective circuit gains. Another option is the unbalanced INA, where the feedback paths of the two input amplifiers have different effective gains. With the RES11A, this configuration is achieved by using series or parallel combinations of the divider elements to achieve a different effective feedback resistance for one amplifier. With the normal or balanced INA approach, if the input signal V<sub>CM</sub> is not near midsupply, the amplifiers run out of headroom and rail out as the input approaches one of the power-supply voltages. By implementing asymetric gains, the dynamic range of the circuit is maximized, though at the minor expense of bandwidth and phase mismatches (largely trivial for dc and low-frequency applications). While the transfer function and stability and error analyses of the circuit are relatively complex, the unbalanced INA nevertheless is a useful tool for this scenario. Product Folder Links: RES11A ## 8.2 Typical Application ### 8.2.1 Common-Mode Shifting Input Stage The RES11A can be used to implement a common-mode attenuator at the high-impedance inputs of an instrumentation amplifier (INA). This configuration extends the usable signal range, so long as the maximum differential voltage limitation of each resistor divider is respected. Figure 8-16 shows an example of a high-side current-sense circuit where a differential voltage, $V_{SHUNT}$ , develops across a sense resistor with an undesirably high common-mode voltage $V_{CM}$ . $V_{REF}$ is used to shift input common-mode voltages $V_{MID1}$ and $V_{MID2}$ to levels within the specified input common-mode range of the INA. The amplifier output, $V_{OUT}$ , is a scaled function of $V_{SHUNT}$ , such that nominally: $$V_{OUT} = V_{SHUNT} \times \left(\frac{R_{IN}}{R_G + R_{IN} + R_{EOUIV}}\right)$$ (73) $V_{OUT}$ can be gained up further by the INA stage, to make maximal use of the effective resolution of a downstream ADC. In practice $R_{EQUIV}$ is optional; however, if $R_{EQUIV} = R_{SHUNT}$ , this resistance equalizes the nominal impedance between $V_{CM}$ and each of the INA high-impedance inputs, thus improving CMRR performance. Select an INA with input bias currents $I_{B1}$ and $I_{B2} << I_{STATIC1}$ and $I_{STATIC2}$ , such as the INA333 or INA823. Select a RES11A device with a sufficiently high divider series resistance so that $I_{STATIC1}$ and $I_{STATIC2} << I_{LOAD}$ . Figure 8-16. RES11A Common-Mode Shifting Circuit To achieve a desired nominal input common-mode voltage, V<sub>MID1TARGET</sub>, set V<sub>REF</sub> as follows: $$V_{REF} = V_{MID1TARGET} \times \left(\frac{R_{G} + R_{IN} + R_{EQUIV}}{R_{G} + R_{EQUIV}}\right) - V_{CM} \times \left(\frac{R_{G} + R_{IN} + R_{EQUIV}}{R_{G} + R_{EQUIV}} - 1\right)$$ (74) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 8.2.1.1 Design Requirements Consider a level-shifting application where a high-side current shunt measurement from an 18V supply rail must be measured by a 3.3V amplifier and ADC. | PARAMETER | DESIGN GOAL | |-------------------------------------------------|-----------------| | Input V <sub>BUS</sub> | 18V | | I <sub>LOAD</sub> | 300mA (maximum) | | R <sub>SHUNT</sub> | 1Ω | | ADC full-scale range (target V <sub>OUT</sub> ) | 3.3V | | Possible V <sub>REF</sub> voltages | 3.3V, 0V | #### 8.2.1.2 Detailed Design Procedure The design parameters are used with the aforementioned equations to select a nominal target G. When the possible $V_{REF}$ voltages available in the system are considered, $V_{REF} = 0V$ with G = 9 is found to result in a $V_{MID1}$ value of 1.8V, well within the input common-mode range of a 3.3V rail-to-rail amplifier such as the OPA392. When the corresponding RES11A90 is employed, the loss terms $I_{STATIC1}$ and $I_{STATIC2}$ are nominally 1.80mA and 1.77mA for $I_{LOAD} = 300$ mA, resulting in an effective floor of 1.77mA for $I_{LOAD}$ . For simplicity, the error contributions of the INA stage $V_{OS}$ and $I_{B}$ are ignored. For the INA stage, an integrated TI instrumentation amplifier (IA) can be used. Alternatively, a discrete approach can be implemented using another RES11A device or devices, and one or more op amps. For this example, an IA stage is constructed with two channels of a OPA4392 and a second RES11A90 ( $R_{IN3}$ , $R_{G3}$ , $R_{IN4}$ , and $R_{G4}$ ). This stage is in turn cascaded with a difference amplifier stage, constructed with the third amplifier channel and a RES11A00 ( $R_{IN5}$ , $R_{G5}$ , $R_{IN6}$ , and $R_{G6}$ ). The level-shifting stage gain of $10^{-1}$ , multiplied by the instrumentation amplifier stage gain of 10, results in an effective unity-gain transfer function for $V_{SHUNT}$ . Therefore, the differential output voltage for this stage is approximately 0.3V, with amplifier outputs of 1.936V and 1.634V. After the final difference amplifier stage gain of G = 10, the common-mode voltage drops out and the maximum value of the resulting $V_{OUT}$ is nominally 3.0V, compatible with a single-ended 3.3V ADC such as the ADS7046. If desired, the fourth channel of the OPA4392 can be used to buffer this output signal and serve as a dedicated ADC driver. Figure 8-17. High-Side Current Shunt Common-Mode Shifting Circuit Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 8.2.1.3 Application Curves Figure 8-18. Circuit Model in TINA-TI ## 8.3 Power Supply Recommendations The ratio of a given RES11A device dictates the maximum differential voltage rating for the resistor dividers of the device. See the *Absolute Maximum Ratings* and *Recommended Operating Conditions* for device-specific values under transient and sustained divider bias conditions, respectively. Section 7.4.1 discusses per-resistor limitations in greater detail. If the device voltage is expect to exceed the maximum sustained divider voltage rating, consider additional protective circuit elements. Avoid using external current-limiting resistors in series, as these unbalance the divider and cancel out many of the ratiometric and over-temperature benefits of the RES11A. The easiest way to protect a RES11A divider from overload conditions is to place a reverse-biased or bidirectional zener diode in parallel with the divider, to clamp the effective divider voltage without drawing any leakage current *through* the divider. Choose a diode with a breakdown voltage approximately equal to the maximum divider voltage. #### 8.4 Layout ### 8.4.1 Layout Guidelines For best operational performance of the device, use good printed-circuit board (PCB) layout practices, including: - Reduce parasitic coupling by running input traces as far away from supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. For differential circuits, match the length of the input traces as best possible. - · Keep high impedance input signals away from noisy traces. - · Make sure system supply voltages are adequately filtered. - Clean the PCB following board assembly for best performance. - Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. - Only connect one of the two GND/SUB pins to the ground plane, to prevent the formation of current return paths through the device substrate. Float the other GND/SUB pin. Product Folder Links: RES11A ## 8.4.2 Layout Examples In the following examples, the RES11A is shown with a VSSOP amplifier and 0402-size decoupling capacitors. Figure 8-22. Single-Layer Difference Amplifier Implementation Figure 8-23. Single-Layer Instrumentation Amplifier Implementation Figure 8-24. Front-and-Back Instrumentation Amplifier Implementation Figure 8-25. Front-and-Back, Differential-Output Instrumentation Amplifier Implementation For Figure 8-26, two RES11A devices (bottom side) and one dual-channel op-amp (top side) are used. Figure 8-26. Front-and-Back Dual Difference Amplifiers Implementation # 9 Device and Documentation Support ## 9.1 Device Support #### 9.1.1 Development Support ### 9.1.1.1 PSpice® for TI PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market. ## 9.1.1.2 TINA-TI™ Simulation Software (Free Download) TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Design and simulation tools web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. #### Note These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder. #### 9.1.1.3 TI Reference Designs TI reference designs are analog solutions created by TI's precision analog applications experts. TI reference designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI reference designs are available online at <a href="https://www.ti.com/reference-designs">https://www.ti.com/reference-designs</a>. ## 9.1.1.4 Analog Filter Designer Available as a web-based tool from the Design and simulation tool web page, the Analog Filter Designer allows the user to design, optimize, and simulate complete multistage active filter solutions within minutes. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback # 9.2 Documentation Support ### 9.2.1 Related Documentation For related documentation see the following: - RES21A Matched, Thin-Film Resistor Dividers With 10kΩ Inputs - RES31A Matched, Thin-Film Resistor Dividers With 100kΩ Inputs - RES60A-Q1 Automotive, 1400V<sub>DC</sub>, Precision Resistive Divider - Texas Instruments, Optimizing CMRR in Differential Amplifier Circuits With Precision Matched Resistor Divider Pairs application note - Texas Instruments, THP210 Ultra-Low Offset, High-Voltage, Low-Noise, Precision, Fully-Differential Amplifier data sheet - Texas Instruments, OPAx392 Precision, Low-Offset-Voltage, Low-Noise, Low-Input-Bias-Current, Rail-to-Rail I/O, e-trim™ Operational Amplifiers data sheet ## 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA<sup>™</sup> is a trademark of DesignSoft, Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. All trademarks are the property of their respective owners. #### 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 9.7 Glossary TI Glossary This glossary lists and explains common TI terms, acronyms, and definitions. **Divider** The series combination of a matched $R_G$ and $R_{IN}$ resistor. Two resistors, $R_{Gx}$ and $R_{INx}$ , connected in series form a given divider x. The midpoint of divider x is measured at pin MIDx. The RES11A has two divider channels, divider 1 ( $R_{G1} + R_{IN1}$ ) and divider 2 ( $R_{G2} + R_{IN2}$ ). $G_{nom}$ The nominal gain or ratio of a given divider. Calculated as $R_{Gnom} / R_{INnom}$ . Each orderable of the RES11A has a different associated divider ratio, and thus a different $G_{nom}$ . The actual, measured gain or ratio of a given divider *x* when the divider gain error is considered. Calculated as $R_{Gx}$ / $R_{INx}$ . **G**<sub>VDx</sub> The actual, measured voltage-divider circuit gain for a divider x when the divider gain error is considered. Calculated as either $R_{Gx}$ / $(R_{INx} + R_{Gx})$ or as $R_{INx}$ / $(R_{INx} + R_{Gx})$ , depending on circuit configuration. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $G_x$ # **INSTRUMENTS** www.ti.com | t <sub>Dx</sub> | The normalized gain error associated with a given divider $x$ . When calculating effective gain, $G_x = G_{nom} \times (1 + t_{Dx})$ . For an ideal divider, $t_{Dx} = 0$ and $G_x = G_{nom}$ . | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>M</sub> | The mismatch of the two divider gain errors for a given RES11A device. Calculated as $t_M = t_{D2} - t_{D1}$ . Equivalent to $(G_2 - G_1) / G_{nom}$ . Used for simplified CMRR calculations. | | t <sub>VDx</sub> | The normalized voltage-divider circuit gain error associated with a given divider $x$ . When calculating effective voltage-divider circuit gain, $G_{VDx} = G_{VDnom} \times (1 + t_{VDx})$ . For an ideal circuit, $t_{VDx} = 0$ and $G_{VDx} = G_{VDnom}$ . | $V_{Dx}$ The voltage applied across a given divider x. $V_{Rx}$ The voltage applied across a given resistor Rx. For example, V<sub>RIN1</sub> describes the voltage across # **10 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | nanges from Revision * (December 2023) to Revision A (October 2025) | Page | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | • | Changed status of all preview part numbers to production data (active) | 1 | | • | Deleted maximum common mode voltage specification of ±135V, and replaced with maximum sustained common mode voltage specification of ±85V, in <i>Absolute Maximum Ratings</i> | d | | • | Changed HBM ESD rating from ±1200V to ±1000V, and CDM ESD rating from ±2000V to ±1500V, in ES Ratings | | | • | Deleted maximum sustained current through RINx and maximum sustained current through RGx specifications, and replaced with maximum sustained divider voltage specifications, in <i>Recommended Operating Conditions</i> | 5 | | • | Updated footnotes in Recommended Operating Conditions | | | • | Deleted voltage-divider circuit tolerance specifications, as these are derived from the ratio tolerance specifications | 6 | | • | Updated ratio tolerance, matching tolerance, absolute tolerance span, temperature coefficient, voltage coefficient, impedance, and CMRR specifications | 6 | | • | Added arbitrary matching specifications | | | • | Updated Typical Characteristics | 9 | | • | Modified description of voltage-divider circuit error and associated calculations in <i>DC Measurement</i> | | | | Configurations | 14 | | • | Added Error Notation and Units section | 16 | | • | Updated Predictable Voltage Coefficient section | <mark>2</mark> 1 | | • | Added Per-resistor Limitations section to Device Functional Modes | 23 | | • | Added Difference-Amplifier Gain Error Analysis | 31 | | • | Added discussion of gain error over temperature to Discrete Instrumentation Amplifiers | | | • | Deleted Discrete Instrumentation Amplifier Common-Mode Rejection Analysis | | | • | Added device-specific error terminology to Glossary section | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback 24-Jul-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | RES11A40DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | R1140 | | RES11A40DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | R1140 | | RES11A40DDFR.B | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | R1140 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF RES11A: Automotive : RES11A-Q1 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 | NOTE: Qu | Jalified | Version | Definitions | |----------|----------|---------|-------------| |----------|----------|---------|-------------| • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 12-Oct-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | RES11A00DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A10DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A15DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A16DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A20DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A25DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A30DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A40DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | RES11A50DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Oct-2025 | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | RES11A90DDFR | SOT-23-<br>THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 12-Oct-2025 \*All dimensions are nominal | 7 til dillicilololio die Hollindi | | | | | | | | |-----------------------------------|---------------------|-----|------|------|-------------|------------|-------------| | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | RES11A00DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A10DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A15DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A16DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A20DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A25DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A30DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A40DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A50DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | RES11A90DDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC SMALL OUTLINE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated