

# OPA830 Low-Power, Single-Supply, Wideband Operational Amplifier

### **1** Features

- · High bandwidth:
  - 250MHz (gain = +1)
  - 110MHz (gain = +2)
- Low supply current: 3.9mA (V<sub>S</sub> = 5V)
- Flexible supply range:
  - Dual supply: ±1.4V to ±5.5V
  - Single supply: 2.8V to 11V
- · Input range includes ground on single supply
- Output swing: 4.88V on 5V supply
- High slew rate: 550V/µs
- Low input voltage noise: 9.2nV/√Hz
- Package: Pb-free SOT23

## 2 Applications

- Single-supply analog-to-digital converter (ADC) input buffers
- Single-supply video line drivers
- CCD imaging channels
- Low-power ultrasound
- PLL integrators
- · Portable consumer electronics

## **3 Description**

The OPA830 is a low-power, single-supply, wideband, voltage-feedback amplifier designed to operate on a single 3V or 5V supply. The device also supports operation on  $\pm$ 5V or +10V supplies. The input range extends below the negative supply and to within 1.7V of the positive supply. Using complementary common-emitter outputs provides an output swing to within 25mV of either supply while driving 150 $\Omega$ . High output drive current ( $\pm$ 80mA) and low differential gain and phase errors also make this device an excellent choice for single-supply consumer video products.

Low distortion operation is provided by the high gain bandwidth product (110MHz) and slew rate (550V/ $\mu$ s), making the OPA830 an excellent input buffer stage to 3V and 5V CMOS ADCs. Unlike other low-power, single-supply amplifiers, distortion performance improves as the signal swing decreases. A low 9.2nV/ $\sqrt{Hz}$  input voltage noise supports wide dynamic range operation.

The OPA830 is available in an industry-standard SO-8 package, and in an ultra-small SOT23-5 package. For fixed-gain line driver applications, consider the OPA832.

#### Package Information

| PART NUMBER <sup>(1)</sup> | PACKAGE <sup>(2)</sup> | PACKAGE SIZE <sup>(3)</sup> |
|----------------------------|------------------------|-----------------------------|
|                            | D (SOIC, 8)            | 4.9mm × 6mm                 |
|                            | DBV (SOT-23, 5)        | 2.9mm × 2.8mm               |

(1) See Section 4.

(2) For more information, see Section 11.

(3) The package size (length × width) is a nominal value and includes pins, where applicable.



**DC-Coupled, 3V ADC Driver** 



# **Table of Contents**

| 1 Features1                                                         |
|---------------------------------------------------------------------|
| 2 Applications1                                                     |
| 3 Description1                                                      |
| 4 Device Comparison Table3                                          |
| 5 Pin Configurations                                                |
| 6 Specifications4                                                   |
| 6.1 Absolute Maximum Ratings4                                       |
| 6.2 ESD Ratings4                                                    |
| 6.3 Recommended Operating Conditions4                               |
| 6.4 Thermal Information4                                            |
| 6.5 Electrical Characteristics for D Package $V_S = \pm 5V5$        |
| 6.6 Electrical Characteristics for D Package V <sub>S</sub> = 5V8   |
| 6.7 Electrical Characteristics for D Package V <sub>S</sub> = 3V 11 |
| 6.8 Electrical Characteristics for DBV Package V <sub>S</sub> =     |
| ±5V13                                                               |
| 6.9 Electrical Characteristics for DBV Package V <sub>S</sub> =     |
| 5V15                                                                |
| 6.10 Electrical Characteristics for DBV Package V <sub>S</sub>      |
| = 3V17                                                              |
| 6.11 Typical Characteristics: $V_S = \pm 5V$                        |
| 6.12 Typical Characteristics: $V_s = \pm 5V$ , Differential         |
| Configuration22                                                     |

| 6.13 Typical Characteristics: Vs = 5V                     | . 23 |
|-----------------------------------------------------------|------|
| 6.14 Typical Characteristics: $V_{S} = 5V$ . Differential |      |
| Configuration                                             | 27   |
| 6.15 Typical Characteristics: $V_{S} = 3V$                | . 28 |
| 6.16 Typical Characteristics: $V_{S} = 3V$ . Differential |      |
| Configuration                                             | 31   |
| 7 Parameter Measurement Information                       |      |
| 8 Application and Implementation                          |      |
| 8.1 Application Information                               | . 33 |
| 8.2 Typical Applications                                  | .41  |
| 8.3 Lavout                                                | 44   |
| 9 Device and Documentation Support                        | .46  |
| 9.1 Device Support.                                       | .46  |
| 9.2 Receiving Notification of Documentation Updates       | .46  |
| 9.3 Support Resources.                                    | 46   |
| 9 4 Trademarks                                            | 46   |
| 9.5 Electrostatic Discharge Caution                       | 46   |
| 9.6 Glossary                                              | 46   |
| 10 Revision History                                       | 47   |
| 11 Mechanical, Packaging, and Orderable                   |      |
| Information                                               | 47   |
|                                                           |      |



# **4 Device Comparison Table**

| DESCRIPTION                          | SINGLES | DUALS   | TRIPLES | QUADS   |
|--------------------------------------|---------|---------|---------|---------|
| Rail-to-rail                         |         | OPA2830 | —       | OPA4830 |
| Rail-to-rail fixed gain              | OPA832  | OPA2832 | OPA3832 | —       |
| General-purpose (1800V/µs slew rate) | OPA690  | OPA2690 | OPA3690 | —       |
| Low-noise, high dc precision         | OPA820  | OPA2822 | —       | OPA4820 |

# **5 Pin Configurations**





Figure 5-2. DBV Package, 5-Pin SOT-23 (Top View)

Figure 5-1. D Package, 8-Pin SO-8 (Top View)

|      | PIN         |                 |        |                                         |  |
|------|-------------|-----------------|--------|-----------------------------------------|--|
|      | NO.         |                 | TYPE   | DESCRIPTION                             |  |
| NAME | D<br>(SO-8) | DBV<br>(SOT-23) |        |                                         |  |
| –IN  | 2           | 4               | Input  | Inverting input                         |  |
| +IN  | 3           | 3               | Input  | Noninverting input                      |  |
| NC   | 1, 5, 8     | _               | —      | No internal connection (float this pin) |  |
| OUT  | 6           | 1               | Output | Output                                  |  |
| V–   | 4           | 2               | —      | Negative (lowest) supply                |  |
| V+   | 7           | 5               | _      | Positive (highest) supply               |  |

#### Table 5-1. Pin Functions



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                         | MIN MA)                                             |       |
|---------------------------------------|-----------------------------------------|-----------------------------------------------------|-------|
| Power supply                          | For DBV package                         | ±6.9                                                | 5     |
|                                       | For D package                           | 1:                                                  | 2 VDC |
| Internal power dissipation            | ver dissipation See Thermal Information |                                                     |       |
| Differential input voltage            |                                         | ±2.5                                                | 5 V   |
| Input voltage                         |                                         | V <sub>S-</sub> – 0.5V to<br>V <sub>S+</sub> + 0.3V | / V   |
| Junction temperature, T <sub>J</sub>  |                                         | 150                                                 | ) °C  |
| Storage temperature, T <sub>stg</sub> |                                         | -65 125                                             | 5 °C  |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

#### 6.2 ESD Ratings

|                                            |                                                                                |                                                                   | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------|
| V                                          | Electrostatic discharge                                                        | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500                                                             | v     |      |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                       | MIN | NOM | MAX | UNIT |
|----------------|-----------------------|-----|-----|-----|------|
| Vs             | Total supply voltage  | 3   | 10  | 11  | V    |
| T <sub>A</sub> | Operating temperature | -40 |     | 85  | °C   |

#### 6.4 Thermal Information

|                       |                                              | OPA      |              |      |
|-----------------------|----------------------------------------------|----------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DBV (SOT-23) | UNIT |
|                       |                                              | 8 PINS   | 5 PINS       |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 125      | 186.3        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | N/A      | 84.0         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | N/A      | 53.1         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | N/A      | 21.0         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | N/A      | 52.7         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.



# 6.5 Electrical Characteristics for D Package $V_S = \pm 5V$

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to ground, and  $R_{SRC} = 375\Omega$  (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                             | MIN | TYP | MAX  | UNITS |
|---------------------------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|
| AC PERFORMANCE                        |                                                                             |     |     |      |       |
| Small-signal bandwidth                | $G = +1, V_O \le 0.2 V_{PP}$                                                |     | 310 |      |       |
|                                       | $G = +2, V_O \le 0.2 V_{PP}$                                                | 70  | 120 |      |       |
|                                       | G = +2, $V_O \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to 70°C                    | 68  |     |      |       |
| Small-signal bandwidth <sup>(2)</sup> | G = +2, $V_O \le 0.2V_{PP}$ , $T_A = -40^{\circ}C$ to +85°C                 | 65  |     |      |       |
|                                       | $G = +5, V_O \le 0.2 V_{PP}$                                                | 18  | 25  |      | MU    |
|                                       | G = +5, $V_O \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to 70°C                    | 16  |     |      | IVITZ |
|                                       | G = +5, $V_O \le 0.2V_{PP}$ , $T_A = -40^{\circ}C$ to +85°C                 | 15  |     |      |       |
|                                       | $G = +10, V_O \le 0.2V_{PP}$                                                | 8   | 11  |      |       |
|                                       | G = +10, V <sub>O</sub> ≤ 0.2V <sub>PP</sub> , T <sub>A</sub> = 0°C to 70°C | 7   |     |      |       |
|                                       | G = +10, $V_O \le 0.2V_{PP}$ , $T_A = -40^{\circ}C$ to +85°C                | 6   |     |      |       |
| Gain bandwidth product <sup>(2)</sup> | G ≥ +10                                                                     | 85  | 110 |      | MHz   |
|                                       | $G \ge +10$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                           | 82  |     |      |       |
|                                       | $G \ge +10$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                        | 80  |     |      |       |
| Peaking at a gain of +1               | $V_{O} \le 0.2 V_{PP}$                                                      |     | 6   |      | dB    |
|                                       | G = +2, 2V step                                                             | 280 | 600 |      |       |
| Slew rate <sup>(2)</sup>              | G = +2, 2V step, T <sub>A</sub> = 0°C to 70°C                               | 270 |     |      | V/µs  |
|                                       | G = +2, 2V step, T <sub>A</sub> = -40°C to +85°C                            | 260 |     |      |       |
|                                       | 0.5V step                                                                   |     | 3.3 | 5.8  |       |
| Rise time <sup>(2)</sup>              | 0.5V step, T <sub>A</sub> = 0°C to 70°C                                     |     |     | 5.85 | ns    |
|                                       | 0.5V step, T <sub>A</sub> = -40°C to +85°C                                  |     |     | 5.9  |       |
|                                       | 0.5V step                                                                   |     | 3.5 | 5.9  |       |
| Fall time <sup>(2)</sup>              | 0.5V step, T <sub>A</sub> = 0°C to 70°C                                     |     |     | 5.95 | ns    |
|                                       | 0.5V step, T <sub>A</sub> = -40°C to +85°C                                  |     |     | 6.0  |       |
|                                       | G = +2, 1V step, to 0.1%                                                    |     | 42  | 63   |       |
| Settling time <sup>(2)</sup>          | G = +2, 1V step, to 0.1%, T <sub>A</sub> = 0°C to 70°C                      |     |     | 65   | ns    |
|                                       | G = +2, 1V step, to 0.1%, T <sub>A</sub> = -40°C to +85°C                   |     |     | 66   |       |



# 6.5 Electrical Characteristics for D Package $V_S = \pm 5V$ (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to ground, and  $R_{SRC} = 375\Omega$  (unless otherwise noted)

| PARAMETER                                   | TEST CONDITIONS                                                                                                       | MIN | TYP  | MAX  | UNITS  |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|------|------|--------|
|                                             | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                               |     | -67  | -59  |        |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ , $T_A = 0^{\circ}C$ to 70°C                              |     |      | -57  |        |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ ,<br>T <sub>A</sub> = -40°C to +85°C          |     |      | -56  |        |
|                                             | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$                                                         |     | -71  | -62  |        |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>T <sub>A</sub> = 0°C to 70°C                       |     |      | -61  |        |
| Homeonic distantion(2)                      | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>$T_A = -40^{\circ}C$ to +85°C                      |     |      | -60  | dD a   |
| Harmonic distortion <sup>(2)</sup>          | 3rd-harmonic, $V_O$ = 2 $V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                            |     | -60  | -50  | aBc    |
|                                             | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ ,<br>T <sub>A</sub> = 0°C to 70°C                         |     |      | -49  |        |
|                                             | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ ,<br>$T_A = -40^{\circ}$ C to +85°C                       |     |      | -48  |        |
|                                             | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$                                                         |     | -77  | -65  |        |
|                                             | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>$T_A = 0^{\circ}C$ to 70°C                         |     |      | -62  |        |
|                                             | 3rd-harmonic, V <sub>O</sub> = 2V <sub>PP</sub> , f = 5MHz, R <sub>L</sub> ≥ 500Ω,<br>T <sub>A</sub> = -40°C to +85°C |     |      | -59  |        |
| Input voltage noise <sup>(2)</sup>          | f > 1MHz                                                                                                              |     | 9.5  | 10.5 | nV/√Hz |
|                                             | $f > 1MHz$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                      |     |      | 11.0 |        |
|                                             | $f > 1MHz, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                               |     |      | 11.5 |        |
|                                             | f > 1MHz                                                                                                              |     | 3.7  | 4.7  | pA/√Hz |
| Input current noise <sup>(2)</sup>          | $f > 1MHz$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                      |     |      | 5.2  |        |
|                                             | $f > 1MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                   |     |      | 5.7  |        |
| NTSC differential gain                      |                                                                                                                       |     | 0.07 |      | %      |
| NTSC differential phase                     |                                                                                                                       |     | 0.17 |      | 0      |
| DC PERFORMANCE                              |                                                                                                                       |     |      | •    |        |
|                                             | $V_{O} = \pm 1 V$                                                                                                     | 66  | 74   |      |        |
| Open-loop voltage gain                      | $V_{O} = \pm 1V$ , $T_{A} = 0^{\circ}C$ to $70^{\circ}C$                                                              | 65  |      |      | dB     |
|                                             | $V_{O} = \pm 1V$ , $T_{A} = -40^{\circ}C$ to +85°C                                                                    | 64  |      |      |        |
|                                             |                                                                                                                       |     | ±1.5 | ±7   |        |
| Input offset voltage                        | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                                   |     |      | ±8.1 | mV     |
|                                             | $T_A = -40^{\circ}C$ to +85°C                                                                                         |     |      | ±8.6 |        |
| Average offset voltage drift <sup>(2)</sup> | $T_A = -40^{\circ}C$ to +85°C                                                                                         |     |      | ±25  | μV/°C  |
|                                             | V <sub>CM</sub> = 0V                                                                                                  |     | +5   | +10  |        |
| Input bias current                          | $V_{CM}$ = 0V, $T_A$ = 0°C to 70°C                                                                                    |     |      | +12  | μA     |
|                                             | $V_{CM}$ = 0V, $T_{A}$ = -40°C to +85°C                                                                               |     |      | +13  |        |
| Input bias current drift <sup>(2)</sup>     | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                            |     |      | ±12  | nA/°C  |
|                                             | V <sub>CM</sub> = 0V                                                                                                  |     | ±0.1 | ±1   |        |
| Input offset current                        | $V_{CM} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                   |     |      | ±1.2 | μA     |
|                                             | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                            |     |      | ±1.4 |        |
| Input offset current drift <sup>(2)</sup>   | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                            |     |      | ±5   | nA/°C  |

# 6.5 Electrical Characteristics for D Package $V_S = \pm 5V$ (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to ground, and  $R_{SRC} = 375\Omega$  (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                  | MIN   | ТҮР        | MAX  | UNITS    |
|---------------------------------------|------------------------------------------------------------------|-------|------------|------|----------|
| INPUT                                 | 1                                                                |       |            |      |          |
|                                       |                                                                  |       | -5.5       | -5.4 |          |
| Negative input voltage <sup>(3)</sup> | $T_A = 0^{\circ}C$ to $70^{\circ}C$                              |       |            | -5.3 | V        |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                  |       |            | -5.2 |          |
|                                       |                                                                  | 3.1   | 3.2        |      | V        |
| Positive input voltage <sup>(3)</sup> | $T_A = 0^{\circ}C$ to $70^{\circ}C$                              | 3.0   |            |      |          |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                  | 2.9   |            |      |          |
|                                       | Input-referred                                                   | 76    | 80         |      |          |
| Common-mode rejection ratio, CMRR     | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$              | 74    |            |      | dB       |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                    | 72    |            |      |          |
|                                       | Differential                                                     |       | 10    2.1  |      | kΩ    pF |
| Input Impedance                       | Common-mode                                                      |       | 400    1.2 |      |          |
| OUTPUT                                |                                                                  |       |            |      |          |
|                                       | $R_L = 1k\Omega$ to ground                                       | ±4.86 | ±4.88      |      | - V      |
|                                       | $R_L = 1k\Omega$ to ground, $T_A = 0^{\circ}C$ to $70^{\circ}C$  | ±4.85 |            |      |          |
|                                       | $R_L = 1k\Omega$ to ground, $T_A = -40^{\circ}C$ to +85°C        | ±4.84 |            |      |          |
| Output voltage swing                  | $R_L = 150\Omega$ to ground                                      | ±4.60 | ±4.64      |      |          |
|                                       | $R_L = 150\Omega$ to ground, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | ±4.58 |            |      |          |
|                                       | $R_L = 150\Omega$ to ground, $T_A = -40^{\circ}C$ to +85°C       | ±4.56 |            |      |          |
|                                       | Output shorted to ground                                         | ±65   | ±85        |      |          |
| Current output, sinking and sourcing  | Output shorted to ground, $T_A = 0^{\circ}C$ to $70^{\circ}C$    | ±60   |            |      | mA       |
|                                       | Output shorted to ground, $T_A = -40^{\circ}C$ to +85°C          | ±55   |            |      |          |
| Short-circuit current                 | Output shorted to ground                                         |       | 150        |      | mA       |
| Closed-loop output impedance          | G = +2, f ≤ 100kHz                                               |       | 0.06       |      | Ω        |
| POWER SUPPLY                          |                                                                  |       |            |      |          |
|                                       |                                                                  | 4     | 4.25       | 4.7  |          |
| Quiescent current                     | $T_A = 0^{\circ}C$ to $70^{\circ}C$                              | 3.6   |            | 5.3  | mA       |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                  | 3.3   | ·          | 5.9  |          |
|                                       | Input-referred                                                   | 61    | 66         |      |          |
| Power-supply rejection ratio, +PSRR   | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$              | 60    |            |      | dB       |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                    | 59    |            |      |          |

(1) Junction temperature = ambient for 25°C specifications.

(2) Limits set by characterization and simulation.

(3) Tested < 3dB below minimum specified CMRR at ± CMIR limits.

## 6.6 Electrical Characteristics for D Package $V_S = 5V$

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to ground (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                              | MIN | TYP | MAX | UNITS  |
|---------------------------------------|--------------------------------------------------------------|-----|-----|-----|--------|
| AC PERFORMANCE                        | '                                                            |     |     |     |        |
| Small-signal bandwidth                | $G = +1, V_O \le 0.2V_{PP}$                                  |     | 250 |     |        |
|                                       | $G = +2, V_O \le 0.2V_{PP}$                                  | 72  | 110 |     |        |
|                                       | G = +2, $V_0 \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to 70°C     | 70  |     |     |        |
|                                       | G = +2, $V_0 \le 0.2V_{PP}$ , $T_A = -40^{\circ}C$ to +85°C  | 68  |     |     |        |
|                                       | $G = +5, V_O \le 0.2 V_{PP}$                                 | 17  | 24  |     | N4L I- |
| Small-signal bandwidth <sup>(2)</sup> | G = +5, $V_O \le 0.2V_{PP_i} T_A = 0^{\circ}C$ to 70°C       | 16  |     |     | IVITZ  |
|                                       | G = +5, $V_0 \le 0.2 V_{PP}$ , $T_A = -40^{\circ}C$ to +85°C | 15  |     |     |        |
|                                       | $G = +10, V_O \le 0.2 V_{PP}$                                | 8   | 11  |     |        |
|                                       | G = +10, $V_O \le 0.2V_{PP,} T_A = 0^{\circ}C$ to 70°C       | 7   |     |     |        |
|                                       | G = +10, $V_O \le 0.2 V_{PP_i} T_A = -40^{\circ}C$ to +85°C  | 6   |     |     |        |
| Gain bandwidth product <sup>(2)</sup> | G ≥ +10                                                      | 84  | 110 |     | MHz    |
|                                       | $G \ge +10, T_A = 0^{\circ}C \text{ to } 70^{\circ}C$        | 80  |     |     |        |
|                                       | $G \ge +10$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$         | 79  |     |     |        |
| Peaking at a gain of +1               | $V_{O} \le 0.2 V_{PP}$                                       |     | 5   |     | dB     |
|                                       | G = +2, 2V step                                              | 280 | 550 |     |        |
| Slew rate <sup>(2)</sup>              | G = +2, 2V step, T <sub>A</sub> = 0°C to 70°C                | 270 |     |     | V/µs   |
|                                       | G = +2, 2V step, T <sub>A</sub> = -40°C to +85°C             | 260 |     |     |        |
|                                       | 0.5V step                                                    |     | 3.3 | 5.7 |        |
| Rise time <sup>(2)</sup>              | 0.5V step, T <sub>A</sub> = 0°C to 70°C                      |     |     | 5.8 | ns     |
|                                       | 0.5V step, T <sub>A</sub> = –40°C to +85°C                   |     |     | 5.9 |        |
| Fall time <sup>(2)</sup>              | 0.5V step                                                    |     | 3.3 | 5.7 |        |
|                                       | 0.5V step, T <sub>A</sub> = 0°C to 70°C                      |     |     | 5.8 | ns     |
|                                       | 0.5V step, T <sub>A</sub> = -40°C to +85°C                   |     |     | 5.9 |        |
|                                       | G = +2, 1V step, to 0.1%                                     |     | 43  | 64  |        |
| Settling time <sup>(2)</sup>          | G = +2, 1V step, to 0.1%, T <sub>A</sub> = 0°C to 70°C       |     |     | 66  | ns     |
|                                       | G = +2, 1V step, to 0.1% T <sub>A</sub> = -40°C to +85°C     |     |     | 67  | 1      |



# 6.6 Electrical Characteristics for D Package $V_S$ = 5V (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to ground (unless otherwise noted)

| PARAMETER                                   | TEST CONDITIONS                                                                                              | MIN | TYP  | MAX  | UNITS     |  |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|-----------|--|
|                                             | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                      |     | -62  | -55  |           |  |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ , $T_A = 0^{\circ}C$ to 70°C                     |     |      | -54  |           |  |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ ,<br>$T_A = -40^{\circ}$ C to +85°C              |     |      | -53  |           |  |
|                                             | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$                                                |     | -64  | -58  |           |  |
|                                             | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>T <sub>A</sub> = 0°C to 70°C              |     |      | -57  |           |  |
| Hanna and a distantian (2)                  | 2nd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>$T_A = -40^{\circ}C$ to +85°C             |     |      | -56  |           |  |
| Harmonic distortion <sup>(2)</sup>          | 3rd-harmonic, $V_O$ = 2 $V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                   |     | -58  | -50  | aBc       |  |
|                                             | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L = 150\Omega$ ,<br>T <sub>A</sub> = 0°C to 70°C                |     |      | -49  |           |  |
|                                             | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ ,<br>T <sub>A</sub> = -40°C to +85°C |     |      | -48  |           |  |
|                                             | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$                                                |     | -84  | -66  |           |  |
|                                             | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>T <sub>A</sub> = 0°C to 70°C              |     |      | -63  |           |  |
|                                             | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>T <sub>A</sub> = -40°C to +85°C           |     |      | -60  |           |  |
| Input voltage noise <sup>(2)</sup>          | f > 1MHz                                                                                                     |     | 9.2  | 10.2 | nV/√Hz    |  |
|                                             | $f > 1MHz, T_A = 0^{\circ}C \text{ to } 70^{\circ}C$                                                         |     |      | 10.7 |           |  |
|                                             | $f > 1MHz, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                                      |     |      | 11.2 |           |  |
| Input current noise <sup>(2)</sup>          | f > 1MHz                                                                                                     |     | 3.5  | 4.5  |           |  |
|                                             | $f > 1MHz, T_A = 0^{\circ}C to +70^{\circ}C$                                                                 |     |      | 5.0  | pA/√Hz    |  |
|                                             | $f > 1MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                          |     |      | 5.5  |           |  |
| NTSC differential gain <sup>(2)</sup>       |                                                                                                              |     | 0.08 |      | %         |  |
| NTSC differential phase <sup>(2)</sup>      |                                                                                                              |     | 0.09 |      | 0         |  |
| DC PERFORMANCE                              |                                                                                                              |     |      | 1    |           |  |
|                                             | $V_0 = \pm 1 V$                                                                                              | 66  | 72   |      |           |  |
| Open-loop voltage gain                      | $V_O = \pm 1V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                         | 65  |      |      | dB        |  |
|                                             | $V_{O} = \pm 1V$ , $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$                                                  | 64  |      |      |           |  |
|                                             |                                                                                                              |     | ±0.5 | ±5.0 |           |  |
| Input offset voltage                        | T <sub>A</sub> = 0°C to 70°C                                                                                 |     |      | ±6.0 | mV        |  |
|                                             | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                       |     |      | ±6.5 |           |  |
| Average offset voltage drift <sup>(2)</sup> | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                       |     |      | ±20  | µV/°C     |  |
|                                             | V <sub>CM</sub> = 2.5V                                                                                       |     | +5   | +10  |           |  |
| Input bias current                          | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = 0°C to 70°C                                                         |     |      | +12  | μA        |  |
|                                             | $V_{CM}$ = 2.5V, $T_{A}$ = -40°C to +85°C                                                                    |     |      | +13  |           |  |
| Input bias current drift <sup>(2)</sup>     | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C                                                      |     |      | ±12  | nA/°C     |  |
|                                             | V <sub>CM</sub> = 2.5V                                                                                       |     | ±0.1 | ±0.8 |           |  |
| Input offset current                        | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = 0°C to 70°C                                                         |     |      | ±1.2 | 2 μΑ<br>2 |  |
|                                             | V <sub>CM</sub> = 2.5V, T <sub>A</sub> = -40°C to +85°C                                                      |     |      | ±1.2 |           |  |
| Input offset current drift <sup>(2)</sup>   | $V_{CM}$ = 2.5V, $T_{A}$ = -40°C to +85°C                                                                    |     |      | ±5   | nA/°C     |  |



## 6.6 Electrical Characteristics for D Package V<sub>S</sub> = 5V (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_I = 150\Omega$  to ground (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                                  | MIN  | TYP        | MAX  | UNITS |
|---------------------------------------|----------------------------------------------------------------------------------|------|------------|------|-------|
| INPUT                                 |                                                                                  |      |            |      |       |
|                                       |                                                                                  |      | -0.5       | -0.4 |       |
| Negative input voltage <sup>(3)</sup> | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                              |      |            | -0.3 | V     |
|                                       | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                           |      |            | -0.2 |       |
|                                       |                                                                                  | 3.1  | 3.2        |      | v     |
| Positive input voltage <sup>(3)</sup> | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                              | 3.0  |            |      |       |
|                                       | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                                    | 2.9  |            |      |       |
|                                       | Input-referred                                                                   | 76   | 80         |      |       |
| Common-mode rejection ratio, CMRR     | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                              | 74   |            |      | dB    |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                                    | 72   |            |      |       |
|                                       | Differential                                                                     |      | 10    2.1  |      |       |
| Input impedance                       | Common-mode                                                                      |      | 400    1.2 |      | кΩ∥р⊢ |
| OUTPUT                                |                                                                                  |      |            |      |       |
|                                       | $G = +5, R_L = 1k\Omega$ to 2.5V                                                 |      | 0.09       | 0.11 |       |
| Output voltage swing low              | G = +5, R <sub>L</sub> = 1kΩ to 2.5V, T <sub>A</sub> = 0°C to 70°C               |      |            | 0.12 | - V   |
|                                       | G = +5, R <sub>L</sub> = 1kΩ to 2.5V, T <sub>A</sub> = $-40^{\circ}$ C to +85°C  |      |            | 0.13 |       |
|                                       | $G = +5, R_L = 150\Omega$ to 2.5V                                                |      | 0.21       | 0.24 |       |
|                                       | G = +5, R <sub>L</sub> = 150Ω to 2.5V, T <sub>A</sub> = 0°C to 70°C              |      |            | 0.25 |       |
|                                       | G = +5, R <sub>L</sub> = 150Ω to 2.5V, T <sub>A</sub> = $-40^{\circ}$ C to +85°C |      |            | 0.26 |       |
|                                       | G = +5, R <sub>L</sub> = 1kΩ to 2.5V                                             | 4.89 | 4.91       |      | -     |
|                                       | G = +5, R <sub>L</sub> = 1kΩ to 2.5V, T <sub>A</sub> = 0°C to 70°C               | 4.87 |            |      |       |
|                                       | G = +5, R <sub>L</sub> = 1kΩ to 2.5V, T <sub>A</sub> = $-40^{\circ}$ C to +85°C  | 4.87 |            |      |       |
| Output voltage swing high             | G = +5, R <sub>L</sub> = 150Ω to 2.5V                                            | 4.75 | 4.78       |      | V     |
|                                       | G = +5, R <sub>L</sub> = 150 $\Omega$ to 2.5V, T <sub>A</sub> = 0°C to 70°C      | 4.73 |            |      |       |
|                                       | G = +5, R <sub>L</sub> = 150 $\Omega$ to 2.5V, T <sub>A</sub> = -40°C to +85°C   | 4.72 |            |      |       |
|                                       |                                                                                  | ±60  | ±80        |      |       |
| Current output, sinking and sourcing  | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                              | ±55  |            |      | mA    |
|                                       | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                           | ±52  |            |      |       |
| Short-circuit output current          | Output shorted to either supply                                                  |      | 140        |      | mA    |
| Closed-loop output impedance          | G = +2, f ≤ 100kHz                                                               |      | 0.06       |      | Ω     |
| POWER SUPPLY                          |                                                                                  |      |            |      |       |
|                                       |                                                                                  | 3.7  | 3.9        | 4.1  |       |
| Quiescent current                     | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                              | 3.1  |            | 4.8  | mA    |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                                  | 3.1  |            | 5.5  |       |
|                                       | Input-referred                                                                   | 61   | 66         |      |       |
| Power-supply rejection ratio, PSRR    | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                              | 60   |            |      | dB    |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                                    | 59   |            |      | 1     |

(1) Junction temperature = ambient for 25°C specifications.

(2) Junction temperature = ambient at low temperature limits; junction temperature = ambient +18°C at high temperature limit for over temperature specifications.

(3) Tested < 3dB below minimum specified CMRR at ± CMIR limits.



# 6.7 Electrical Characteristics for D Package $V_S = 3V$

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to  $V_S/3$ , unless otherwise noted

| PARAMETER                                         | TEST CONDITIONS                                                                                                     | MIN | TYP  | MAX  | UNITS     |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|------|-----------|
| AC PERFORMANCE                                    |                                                                                                                     | •   |      |      |           |
|                                                   | $G = +2, V_O \le 0.2V_{PP}$                                                                                         | 72  | 100  |      |           |
|                                                   | G = +2, $V_O \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to 70°C                                                            | 68  |      |      | MHz       |
| Crearly simply be a divide (2)                    | G = +5, V <sub>O</sub> ≤ 0.2V <sub>PP</sub>                                                                         | 17  | 22   |      |           |
| Small-signal bandwidtn(2)                         | G = +5, $V_0 \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                   | 16  |      |      |           |
|                                                   | G = +10, V <sub>O</sub> ≤ 0.2V <sub>PP</sub>                                                                        | 8   | 10   |      |           |
|                                                   | G = +10, $V_0 \le 0.2V_{PP}$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                  | 7   |      |      |           |
| $c_{\rm right}$ has durid the second sector $(2)$ | G ≥ +10                                                                                                             | 80  | 100  |      | N411-     |
|                                                   | G ≥ +10, T <sub>A</sub> = 0°C to 70°C                                                                               | 76  |      |      | IVIHZ     |
| Class rate(2)                                     | 1V step                                                                                                             | 140 | 225  |      | 1///      |
| Siew rate                                         | 1V step, T <sub>A</sub> = 0°C to 70°C                                                                               | 110 |      |      | v/µs      |
| $\mathbf{P}$ is a time $\binom{2}{2}$             | 0.5V step                                                                                                           |     | 3.3  | 5.5  |           |
| Rise time <sup>(2)</sup>                          | 0.5V step, T <sub>A</sub> = 0°C to 70°C                                                                             |     |      | 5.6  | ns        |
| <b>F</b> - 11 Amer (2)                            | 0.5V step                                                                                                           |     | 3.3  | 5.5  |           |
|                                                   | 0.5V step, T <sub>A</sub> = 0°C to 70°C                                                                             |     |      | 5.6  | ns        |
|                                                   | 1V step, to 0.1%                                                                                                    |     | 45   | 72   | ns        |
|                                                   | 1V step, to 0.1%, T <sub>A</sub> = 0°C to 70°C                                                                      |     |      | 87   |           |
|                                                   | 2nd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                             |     | -67  | -61  |           |
|                                                   | 2nd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ , T <sub>A</sub> = 0°C to +70°C             |     |      | -59  |           |
|                                                   | 2nd-harmonic, $V_O = 1V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$                                                       |     | -67  | -61  |           |
|                                                   | 2nd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$ ,<br>T <sub>A</sub> = 0°C to +70°C                    |     |      | -59  |           |
| Harmonic distortion <sup>(2)</sup>                | 3rd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$                                             |     | -66  | -59  | dBc       |
|                                                   | 3rd-harmonic, $V_O = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150Ω,<br>T <sub>A</sub> = 0°C to +70°C                   |     |      | -58  |           |
|                                                   | 3rd-harmonic, V <sub>O</sub> = 1V <sub>PP</sub> , f = 5MHz, R <sub>L</sub> ≥ 500Ω                                   |     | -77  | -59  |           |
|                                                   | 3rd-harmonic, V <sub>O</sub> = 1V <sub>PP</sub> , f = 5MHz, R <sub>L</sub> ≥ 500Ω,<br>T <sub>A</sub> = 0°C to +70°C |     |      | -58  |           |
|                                                   | f > 1MHz                                                                                                            |     | 9.2  | 10.2 |           |
| Input voltage noise <sup>(2)</sup>                | f > 1MHz, T <sub>A</sub> = 0°C to 70°C                                                                              |     |      | 10.7 | nV/√Hz    |
|                                                   | f > 1MHz                                                                                                            |     | 3.5  | 4.5  |           |
| Input current noise <sup>(2)</sup>                | $f > 1MHz$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                    |     |      | 5.0  | pA/√Hz    |
| DC PERFORMANCE                                    |                                                                                                                     |     |      | 1    |           |
|                                                   | V <sub>O</sub> = ±0.5V                                                                                              | 66  | 72   |      | 10        |
| Open-loop voltage gain                            | $V_{O} = \pm 0.5V$ , $T_{A} = 0^{\circ}C$ to $70^{\circ}C$                                                          | 65  |      |      | dВ        |
|                                                   |                                                                                                                     |     | ±1.5 | ±7   |           |
| Input offset voltage                              | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                                 |     |      | ±8.1 | mv        |
| Average offset voltage drift <sup>(2)</sup>       | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                                 |     |      | ±25  | µV/°C     |
|                                                   | V <sub>CM</sub> = 1V                                                                                                |     | +5   | +10  |           |
| Input bias current                                | $V_{CM}$ = 1V, $T_A$ = 0°C to 70°C                                                                                  |     |      | +12  | μΑ        |
| Input bias current drift <sup>(2)</sup>           | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                                 |     |      | ±12  | nA/°C     |
| langut offerst summert                            | V <sub>CM</sub> = 1V                                                                                                |     | ±0.1 | ±1   | 1<br>2 μΑ |
| Input onset current                               | $V_{CM} = 1V, T_A = 0^{\circ}C \text{ to } 70^{\circ}C$                                                             |     |      | ±1.2 |           |
| Input offset current drift <sup>(2)</sup>         | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                                                                 |     |      | ±5   | nA/°C     |

Copyright © 2024 Texas Instruments Incorporated



# 6.7 Electrical Characteristics for D Package V<sub>S</sub> = 3V (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to  $V_S/3$ , unless otherwise noted

| PARAMETER                            | TEST CONDITIONS                                                     | MIN  | TYP        | MAX   | UNITS    |  |
|--------------------------------------|---------------------------------------------------------------------|------|------------|-------|----------|--|
| INPUT                                |                                                                     |      |            | 1     |          |  |
| Negetive input veltage(3)            |                                                                     |      | -0.45      | -0.4  |          |  |
|                                      | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                 |      |            | -0.27 | V        |  |
| Positive input veltage(3)            |                                                                     | 1.1  | 1.2        |       | v        |  |
|                                      | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                 | 1.0  |            |       |          |  |
| Common mode rejection ratio CMDD     | Input-referred                                                      | 75   | 80         |       |          |  |
| Common-mode rejection ratio, CMRR    | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                 | 73   |            |       | aв       |  |
|                                      | Differential                                                        |      | 10    2.1  |       |          |  |
|                                      | Common-mode                                                         |      | 400    1.2 |       | ко    рн |  |
| OUTPUT                               | 1                                                                   |      |            | I     |          |  |
| Output voltage swing low             | G = +5, R <sub>L</sub> = 1kΩ to 1.5V                                |      | 0.08       | 0.11  | V        |  |
|                                      | G = +5, R <sub>L</sub> = 1kΩ to 1.5V, T <sub>A</sub> = 0°C to 70°C  |      |            | 0.125 |          |  |
|                                      | G = +5, R <sub>L</sub> = 150Ω to 1.5V                               |      | 0.17       | 0.39  |          |  |
|                                      | G = +5, R <sub>L</sub> = 150Ω to 1.5V, T <sub>A</sub> = 0°C to 70°C |      |            | 0.40  |          |  |
|                                      | G = +5, R <sub>L</sub> = 1kΩ to 1.5V                                | 2.88 | 2.91       |       |          |  |
|                                      | G = +5, R <sub>L</sub> = 1kΩ to 1.5V, T <sub>A</sub> = 0°C to 70°C  | 2.85 |            |       |          |  |
| Output voltage swing nigh            | G = +5, R <sub>L</sub> = 150Ω to 1.5V                               | 2.74 | 2.82       |       | V        |  |
|                                      | G = +5, R <sub>L</sub> = 150Ω to 1.5V, T <sub>A</sub> = 0°C to 70°C | 2.70 |            |       |          |  |
|                                      |                                                                     | ±20  | ±30        |       |          |  |
| Current output, sinking and sourcing | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                 | ±18  |            |       | mA       |  |
| Short-circuit output current         | Output shorted to either supply                                     |      | 45         |       |          |  |
| Closed-loop output impedance         | G = +2, f ≤ 100kHz                                                  |      | 0.06       |       | Ω        |  |
| POWER SUPPLY                         | -                                                                   |      |            |       |          |  |
| Quieses at summert                   |                                                                     | 3.3  | 3.7        | 4     |          |  |
|                                      | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                 | 3.1  |            | 4.7   | - mA     |  |
|                                      | Input-referred, 0.3V step                                           | 60   | 64         |       | ٩D       |  |
| Power-supply rejection ratio, PSRR   | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                 | 58   |            |       | gr       |  |

(1) Junction temperature = ambient for 25°C specifications.

(2) Junction temperature = ambient at low temperature limits; junction temperature = ambient +18°C at high temperature limit for over temperature specifications.

(3) Tested < 3dB below minimum specified CMRR at ± CMIR limits.

# 6.8 Electrical Characteristics for DBV Package $V_S = \pm 5V$

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to ground, and  $R_{SRC} = 375\Omega$  (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                         | MIN TYP    | MAX  | UNITS    |  |
|---------------------------------------|-------------------------------------------------------------------------|------------|------|----------|--|
| AC PERFORMANCE                        |                                                                         | •          |      |          |  |
|                                       | $G = +1, V_O \le 0.2V_{PP}$                                             | 310        |      |          |  |
| Small-signal bandwidth                | $G = +2, V_O \le 0.2V_{PP}$                                             | 100        |      | N 41 1-  |  |
|                                       | $G = +5, V_0 \le 0.2V_{PP}$                                             | 30         |      | MHz      |  |
|                                       | $G = +10, V_O \le 0.2 V_{PP}$                                           | 13         |      |          |  |
| Gain bandwidth product                | G ≥ +10                                                                 | 110        |      | MHz      |  |
| Peaking at a gain of +1               | $V_{O} \leq 0.2 V_{PP}$                                                 | 1          |      | dB       |  |
| Slew rate                             | 2V step, 20% to 80%                                                     | 640        |      | V/µs     |  |
| Rise time                             | 0.5V step, 10% to 90%                                                   | 3.3        | 5.8  | ns       |  |
| Fall time                             | 0.5V step, 10% to 90%                                                   | 3.5        | 5.9  | ns       |  |
| Settling time                         | 1V step, to 0.1%                                                        | 42         | 63   | ns       |  |
|                                       | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ | -77        |      |          |  |
|                                       | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           | -78        |      | 10       |  |
| Harmonic distortion                   | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ | -78        |      | dBc      |  |
|                                       | 3rd-harmonic, $V_O = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           | -77        |      |          |  |
|                                       | f > 1MHz                                                                | 5.6        | 10.5 |          |  |
| Input voltage holse                   | $f > 1MHz, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                 |            | 11.5 | nV/√Hz   |  |
| Input current noise                   | f > 1MHz                                                                | 4          | 5.4  |          |  |
|                                       | $f > 1MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                     |            | 6.4  | pA/√Hz   |  |
| DC PERFORMANCE                        |                                                                         |            |      |          |  |
|                                       | $V_0 = \pm 1V$                                                          | 66 74      |      | 10       |  |
| Open-loop voltage gain                | $V_{O} = \pm 1V$ , $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$             | 64         |      | aв       |  |
| have the ff and the life set          |                                                                         | ±1.5       | ±7   |          |  |
| Input offset voltage                  | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                           |            | ±8.6 | mv       |  |
| Average offset voltage drift          | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                           |            | ±25  | μV/°C    |  |
|                                       | V <sub>CM</sub> = 0V                                                    | 5          | 18   |          |  |
| Input bias current                    | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |            | 19   | μΑ       |  |
| Input bias current drift              | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |            | ±12  | nA/°C    |  |
| Input offect ourrent                  | V <sub>CM</sub> = 0V                                                    | ±0.1       | ±1   |          |  |
|                                       | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |            | ±1.4 | μΑ       |  |
| Input offset current drift            | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |            | ±5   | nA/°C    |  |
| INPUT                                 |                                                                         |            |      |          |  |
| Negative input voltage <sup>(2)</sup> |                                                                         | -5.5       | -5.4 | V        |  |
|                                       | $T_A = -40^{\circ}C$ to +85°C                                           |            | -5.2 | •        |  |
| Positive input voltage <sup>(2)</sup> |                                                                         | 3.1 3.2    |      | V        |  |
|                                       | $T_A = -40^{\circ}C$ to +85°C                                           | 2.9        |      | - V      |  |
| Common-mode rejection ratio CMRR      | Input-referred                                                          | 76 80      |      | dR       |  |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                           | 72         |      |          |  |
| Input impedance                       | Differential                                                            | 10    2.1  |      | kΩ    pF |  |
|                                       | Common-mode                                                             | 400    1.2 |      |          |  |

# 6.8 Electrical Characteristics for DBV Package $V_S = \pm 5V$ (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to ground, and  $R_{SRC} = 375\Omega$  (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS MIN                                               |       | TYP   | MAX | UNITS |
|--------------------------------------|-------------------------------------------------------------------|-------|-------|-----|-------|
| OUTPUT                               |                                                                   |       |       |     |       |
|                                      | $R_L = 1k\Omega$ to ground                                        | ±4.86 | ±4.88 |     |       |
| Output voltage ewing                 | $R_L$ = 1k $\Omega$ to ground, $T_A$ = -40°C to +85°C             | ±4.84 |       |     | V     |
|                                      | $R_L = 150\Omega$ to ground                                       | ±4.60 | ±4.64 |     | v     |
|                                      | $R_L$ = 150 $\Omega$ to ground, $T_A$ = -40°C to +85°C            | ±4.56 |       |     |       |
| Current output, sinking and sourcing | V <sub>O</sub> = ±2.75V, V <sub>OS</sub> = 20mV                   | ±65   | ±85   |     | mA    |
|                                      | $V_{O} = \pm 2.75$ V, $V_{OS} = 20$ mV, $T_{A} = -40$ °C to +85°C | ±55   |       |     |       |
| Short-circuit current                | Output shorted to ground                                          |       | 120   |     | mA    |
| Closed-loop output impedance         | G = +2, f ≤ 100kHz                                                |       | 0.03  |     | Ω     |
| POWER SUPPLY                         |                                                                   |       |       |     |       |
| Quieseent eurrent                    |                                                                   |       | 4.5   |     | mA    |
|                                      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                     | 3.1   |       | 6.1 | mA    |
| Rewar auguly rejection ratio RSPR    | Input-referred                                                    | 61    | 66    |     | dP    |
|                                      | Input-referred , $T_A = -40^{\circ}C$ to +85°C                    | 59    |       |     | uD    |

(1) Junction temperature = ambient for 25°C specifications.

(2) Tested < 3dB below minimum specified CMRR at ± CMIR limits.



# 6.9 Electrical Characteristics for DBV Package $V_S = 5V$

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to ground (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                         | MIN | TYP       | MAX  | UNITS      |  |
|---------------------------------------|-------------------------------------------------------------------------|-----|-----------|------|------------|--|
| AC PERFORMANCE                        |                                                                         |     |           |      |            |  |
|                                       | $G = +1, V_O \le 0.2V_{PP}$                                             |     | 250       |      |            |  |
| Small-signal bandwidth                | $G = +2, V_O \le 0.2V_{PP}$                                             |     | 100       |      |            |  |
|                                       | $G = +5, V_O \le 0.2V_{PP}$                                             |     | 30        |      | MHZ        |  |
|                                       | $G = +10, V_O \le 0.2V_{PP}$                                            |     | 13        |      |            |  |
| Gain bandwidth product                | G ≥ +10                                                                 |     | 130       |      | MHz        |  |
| Peaking at a gain of +1               | $V_0 \le 0.2V_{PP}$                                                     |     | 2         |      | dB         |  |
| Slew rate                             | 2V step, 20% to 80%                                                     |     | 550       |      | V/µs       |  |
| Rise time                             | 0.5V step, 10% to 90%                                                   |     | 3.3       | 5.7  | ns         |  |
| Fall time                             | 0.5V step, 10% to 90%                                                   |     | 3.3       | 5.7  | ns         |  |
| Settling time                         | G = +2, 1V step, to 0.1%                                                |     | 43        | 64   | ns         |  |
|                                       | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ |     | -69       |      |            |  |
|                                       | 2nd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           |     | -71       |      |            |  |
| Harmonic distortion                   | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ |     | -69       |      | aBC        |  |
|                                       | 3rd-harmonic, $V_0 = 2V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           |     | -78       |      |            |  |
| Innut voltage poies                   | f > 1MHz                                                                |     | 5.8       | 10.2 | m)////     |  |
| input voltage noise                   | $f > 1MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                     |     |           | 11.2 |            |  |
| Input current noise                   | f > 1MHz                                                                |     | 4         | 5.4  |            |  |
|                                       | $f > 1MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$                     |     |           | 6.4  | pa/∖nz     |  |
| DC PERFORMANCE                        | · · ·                                                                   |     |           |      |            |  |
| Open-loop voltage gain                | V <sub>O</sub> = ±1V                                                    | 66  | 72        |      | ٩D         |  |
|                                       | $V_{\rm O} = \pm 1$ V, $T_{\rm A} = -40^{\circ}$ C to $+85^{\circ}$ C   | 64  |           |      |            |  |
| Input offect voltage                  |                                                                         |     | ±0.5      | ±5.0 | m)/        |  |
| input onset voltage                   | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                         |     |           | ±6.5 | mv         |  |
| Average offset voltage drift          | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                         |     |           | ±20  | µV/°C      |  |
| Input bios ourront                    | V <sub>CM</sub> = 0V                                                    |     | +15       | +18  |            |  |
|                                       | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              | ·   |           | +19  | μΑ         |  |
| Input bias current drift              | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |     |           | ±12  | nA/°C      |  |
| Input offect current                  | V <sub>CM</sub> = 0V                                                    |     | ±0.1      | ±0.8 |            |  |
| input onset current                   | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |     |           | ±1.2 | μΑ         |  |
| Input offset current drift            | $V_{CM} = 0V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C$              |     |           | ±5   | nA/°C      |  |
| INPUT                                 |                                                                         | ·   |           |      |            |  |
| Negative input voltage <sup>(2)</sup> |                                                                         |     | -0.5      | -0.4 | V          |  |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                         | · · |           | -0.2 | v          |  |
| Positive input voltage <sup>(2)</sup> |                                                                         | 3.1 | 3.2       |      | V          |  |
|                                       | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                         | 2.9 |           |      |            |  |
| Common-mode rejection ratio CMPP      | Input-referred                                                          | 76  | 80        |      | dP         |  |
|                                       | Input-referred, $T_A = -40^{\circ}C$ to +85°C                           | 72  |           |      |            |  |
|                                       | Differential                                                            |     | 10    2.1 |      | — kΩ    pF |  |
|                                       | Common-mode                                                             | 4   | 00    1.2 |      |            |  |

# 6.9 Electrical Characteristics for DBV Package $V_S$ = 5V (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to ground (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                                                                  | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------|----------------------------------------------------------------------------------|------|------|------|-------|
| OUTPUT                               |                                                                                  |      |      |      |       |
|                                      | G = +5, $R_L$ = 1k $\Omega$ to 2.5V                                              |      | 0.09 | 0.11 | V     |
|                                      | G = +5, R <sub>L</sub> = 1k $\Omega$ to 2.5V, T <sub>A</sub> = -40°C to +85°C    |      |      | 0.13 |       |
| Output voltage swing low             | G = +5, $R_L$ = 150 $\Omega$ to 2.5V                                             |      | 0.21 | 0.24 | v     |
|                                      | G = +5, R <sub>L</sub> = 150 $\Omega$ to 2.5V, T <sub>A</sub> = -40°C to +85°C   |      |      | 0.26 |       |
| Output voltage swing high            | G = +5, $R_L$ = 1k $\Omega$ to 2.5V                                              | 4.89 | 4.91 |      |       |
|                                      | G = +5, R <sub>L</sub> = 1k $\Omega$ to 2.5V, T <sub>A</sub> = -40°C to +85°C    | 4.87 |      |      | v     |
|                                      | G = +5, $R_L$ = 150 $\Omega$ to 2.5V                                             | 4.75 | 4.78 |      |       |
|                                      | G = +5, R <sub>L</sub> = 150 $\Omega$ to 2.5V, T <sub>A</sub> = -40°C to +85°C   | 4.72 |      |      |       |
|                                      | V <sub>O</sub> = ±0.88V, V <sub>OS</sub> = 20mV                                  | ±60  | ±80  |      |       |
| Current output, sinking and sourcing | $V_{O} = \pm 0.88V$ , $V_{OS} = 20mV$ , $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$ | ±52  |      |      | ma    |
| Short-circuit output current         | Output shorted to either supply                                                  |      | 140  |      | mA    |
| Closed-loop output impedance         | G = +2, f ≤ 100kHz                                                               |      | 0.06 |      | Ω     |
| POWER SUPPLY                         |                                                                                  |      |      |      |       |
| Quiescent current                    |                                                                                  | 3.7  | 4.4  | 5    |       |
|                                      | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                           | 3.1  |      | 5.7  | ma    |
| Device events relie the retic DCDD   | Input-referred                                                                   | 61   | 66   |      |       |
| Power-supply rejection ratio, PSRR   | Input-referred, $T_A = -40^{\circ}C$ to +85°C                                    | 59   |      |      | aв    |

(1) Junction temperature = ambient for 25°C specifications.

(2) Tested < 3dB below minimum specified CMRR at ± CMIR limits.



# 6.10 Electrical Characteristics for DBV Package $V_S$ = 3V

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to  $V_S/3$ , unless otherwise noted

| PARAMETER                             | TEST CONDITIONS                                                         | MIN | TYP        | MAX      | UNITS         |  |
|---------------------------------------|-------------------------------------------------------------------------|-----|------------|----------|---------------|--|
| AC PERFORMANCE                        |                                                                         |     |            |          |               |  |
|                                       | $G = +2, V_O \le 0.2V_{PP}$                                             |     | 100        |          |               |  |
| Small-signal bandwidth                | $G = +5, V_O \le 0.2V_{PP}$                                             |     | 30         |          | MHz           |  |
|                                       | $G = +10, V_O \le 0.2V_{PP}$                                            |     | 13         |          |               |  |
| Gain bandwidth product                | G ≥ +10                                                                 |     | 130        |          | MHz           |  |
| Slew rate                             | 1V step, 20% to 80%                                                     |     | 225        |          | V/µs          |  |
| Rise time                             | 0.5V step, 10% to 90%                                                   |     | 3.3        | 5.5      |               |  |
| Fall time                             | 0.5V step, 10% to 90%                                                   |     | 3.3        | 5.5      | ns            |  |
| Settling time                         | G = +2, 1V step, to 0.1%                                                |     | 45         | 72       |               |  |
|                                       | 2nd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ |     | -67        |          |               |  |
|                                       | 2nd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           |     | -67        |          |               |  |
| Harmonic distortion                   | 3rd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, R <sub>L</sub> = 150 $\Omega$ |     | -66        |          | aBC           |  |
|                                       | 3rd-harmonic, $V_0 = 1V_{PP}$ , f = 5MHz, $R_L \ge 500\Omega$           |     | -77        |          |               |  |
|                                       | f > 1MHz                                                                |     | 5.8        | 10.2     |               |  |
| Input voltage noise                   | $f > 1MHz$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                        |     |            | 10.7     | nV/√Hz        |  |
|                                       | f > 1MHz                                                                |     | 4          | 5.2      |               |  |
| Input current noise                   | $f > 1MHz$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                        |     |            | 6        | pA/√Hz        |  |
| DC PERFORMANCE                        |                                                                         |     |            | 1        |               |  |
| Open-loop voltage gain                | V <sub>O</sub> = ±0.5V                                                  | 66  | 72         |          |               |  |
|                                       | $V_{O} = \pm 0.5 V$ , $T_{A} = 0^{\circ}C$ to $70^{\circ}C$             | 65  |            |          | dВ            |  |
|                                       |                                                                         |     | ±1.5       | ±7       | ±7<br>±8.1 mV |  |
| Input offset voltage                  | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                     |     |            | ±8.1     |               |  |
| Average offset voltage drift          | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                     |     |            | ±25      | µV/°C         |  |
|                                       | V <sub>CM</sub> = 0V                                                    |     | 14         | 18       |               |  |
| Input bias current                    | $V_{CM} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                     |     |            | 19       | μΑ            |  |
| Input bias current drift              | $V_{CM} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                     |     |            | ±12      | nA/°C         |  |
| 1                                     | V <sub>CM</sub> = 0V                                                    |     | ±0.1       | ±1       |               |  |
| Input onset current                   | $V_{CM} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                     |     |            | ±1.2     | μΑ            |  |
| Input offset current drift            | $V_{CM} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$                     |     |            | ±5       | nA/°C         |  |
| INPUT                                 | -                                                                       |     |            |          |               |  |
|                                       |                                                                         |     | -0.45      | -0.4     |               |  |
|                                       | $T_A = 0^{\circ}C$ to 70°C, 0.4V step                                   |     |            | -0.27    | . /           |  |
|                                       |                                                                         | 1.1 | 1.2        |          | V             |  |
| Positive input voltage <sup>(2)</sup> | T <sub>A</sub> = 0°C to 70°C, 0.4V step                                 | 1.0 |            |          |               |  |
|                                       | Input-referred                                                          | 75  | 80         |          | 15            |  |
| Common-mode rejection ratio, CMRR     | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                     | 73  |            |          | dB            |  |
|                                       | Differential                                                            |     | 10    2.1  |          |               |  |
| Input impedance                       | Common-mode                                                             | 2   | 400    1.2 | kΩ    pF |               |  |
|                                       |                                                                         |     |            |          |               |  |

# 6.10 Electrical Characteristics for DBV Package $V_S$ = 3V (continued)

at  $T_A = 25^{\circ}C^{(1)}$ , G = +2,  $R_F = 750\Omega$ , and  $R_L = 150\Omega$  to  $V_S/3$ , unless otherwise noted

| PARAMETER                            | TEST CONDITIONS                                                                | MIN  | ТҮР  | MAX   | UNITS |
|--------------------------------------|--------------------------------------------------------------------------------|------|------|-------|-------|
| OUTPUT                               |                                                                                |      |      | ·     |       |
| Outrust solltone essine law          | G = +5, $R_L$ = 1kΩ to 1.5V                                                    |      | 0.08 | 0.11  | V     |
|                                      | G = +5, R <sub>L</sub> = 1k $\Omega$ to 1.5V, T <sub>A</sub> = 0°C to 70°C     |      |      | 0.125 |       |
|                                      | G = +5, $R_L$ = 150 $\Omega$ to 1.5V                                           |      | 0.17 | 0.39  | v     |
|                                      | G = +5, $R_L$ = 150 $\Omega$ to 1.5V, $T_A$ = 0°C to 70°C                      |      |      | 0.40  |       |
| Output voltage swing high            | G = +5, $R_L$ = 1kΩ to 1.5V                                                    | 2.88 | 2.91 |       |       |
|                                      | G = +5, R <sub>L</sub> = 1k $\Omega$ to 1.5V, T <sub>A</sub> = 0°C to 70°C     | 2.85 |      |       | V     |
|                                      | G = +5, $R_L$ = 150 $\Omega$ to 1.5V                                           | 2.74 | 2.82 |       |       |
|                                      | G = +5, $R_L$ = 150 $\Omega$ to 1.5V, $T_A$ = 0°C to 70°C                      | 2.70 |      |       |       |
|                                      | V <sub>O</sub> = ±0.125V, V <sub>OS</sub> = 20mV                               | ±20  | ±30  |       |       |
| Current output, sinking and sourcing | $V_{O} = \pm 0.125V$ , $V_{OS} = 20mV$ , $T_{A} = 0^{\circ}C$ to $70^{\circ}C$ | ±18  |      |       | mA    |
| Short-circuit output current         | Output shorted to either supply                                                |      | 45   |       |       |
| Closed-loop output impedance         | G = +2, f ≤ 100kHz                                                             |      | 0.03 |       | Ω     |
| POWER SUPPLY                         |                                                                                |      |      |       |       |
| Quiescent current                    |                                                                                | 3.3  | 4.3  | 4.9   |       |
|                                      | $T_A = 0^{\circ}C$ to $70^{\circ}C$                                            | 3.1  |      | 5.5   | ШA    |
| Dower oursely rejection ratio DCDD   | Input-referred                                                                 | 60   | 64   |       |       |
| Power-supply rejection ratio, PSRR   | Input-referred, $T_A = 0^{\circ}C$ to $70^{\circ}C$                            | 58   |      |       | aв    |

(1) Junction temperature = ambient for 25°C specifications.

(2) Tested < 3dB below minimum specified CMRR at ± CMIR limits.



### 6.11 Typical Characteristics: V<sub>S</sub> = ±5V

at  $T_A = 25^{\circ}$ C, G = +2, R<sub>F</sub> = 750 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$  to GND (unless otherwise noted); see also Figure 8-3





# 6.11 Typical Characteristics: V<sub>S</sub> = ±5V (continued)

at  $T_A = 25^{\circ}$ C, G = +2, R<sub>F</sub> = 750 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$  to GND (unless otherwise noted); see also Figure 8-3





### 6.11 Typical Characteristics: V<sub>S</sub> = ±5V (continued)

at  $T_A = 25^{\circ}$ C, G = +2, R<sub>F</sub> = 750 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$  to GND (unless otherwise noted); see also Figure 8-3





# 6.12 Typical Characteristics: $V_S = \pm 5V$ , Differential Configuration

at  $T_A = 25^{\circ}$ C,  $G_D = +2$ ,  $R_F = 604\Omega$ , and  $R_L = 500\Omega$  (unless otherwise noted). Refer to Figure 7-1





### 6.13 Typical Characteristics: V<sub>S</sub> = 5V

at  $T_A = 25^{\circ}$ C, G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to  $V_S/2$ , and input  $V_{CM} = 2.5V$  (unless otherwise noted); see also Figure 8-1



# 6.13 Typical Characteristics: V<sub>S</sub> = 5V (continued)

at  $T_A = 25^{\circ}$ C, G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to  $V_S/2$ , and input  $V_{CM} = 2.5$ V (unless otherwise noted); see also Figure 8-1





# 6.13 Typical Characteristics: V<sub>S</sub> = 5V (continued)

at  $T_A = 25^{\circ}$ C, G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to  $V_S/2$ , and input  $V_{CM} = 2.5V$  (unless otherwise noted); see also Figure 8-1





# 6.13 Typical Characteristics: V<sub>S</sub> = 5V (continued)

at  $T_A = 25^{\circ}$ C, G = +2,  $R_F = 750\Omega$ ,  $R_L = 150\Omega$  to  $V_S/2$ , and input  $V_{CM} = 2.5V$  (unless otherwise noted); see also Figure 8-1



Copyright © 2024 Texas Instruments Incorporated



## 6.14 Typical Characteristics: V<sub>S</sub> = 5V, Differential Configuration

at  $T_A = 25^{\circ}$ C, G = +2, R<sub>F</sub> = 604 $\Omega$ , and R<sub>L</sub> = 500 $\Omega$  differential (unless otherwise noted). Refer to Figure 7-2





## 6.15 Typical Characteristics: V<sub>S</sub> = 3V

at  $T_A = 25^{\circ}$ C, G = +2, and R<sub>L</sub> = 150 $\Omega$  to V<sub>S</sub>/3 (unless otherwise noted); see also Figure 8-2





# 6.15 Typical Characteristics: V<sub>S</sub> = 3V (continued)

at  $T_A = 25^{\circ}$ C, G = +2, and R<sub>L</sub> = 150 $\Omega$  to V<sub>S</sub>/3 (unless otherwise noted); see also Figure 8-2





# 6.15 Typical Characteristics: V<sub>S</sub> = 3V (continued)

at  $T_A$  = 25°C, G = +2, and  $R_L$  = 150 $\Omega$  to  $V_S/3$  (unless otherwise noted); see also Figure 8-2





## 6.16 Typical Characteristics: V<sub>S</sub> = 3V, Differential Configuration

at  $T_A = 25^{\circ}$ C, G = +2,  $R_F = 604\Omega$ , and  $R_L = 500\Omega$  differential (unless otherwise noted). Refer to Figure 7-3





### 7 Parameter Measurement Information







Figure 7-2. 5V Differential Configuration Test Circuit



Figure 7-3. 3V Differential Configuration Test Circuit



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Wideband Voltage-Feedback Operation

The OPA830 is a unity-gain stable, very high-speed voltage-feedback op amp designed for single-supply operation (+3V to +10V). The input stage supports input voltages below ground and to within 1.7V of the positive supply. The complementary common-emitter output stage provides an output swing to within 25mV of ground and the positive supply. The OPA830 is compensated to provide stable operation with a wide range of resistive loads.

Figure 8-1 shows the AC-coupled, gain of +2 configuration used for the +5V Specifications and Typical Characteristic Curves. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins. For the circuit of Figure 8-1, the total effective load on the output at high frequencies is  $150\Omega \parallel 1500\Omega$ . The  $1.5k\Omega$  resistors at the noninverting input provide the common-mode bias voltage. The parallel combination equals the DC resistance at the inverting input (R<sub>F</sub>), reducing the DC output offset due to input bias current.



Figure 8-1. AC-Coupled, G = +2, +5V Single-Supply Specification and Test Circuit

Figure 8-2 shows the ac-coupled, gain of +2 configuration used for the 3V *Electrical Characteristics* and *Typical Characteristics*. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground. Voltage swings reported in the *Electrical Characteristics* are taken directly at the input and output pins. For the circuit of Figure 8-2, the total effective load on the output at high frequencies is  $150\Omega \parallel 1500\Omega$ . The  $1.13k\Omega$  and  $2.26k\Omega$  resistors at the noninverting input provide the common-mode bias voltage. The parallel combination equals the dc resistance at the inverting input (R<sub>F</sub>), reducing the dc output offset due to input bias current.





Figure 8-2. AC-Coupled, G = +2, +3V Single-Supply Specification and Test Circuit

Figure 8-3 shows the dc-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the  $\pm 5V$  *Electrical Characteristics* and *Typical Characteristics*. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground and the output impedance is set to  $150\Omega$  with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins. For the circuit of Figure 8-3, the total effective load is  $150\Omega \parallel 1.5k\Omega$ . Two optional components are included in Figure 8-3. An additional resistor ( $348\Omega$ ) is included in series with the noninverting input. Combined with the  $25\Omega$  dc source resistance looking back towards the signal generator, this configuration gives an input bias current canceling resistance that matches the  $375\Omega$  source resistance seen at the inverting input (see also Section 8.1.10). In addition to the usual power-supply decoupling capacitors to ground, a  $0.01\mu$ F capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional capacitor typically improves the 2nd-harmonic distortion performance by 3dB to 6dB.



Figure 8-3. DC-Coupled, G = +2, Bipolar-Supply Specification and Test Circuit



#### 8.1.2 DC Level-Shifting

Figure 8-4 shows a dc-coupled non inverting amplifier that level-shifts the input up to accommodate the desired output voltage range. Given the desired signal gain (G), and the amount  $V_{OUT}$  needs to be shifted up ( $\Delta V_{OUT}$ ) when  $V_{IN}$  is at the center of the range, the following equations give the resistor values that produce the desired performance. Assume that  $R_4$  is between 200 $\Omega$  and 1.5k $\Omega$ .

 $NG = G + V_{OUT} / V_{S}$   $R_{1} = R_{4} / G$   $R_{2} = R_{4} / (NG - G)$   $R_{3} = R_{4} / (NG - 1)$ where:

where.

 $NG = 1 + R_4 / R_3$ 

 $V_{OUT} = (G)V_{IN} + (NG - G)V_S$ 

Make sure that  $V_{IN}$  and  $V_{OUT}$  stay within the specified input and output voltage ranges.



Figure 8-4. DC Level-Shifting

The circuit on the front page is a good example of this type of application. The circuit is designed to take V<sub>IN</sub> between 0V and 0.5V and produce V<sub>OUT</sub> between 1V and 2V when using a 3V supply. This configuration means G = 2.00, and  $\Delta V_{OUT}$  = 1.50V - G × 0.25V = 1.00V. Plugging these values into the previous equations (with R<sub>4</sub> = 750Ω) gives: NG = 2.33, R<sub>1</sub> = 375Ω, R<sub>2</sub> = 2.25kΩ, and R<sub>3</sub> = 563Ω. The resistors changed to the nearest standard values for the front-page circuit.



#### 8.1.3 Optimizing Resistor Values

The OPA830 is a unity-gain stable, voltage-feedback op amp; therefore, a wide range of resistor values can be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting, unity-gain follower application, make the feedback connection with a direct short.

At less than  $200\Omega$ , the feedback network presents additional output loading that can degrade the harmonic distortion performance of the OPA830. At greater than  $1k\Omega$ , the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor can cause unintentional band limiting in the amplifier response.

A good practice is to target the parallel combination of  $R_F$  and  $R_G$  (see also Figure 8-3) to be less than approximately 400 $\Omega$ . The combined impedance of  $R_F \parallel R_G$  interacts with the inverting input capacitance, placing an additional pole in the feedback network, and thus a zero in the forward response. Assuming a 2pF total parasitic on the inverting node, holding  $R_F \parallel R_G < 400\Omega$  keeps this pole greater than 200MHz. Independently, this constraint implies that the feedback resistor  $R_F$  can increase to several k $\Omega$  at high gains. This increase is acceptable if the pole formed by  $R_F$  and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest.

In the inverting configuration, be aware of an additional design consideration:  $R_G$  becomes the input resistor, and therefore, the load impedance to the driving source. If impedance matching is desired,  $R_G$  can be set equal to the required termination value. However, at low inverting gains, the resulting feedback resistor value can present a significant load to the amplifier output. For example, an inverting gain of 2 with a 50 $\Omega$  input matching resistor (=  $R_G$ ) requires a 100 $\Omega$  feedback resistor, which contributes to output loading in parallel with the external load. In such a case, increase both the  $R_F$  and  $R_G$  values, and then achieve the input matching impedance with a third resistor to ground (see Figure 8-5). The total input impedance becomes the parallel combination of  $R_G$  and the additional shunt resistor.

#### 8.1.4 Bandwidth Versus Gain: Noninverting Operation

Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the gain bandwidth product (GBP) shown in the specifications. Ideally, dividing GBP by the noninverting signal gain (also called the noise gain, or NG) predicts the closed-loop bandwidth. In practice, this prediction only holds true when the phase margin approaches 90°, as in high-gain configurations. At low gains (increased feedback factors), most amplifiers exhibit a more complex response with lower phase margin. The OPA830 is compensated to give a slightly peaked response in a noninverting gain of 2 (see Figure 8-3). This compensation results in a typical gain of +2 bandwidth of 110MHz, far exceeding the result predicted by dividing the 110MHz GBP by 2. Increasing the gain causes the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +10, the 11MHz bandwidth shown in the *Electrical Characteristics* agrees with the result predicted using the simple formula and the typical GBP of 110MHz.

Frequency response in a gain of +2 can be modified to achieve exceptional flatness simply by increasing the noise gain to 3. One method, without affecting the +2 signal gain, is to add a  $2.55k\Omega$  resistor across the two inputs (see also Figure 8-9). A similar technique can be used to reduce peaking in unity-gain (voltage follower) applications. For example, by using a 750 $\Omega$  feedback resistor along with a 750 $\Omega$  resistor across the two op amp inputs, the voltage follower response is similar to the gain of +2 response of Figure 8-2. Further reducing the value of the resistor across the op amp inputs further dampens the frequency response due to increased noise gain. The OPA830 exhibits minimal bandwidth reduction going to single-supply (5V) operation as compared with ±5V. This minimal reduction is because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins changes.



#### 8.1.5 Inverting Amplifier Operation

All of the familiar op amp application circuits are available with the OPA830 to the designer. See Figure 8-5 for a typical inverting configuration where the I/O impedances and signal gain from Figure 8-1 are retained in an inverting circuit configuration. Inverting operation is one of the more common requirements and offers several performance benefits. Inverting operation also allows the input to be biased at  $V_S/2$  without any headroom issues. The output voltage can be independently moved to within the output voltage range with coupling capacitors or bias adjustment resistors.



Figure 8-5. AC-Coupled, G = -2 Example Circuit

In the inverting configuration, be aware of three key design considerations. The first consideration is that the gain resistor ( $R_G$ ) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PCB trace, or other transmission line conductor),  $R_G$  can be set equal to the required termination value and  $R_F$  adjusted to give the desired gain. This approach is the simplest and results in optimized bandwidth and noise performance.

However, at low inverting gains, the resulting feedback resistor value can present a significant load to the amplifier output. For an inverting gain of 2, setting  $R_G$  to  $50\Omega$  for input matching eliminates the need for  $R_M$  but requires a  $100\Omega$  feedback resistor. This configuration has the interesting advantage of the noise gain becoming equal to 2 for a  $50\Omega$  source impedance—the same as the noninverting circuits considered previously. The amplifier output now has the  $100\Omega$  feedback resistor in parallel with the external load. In general, limit the feedback resistor to the  $200\Omega$  to  $1.5k\Omega$  range. In this case, increase both the  $R_F$  and  $R_G$  values (see also Figure 8-5), and then achieve the input matching impedance with a third resistor ( $R_M$ ) to ground. The total input impedance becomes the parallel combination of  $R_G$  and  $R_M$ .

The second major consideration, mentioned briefly in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation, and thus influences the bandwidth. For the example in Figure 8-5, the R<sub>M</sub> value combines in parallel with the external 50 $\Omega$  source impedance (at high frequencies), yielding an effective driving impedance of 50 $\Omega$  || 57.6 $\Omega$  = 26.8 $\Omega$ . This impedance is added in series with R<sub>G</sub> for calculating the noise gain. The resulting noise gain is 2.87 for Figure 8-5, as opposed to only 2 if R<sub>M</sub> is eliminated as discussed previously. Therefore, the bandwidth is lower for the gain of -2 circuit of Figure 8-5 (NG = +2.87) than for the gain of +2 circuit of Figure 8-1.

The third important consideration in inverting amplifier design is setting the bias current cancellation resistors on the noninverting input (a parallel combination of  $R_T = 750\Omega$ ). If this resistor is set equal to the total dc resistance coming out of the inverting node, the output dc error, as a result of the input bias currents, is reduced to (input offset current) times  $R_F$ . With the dc blocking capacitor in series with  $R_G$ , the dc source impedance coming out of the inverting mode is simply  $R_F = 750\Omega$  for Figure 8-5. To reduce the additional high-frequency noise introduced by this resistor and power-supply feed-through, bypass  $R_T$  with a capacitor.

Copyright © 2024 Texas Instruments Incorporated



#### 8.1.6 Output Current and Voltages

The OPA830 provides outstanding output voltage capability. For the 5V supply, under no-load conditions at +25°C, the output voltage typically swings closer than 90mV to either supply rail.

The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold start-up does the output current and voltage decrease to the numbers shown in the specified tables. As the output transistors deliver power, the junction temperatures increase, decreasing the  $V_{BE}$ s (increasing the available output voltage swing) and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the over temperature specifications because the output-stage junction temperatures are greater than the minimum specified operating ambient.

To maintain maximum output stage linearity, no output short-circuit protection is provided. This configuration is not normally a problem because most applications include a series matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin (8-pin packages) in most cases destroys the amplifier. If additional short-circuit protection is required, consider a small series resistor in the power-supply leads. This resistor reduces the available output voltage swing under heavy output loads.

#### 8.1.7 Driving Capacitive Loads

One of the most demanding, and yet very common, load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that can be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA830 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the primary considerations are frequency response flatness, pulse response fidelity, or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load.

The typical characteristic curves show the recommended  $R_S$  versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA830. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the output pin (see also the *Layout Guidelines* section).

The criterion for setting this  $R_S$  resistor is a maximum bandwidth, flat frequency response at the load. For a gain of +2, the frequency response at the output pin is already slightly peaked without the capacitive load, requiring relatively high values of  $R_S$  to flatten the response at the load. Increasing the noise gain also reduces the peaking (see Figure 8-9).

#### 8.1.8 Distortion Performance

The OPA830 provides good distortion performance into a  $150\Omega$  load. Relative to alternative solutions, the OPA830 provides exceptional performance into lighter loads, and operating on a single 3V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 8-3) this result is the sum of  $R_F + R_G$ , while in the inverting configuration, only  $R_F$  must be included in parallel with the actual load. Running differential suppresses the 2nd-harmonic (see also the differential typical characteristic curves).



#### 8.1.9 Noise Performance

High slew rate, unity-gain stable, voltage-feedback op amps usually achieve a slew rate at the expense of a higher input noise voltage. The  $9.2nV/\sqrt{Hz}$  input voltage noise for the OPA830, however, is much lower than comparable amplifiers. The input-referred voltage noise and the two input-referred current noise terms (2.8pA/ $\sqrt{Hz}$ ) combine to give low output noise under a wide variety of operating conditions. Figure 8-6 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{Hz}$  or  $pA/\sqrt{Hz}$ .



Figure 8-6. Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Figure 8-4 shows the general form for the output noise voltage using the terms shown in Figure 8-6:

$$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}$$
(4)

Dividing this expression by the noise gain (NG =  $(1 + R_F / R_G)$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Figure 8-7:

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$
(5)

Evaluating these two equations for the circuit and component values shown in Figure 8-1 gives a total output spot noise voltage of 19.3nV/ $\sqrt{Hz}$  and a total equivalent input spot noise voltage of 9.65nV/ $\sqrt{Hz}$ . This result includes the noise added by the resistors. This total input-referred spot noise voltage is not much greater than the 9.2nV/ $\sqrt{Hz}$  specification for the op amp voltage noise alone.

#### 8.1.10 DC Accuracy and Offset Control

The balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. The power-supply current trim for the OPA830 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically 5µA out of each input terminal), the close matching between the pins can be used to reduce the output dc error caused by this current. This reduction is done by matching the dc source resistances appearing at the two inputs. Evaluating the configuration of Figure 8-3 (which has matched dc input resistances), using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to:



A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op amp circuit. Most of these techniques are based on adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input can be considered. Bring the dc offsetting current into the inverting input node through resistor values that are much larger than the signal path resistors. This adjustment circuit configuration has minimal effect on the loop gain, and hence, the frequency response.

#### 8.1.11 Thermal Analysis

The maximum desired junction temperature sets the maximum allowed internal power dissipation. Do not allow the maximum junction temperature to exceed 150°C.

The operating junction temperature (T<sub>J</sub>) is given by  $T_A + P_D \times \theta_{JA}$ . The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power (P<sub>DQ</sub>) and additional power dissipated in the output stage (P<sub>DL</sub>) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. P<sub>DL</sub> depends on the required output signal and load; although, for resistive loads connected to mid-supply (V<sub>S</sub> / 2), P<sub>DL</sub> is at a maximum when the output is fixed at a voltage equal to V<sub>S</sub> / 4 or 3V<sub>S</sub> / 4. Under this condition, P<sub>DL</sub> = V<sub>S</sub><sup>2</sup> / c × (16 × R<sub>L</sub>), where R<sub>L</sub> includes feedback network loading.

The power in the output stage, and not into the load, determines internal power dissipation.

As a worst-case example, compute the maximum  $T_J$  using an OPA830 (SOT-23-5 package) in the circuit of Figure 8-1 operating at the maximum specified ambient temperature of 85°C and driving a 150 $\Omega$  load at mid-supply.

 $P_D = 10V \times 3.9mA + 52 / (16 \times (150\Omega || 750\Omega)) = 51.5mW$ 

Maximum  $T_J = 85^{\circ}C + (0.051W \times 186.3^{\circ}C/W) = 94.5^{\circ}C.$ 

Although this result is still much less than the specified maximum junction temperature, system reliability considerations can require lower specified junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output at high output voltages, or sourced from the output at low output voltages. This configuration puts a high current through a large internal voltage drop in the output transistors.



#### 8.2 Typical Applications

#### 8.2.1 Single-Supply ADC Interface

The ADC interface on the front page shows a dc-coupled, single-supply ADC driver circuit. Many systems are now requiring 3V supply capability of both the ADC and driver. The OPA830 provides excellent performance in this demanding application. The large input and output voltage ranges and low distortion support converters such as the THS1040 shown in the figure on page 1. The input level-shifting circuitry was designed so that  $V_{IN}$  can be between 0V and 0.5V, while delivering an output voltage of 1V to 2V for the THS1040.

#### 8.2.2 AC-Coupled Output Video Line Driver

Low-power and low-cost video line drivers often buffer digital-to-analog converter (DAC) outputs with a gain of 2 into a doubly-terminated line. Those interfaces typically require a dc blocking capacitor. For a simple design, that interface often has used a very large value blocking capacitor ( $220\mu$ F) to limit tilt, or SAG, across the frames. One approach to creating a very low high-pass pole location using much lower capacitor values is shown in Figure 8-7. This circuit gives a voltage gain of 2 at the output pin with a high-pass pole at 8Hz. Given the 150Ω load, a simple blocking capacitor approach requires a 133µF value. The two much lower valued capacitors give this same low-pass pole using this simple *SAG correction* circuit of Figure 8-7.



Figure 8-7. Video Line Driver With SAG Correction

The input is shifted slightly positive in Figure 8-7 using the voltage divider from the positive supply. This shift gives about a 200mV input dc offset that shows up at the output pin as a 400mV dc offset when the DAC output is at zero current during the sync tip portion of the video signal. This offset acts to hold the output in the linear operating region. This offset passes on any power-supply noise to the output with a gain of approximately –20dB, so good supply decoupling is recommended on the power-supply pin. Figure 8-8 shows the frequency response for the circuit of Figure 8-7. This plot shows the 8Hz low-frequency high-pass pole and a high-end cutoff at approximately 100MHz.





Figure 8-8. Video Line Driver Response to Matched Load

#### 8.2.3 Noninverting Amplifier With Reduced Peaking

Figure 8-9 shows a noninverting amplifier that reduces peaking at low gains. Resistor  $R_C$  compensates the OPA830 to have greater noise gain (NG), which reduces the ac response peaking (typically 5dB at G = +1 without  $R_C$ ) without changing the dc gain.  $V_{IN}$  must be a low impedance source, such as an op amp. The resistor values are low to reduce noise. Using both  $R_T$  and  $R_F$  helps minimize the impact of parasitic impedances.



Figure 8-9. Compensated Noninverting Amplifier

The noise gain is calculated as follows:



A unity-gain buffer can be designed by selecting  $R_T = R_F = 20.0\Omega$  and  $R_C = 40.2\Omega$  (do not use  $R_G$ ). This configuration gives a noise gain of 2, so the response is similar to the characteristics plots with G = +2. Decreasing  $R_C$  to 20.0 $\Omega$  increases the noise gain to 3, which typically gives a flat frequency response, but with less bandwidth.

The circuit in Figure 8-1 can be redesigned to have less peaking by increasing the noise gain to 3. This redesign is accomplished by adding  $R_c = 2.55 k\Omega$  across the op amp inputs.



#### 8.2.4 Single-Supply Active Filter

The OPA830, while operating on a single 3V or 5V supply, works well with high-frequency active filter designs. Again, the key additional requirement is to establish the dc operating point of the signal near the supply midpoint for highest dynamic range. Figure 8-10 shows an example design of a 1MHz low-pass Butterworth filter using the Sallen-Key topology.



Figure 8-10. Single-Supply, High-Frequency Active Filter

Both the input signal and the gain setting resistor are ac-coupled using  $0.1\mu$ F blocking capacitors (actually giving bandpass response with the low-frequency pole set to 32kHz for the component values shown). As discussed for Figure 8-1, this configuration allows the midpoint bias formed by the two  $1.87k\Omega$  resistors to appear at both the input and output pins. The midband signal gain is set to +4 (12dB) in this case. The capacitor to ground on the noninverting input is intentionally set larger to dominate input parasitic terms. At a gain of +4, the OPA830 on a single supply shows 30MHz small- and large-signal bandwidth. The resistor values are slightly adjusted to account for this limited bandwidth in the amplifier stage. Tests of this circuit show a precise 1MHz, -3dB point with a maximally flat pass band (greater than the 32kHz ac-coupling corner), and a maximum stop-band attenuation of 36dB at the amplifier –3dB bandwidth of 30MHz.



### 8.3 Layout

#### 8.3.1 Layout Guidelines

Achieving optimized performance with a high-frequency amplifier such as the OPA830 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- 1. **Minimize parasitic capacitance** to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, parasitic capacitance can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, open a window around the signal I/O pins in all of the ground and power planes around those pins. Otherwise, make sure that ground and power planes are unbroken elsewhere on the board.
- 2. Minimize the distance (< 0.25") from the power-supply pins to high-frequency 0.1μF decoupling capacitors. At the device pins, do not place the ground and power-plane layout in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Always decouple each power-supply connection with one of these capacitors. An optional supply decoupling capacitor (0.1μF) across the two power supplies (for bipolar operation) improves 2nd-harmonic distortion performance. Use larger (2.2μF to 6.8μF) decoupling capacitors, effective at lower frequency, on the main supply pins. Place these capacitors somewhat farther from the device. These capacitors can be shared among several devices in the same area of the PCB.</p>
- Carefully select and place external components to preserve the high-frequency performance. Use 3. very low reactance type resistors. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB traces as short as possible. Never use wire-wound type resistors in a high-frequency application. The output pin and inverting input pin are the most sensitive to parasitic capacitance; therefore, always position the feedback and series output resistor, if any, as close as possible to the output pin. Place other network components, such as noninverting input termination resistors, close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values >  $1.5k\Omega$ , this parasitic capacitance can add a pole, zero below 500MHz, or both, that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The 750Ω feedback used in the Typical Characteristics is a good starting point for design.
- Make connections to other wideband devices on the board with short direct traces or through 4. onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Use relatively wide traces (50mils to 100mils), preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the typical characteristic curve Recommended R S vs Capacitive Load. RS is not always needed for low parasitic capacitive loads (< 5pF) because the OPA830 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$  environment is normally not necessary onboard, and in fact, a higher impedance environment improves distortion; see also the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA830 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; set this total effective impedance to match the trace impedance. If the 6dB attenuation of a doubly terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the typical characteristic curve Recommended R <sub>S</sub> vs Capacitive Load. This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low,



some signal attenuation occurs due to the voltage divider formed by the series output into the terminating impedance.

5. **Do not socket a high-speed device.** The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make achieving a smooth, stable frequency response almost impossible. Best results are obtained by soldering the OPA830 onto the board.

#### 8.3.1.1 Input and ESD Protection

The OPA830 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the *Absolute Maximum Ratings*. All device pins are protected with internal ESD protection diodes to the power supplies, as in Figure 8-11.



Figure 8-11. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages greater than the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (that is, in systems with  $\pm 15V$  supply parts driving into the OPA830), add current-limiting series resistors into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response.



### 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Device Support

#### 9.1.1 Development Support

#### 9.1.1.1 Demonstration Boards

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA830 in two package options. Both of these PCBs are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 9-1.

| PRODUCT    | PACKAGE | ORDERING NUMBER | LITERATURE NUMBER |
|------------|---------|-----------------|-------------------|
| OPA830ID   | SO-8    | DEM-OPA-SO-1A   | SBOU009           |
| OPA830IDBV | SOT23-5 | DEM-OPA-SOT-1A  | SBOU010           |

#### Table 9-1. Demonstration Fixtures by Package

Request demonstration fixtures at the Texas Instruments web site through the OPA830 product folder.

#### 9.1.1.2 Macromodel and Applications Support

Computer simulation of circuit performance using SPICE is often a quick way to analyze the performance of the OPA830 and circuit designs. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role on circuit performance. A SPICE model for the OPA830 is available through the TI web page. The applications department is also available for design assistance. These models predict typical small signal ac, transient steps, dc performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the data sheet. These models do not attempt to distinguish between the package types in small-signal ac performance.

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **9.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



## **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | Changes from Revision G (November 2024) to Revision H (December 2024)        |    |  |  |  |  |  |
|----|------------------------------------------------------------------------------|----|--|--|--|--|--|
| •  | Updated power supply for DBV package in Absolute Maximum Ratings             | 4  |  |  |  |  |  |
| •  | Added D package electrical characteristics back into Specifications          | 13 |  |  |  |  |  |
| •  | Moved electrical characteristics for DBV and D packages into separate tables | 13 |  |  |  |  |  |

| С | hanges from Revision F (August 2008) to Revision G (November 2024)                                     | ۶age |
|---|--------------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document         | 1    |
| • | Added the Table of Contents, Pin Configuration and Functions, Specifications, ESD Ratings, Recommend   | ded  |
|   | Operating Conditions, Thermal Information, Parameter Measurement Information, Application and          |      |
|   | Implementation, Typical Applications, Layout, Layout Guidelines, Device and Documentation Support, and | d    |
|   | Mechanical, Packaging, and Orderable Information sections                                              | 1    |
| • | Added the Package Information table in Description                                                     | 1    |
| • | Updated electrical characteristics to match device performance                                         | 13   |
| • | Updated plots in <i>Typical Characteristics</i>                                                        | 19   |
| • | Updated θ <sub>JA</sub> in <i>Thermal Analysis</i>                                                     | 40   |

| CI | Changes from Revision E (August 2007) to Revision F (August 2008)                         |   |  |  |  |  |  |
|----|-------------------------------------------------------------------------------------------|---|--|--|--|--|--|
| •  | Changed Storage temperature minimum value from -40°C to -65°C in Absolute Maximum Ratings | 4 |  |  |  |  |  |

| CI | hanges from Revision D (March 2006) to Revision E (August 2007) | Page |
|----|-----------------------------------------------------------------|------|
| •  | Changed 550V/ns to 550V/µs in <i>Features</i>                   | 1    |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| OPA830ID              | Active   | Production    | SOIC (D)   8     | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA          |
|                       |          |               |                  |                       |      |                               |                            |              | 830          |
| OPA830ID.A            | Active   | Production    | SOIC (D)   8     | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA          |
|                       |          |               |                  |                       |      |                               |                            |              | 830          |
| OPA830IDBVR           | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVR.A         | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVR.B         | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVRG4         | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVRG4.A       | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVRG4.B       | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | A72          |
| OPA830IDBVT           | Obsolete | Production    | SOT-23 (DBV)   5 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | A72          |
| OPA830IDR             | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA          |
|                       |          |               |                  |                       |      |                               |                            |              | 830          |
| OPA830IDR.A           | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA          |
|                       |          |               |                  |                       |      |                               |                            |              | 830          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

(3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com

# PACKAGE OPTION ADDENDUM

5-Jun-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA830 :

Enhanced Product : OPA830-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 'All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA830IDBVR                 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA830IDR                   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA830IDBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| OPA830IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

## TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

## TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA830ID   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA830ID.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# D0008A



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated