

# **OPA695 Ultra-Wideband, Current-Feedback Operational Amplifier With Disable**

### 1 Features

- · Wide bandwidth:
  - 1900MHz (G = +1V/V)
  - 600MHz (G = +8V/V)
- Large-signal bandwidth (2V<sub>PP</sub>): 540MHz
- Output voltage swing: ±4.05V
- Ultra-high slew rate: 5000V/µs
- Input voltage noise: 2nV/√Hz
- Low distortion (R<sub>L</sub> = 100Ω, V<sub>O</sub> = 2V<sub>PP</sub>):
   HD2, HD3 at 10MHz: -65dBc, -92dBc
- High output current: ±140mA
- Supply range: 5V to 12V
- Supply current: 14mA
- Shutdown current: 160µA

### 2 Applications

- Very wideband ADC drivers
- Low-cost precision IF amplifiers
- Broadband video line drivers
- Portable instruments
- Active filters
- Arbitrary waveform generators
- Current DAC drivers





### **3 Description**

The OPA695 is a high bandwidth, current-feedback operational amplifier that combines an exceptional 5000V/µs slew rate and a low input voltage noise to deliver a precision, low-distortion, high dynamic range amplifier for use as intermediate gain stages in high-speed instrumentation systems. The OPA695 is optimized for high gain operation and is an excellent choice for interfacing current DAC output, or as gain stage in high-speed digitizers, or for delivering high output power at low distortion for cable-modem upstream line drivers.

The OPA695 features a low supply current of 14mA (at 25°C). System power can be further reduced using the optional disable control pin. Leaving this pin open, or holding this pin high, gives normal operation. If pulled low, the OPA695 supply current drops to less than 160 $\mu$ A. This power-saving feature, along with exceptional single 5V operation and ultra-small SOT23-6 packaging, make the OPA695 an excellent choice for portable applications.

The OPA695 is characterized for operation over the wide temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C

| Package Information |                        |                             |  |  |  |  |
|---------------------|------------------------|-----------------------------|--|--|--|--|
| PART NUMBER         | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |
|                     | D (SOIC, 8)            | 4.9mm × 6mm                 |  |  |  |  |
| OPA695              | DBV (SOT-23, 6)        | 2.9mm × 2.8mm               |  |  |  |  |
| OFA095              | DGK (VSSOP, 8)         | 3mm × 4.9mm                 |  |  |  |  |
|                     | DSG (WSON, 8)          | 2mm × 2mm                   |  |  |  |  |

Package Information

(1) For more information, see Section 10.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Arbitrary Waveform Generator Output Drive Circuit



# **Table of Contents**

| 1 Features1                                                        |
|--------------------------------------------------------------------|
| 2 Applications1                                                    |
| 3 Description1                                                     |
| 4 Pin Configuration and Functions                                  |
| 5 Specifications4                                                  |
| 5.1 Absolute Maximum Ratings4                                      |
| 5.2 ESD Ratings4                                                   |
| 5.3 Recommended Operating Conditions4                              |
| 5.4 Thermal Information4                                           |
| 5.5 Electrical Characteristics $V_S = \pm 5 V$ , OPA695ID,         |
| OPA695IDBV, OPA695DSG5                                             |
| 5.6 Electrical Characteristics V <sub>S</sub> = 5 V, OPA695ID,     |
| OPA695IDBV, OPA695DSG7                                             |
| 5.7 Electrical Characteristics $V_S = \pm 5 V$ , OPA695IDGK9       |
| 5.8 Electrical Characteristics V <sub>S</sub> = 5 V, OPA695IDGK 11 |
| 5.9 Typical Characteristics: $V_S = \pm 5 V$ ,                     |
| OPA695IDBV, OPA695ID, OPA695DSG                                    |
| 5.10 Typical Characteristics: V <sub>S</sub> = 5 V,                |
| OPA695IDBV, OPA695ID, OPA695DSG                                    |
| 5.11 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDGK20       |
| 5.12 Typical Characteristics: $V_S = 5 V$ , OPA695IDGK 25          |
|                                                                    |

| 6 Detailed Description                               | 27 |
|------------------------------------------------------|----|
| 6.1 Overview                                         |    |
| 6.2 Functional Block Diagram                         |    |
| 6.3 Feature Description                              |    |
| 6.4 Device Functional Modes                          |    |
| 7 Application and Implementation.                    |    |
| 7.1 Application Information                          |    |
| 7.2 Typical Application                              |    |
| 7.3 Power Supply Recommendations                     |    |
| 7.4 Layout                                           |    |
| 8 Device and Documentation Support                   |    |
| 8.1 Device Support                                   |    |
| 8.2 Documentation Support                            |    |
| 8.3 Receiving Notification of Documentation Updates. |    |
| 8.4 Support Resources                                |    |
| 8.5 Trademarks                                       |    |
| 8.6 Electrostatic Discharge Caution                  |    |
| 8.7 Glossary                                         |    |
| 9 Revision History                                   |    |
| 10 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 47 |
| וווטווומנוטוו                                        | 47 |



# **4** Pin Configuration and Functions





Figure 4-2. DBV Package, 6-Pin SOT-23 (Top View)





Figure 4-3. DSG Package, 8-Pin WSON With Exposed Thermal Pad (Top View)

#### Table 4-1. Pin Functions

| PIN                |                          |                 |               |                     |                                            |
|--------------------|--------------------------|-----------------|---------------|---------------------|--------------------------------------------|
|                    |                          | NO.             |               | TYPE <sup>(1)</sup> | DESCRIPTION                                |
| NAME               | D (SOIC),<br>DGK (VSSOP) | DBV<br>(SOT-23) | DSG<br>(WSON) |                     |                                            |
| DIS                | 8                        | 5               | 8             | I                   | Not disable (enable)                       |
| Feedback           | —                        | —               | 1             | —                   | Feedback connection to output of amplifier |
| Inverting input    | 2                        | 4               | 3             | I                   | Inverting input                            |
| NC                 | 1, 5                     | _               | 2             | _                   | Not connected                              |
| Noninverting input | 3                        | 3               | 4             | I                   | Noninverting input                         |
| Output             | 6                        | 1               | 6             | 0                   | Output                                     |
| -V <sub>S</sub>    | 4                        | 2               | 5             | Р                   | Negative supply                            |
| +V <sub>S</sub>    | 7                        | 6               | 7             | Р                   | Positive supply                            |
| Thermal pad        | —                        | _               |               | —                   | Connect the thermal pad to $-V_S$          |

(1) I = input, O = output, P = power.

# **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   | MIN MA               |      |
|------------------|---------------------------------------------------|----------------------|------|
| Vs               | Total supply voltage, $V_S = (V_{S+}) - (V_{S-})$ | 1                    | 3 V  |
| V <sub>ID</sub>  | Differential input voltage                        | ±1.                  | 2 V  |
| VI               | Input common-mode voltage                         | ±∨                   | s V  |
|                  | Internal power dissipation                        | See Thermal Analysis |      |
| I <sub>IN</sub>  | Continuous input current                          | ±1                   | 0 mA |
| TJ               | Junction temperature                              | 15                   | 0 °C |
| T <sub>stg</sub> | Storage temperature                               | -65 12               | 5 °C |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                                                    | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins expect Inverting Input <sup>(1)</sup> | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, Inverting Input <sup>(1)</sup>                 | ±500  | V    |
|                    |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup>           | ±1000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                   | MIN | NOM | MAX | UNIT |
|-------------------|-----------------------------------|-----|-----|-----|------|
| $V_{S+} - V_{S-}$ | Total supply voltage              | 5   |     | 12  | V    |
| T <sub>A</sub>    | Ambient operating air temperature | -40 | 25  | 85  | °C   |

### **5.4 Thermal Information**

|                       |                                              | OPA695   |              |             |            |      |  |  |
|-----------------------|----------------------------------------------|----------|--------------|-------------|------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DBV (SOT-23) | DGK (VSSOP) | DSG (WSON) | UNIT |  |  |
|                       |                                              | 8 PINS   | 6 PINS       | 6 PINS      | 8 PINS     |      |  |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 136      | 164          | 135         | 86.5       | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 78       | 80           | 81          | 109        | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 85       | 49           | 56          | 52.9       | °C/W |  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 24       | 28           | 8.5         | 8.3        | °C/W |  |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 84       | 49           | 48          | 52.9       | °C/W |  |  |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A      | N/A          | N/A         | 27.7       | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.



# 5.5 Electrical Characteristics $V_S = \pm 5 V$ , OPA695ID, OPA695IDBV, OPA695DSG

|                 | PARAMETER                                     | TES                                      | ST CONDITIONS                                 | MIN  | TYP      | MAX  | UNIT    |
|-----------------|-----------------------------------------------|------------------------------------------|-----------------------------------------------|------|----------|------|---------|
| AC PEF          | RFORMANCE                                     |                                          |                                               |      |          |      |         |
|                 |                                               |                                          | G = +1 V/V, R <sub>F</sub> = 523Ω             |      | 1900     |      |         |
|                 | Small signal handwidth                        |                                          | G = +2 V/V, R <sub>F</sub> = 511Ω             |      | 900      |      |         |
| SSBW            | Small-signal bandwidth                        | V <sub>O</sub> = 0.5 V <sub>PP</sub>     | G = +8 V/V, R <sub>F</sub> = 402Ω             |      | 600      |      | MHz     |
|                 |                                               |                                          | G = +16 V/V, R <sub>F</sub> = 249Ω            |      | 500      |      |         |
|                 | Bandwidth for 0.2-dB gain flatness            | V <sub>O</sub> = 0.5 V <sub>PP</sub> , G | = +2 V/V, R <sub>F</sub> = 511 Ω              |      | 120      |      | MHz     |
|                 | Peaking at a gain of +1V/V                    | V <sub>O</sub> = 0.5 V <sub>PP</sub> , R | <sub>F</sub> = 523 Ω                          |      | 3.7      |      | dB      |
| LSBW            | Large-signal bandwidth                        | V <sub>O</sub> = 4 V <sub>PP</sub> , G = | +8 V/V                                        |      | 510      |      | MHz     |
| 00              | Class anto                                    |                                          | G =8 V/V                                      |      | 5000     |      | V/µs    |
| SR              | Slew rate                                     | V <sub>O</sub> = 4-V step                | G = +8 V/V                                    |      | 5000     |      | V/µs    |
|                 | Disc and fall time                            | C = 10 M M                               | V <sub>O</sub> = 0.5-V step                   |      | 0.65     |      |         |
|                 | Rise and fall time                            | G = +8 V/V                               | V <sub>O</sub> = 4-V step                     |      | 0.7      |      | ns      |
|                 | Settling time                                 | To 0.5%, V <sub>O</sub> = 2              | -V step, G = +8 V/V                           |      | 10       |      | ns      |
|                 |                                               | 6 40 MUL                                 | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 100 $\Omega$ |      | -75      |      |         |
| HD2             | 2nd-order harmonic distortion                 | f = 10 MHz                               | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 500 $\Omega$ |      | -78      |      | dBc     |
|                 |                                               | 6 - 40 MU                                | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 100 $\Omega$ |      | -92      |      | dD a    |
| HD3             | 3rd-order harmonic distortion                 | f = 10 MHz                               | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 500 $\Omega$ |      | -86      |      | dBc     |
| en              | Input voltage noise                           | f > 1 MHz                                |                                               |      | 2        |      | nV/√Hz  |
| i <sub>n+</sub> | Noninverting input current noise              | f > 1 MHz                                |                                               |      | 14       |      | pA/√Hz  |
| i <sub>n-</sub> | Inverting input current noise                 | f > 1 MHz                                |                                               |      | 22       |      | pA/√Hz  |
| DC PEF          | RFORMANCE                                     |                                          |                                               |      |          |      |         |
| 7               |                                               |                                          |                                               | 45   | 300      |      | 1.0     |
| Z <sub>OL</sub> | Open-loop transimpedance gain                 | $T_{A} = -40^{\circ}C \text{ to } +$     | $\Gamma_A = -40^{\circ}$ C to +85°C           |      |          |      | kΩ      |
|                 |                                               | N/ 0.1/                                  |                                               |      | ±0.3     | ±3   |         |
| V <sub>OS</sub> | Input offset voltage                          | V <sub>CM</sub> = 0 V                    | $T_A = -40^{\circ}C$ to +85°C                 |      |          | ±4   | mV      |
|                 | Average input offset voltage drift            | V <sub>CM</sub> = 0 V, T <sub>A</sub> =  | –40°C to +85°C                                |      | 3        | ±15  | µV/°C   |
|                 | <b>.</b>                                      |                                          |                                               |      | 13       | ±30  |         |
|                 | Noninverting input bias current               | V <sub>CM</sub> = 0 V                    | $T_A = -40^{\circ}C$ to +85°C                 |      |          | ±41  | μA      |
|                 | Average noninverting input bias current drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> =  | –40°C to +85°C                                |      | 60       | 180  | nA/°C   |
|                 |                                               |                                          |                                               |      | ±5       | ±60  |         |
|                 | Inverting input bias current                  | V <sub>CM</sub> = 0 V                    | $T_A = -40^{\circ}C$ to +85°C                 |      |          | ±70  | μA      |
|                 | Average inverting input bias current drift    | V <sub>CM</sub> = 0 V, T <sub>A</sub> =  | -40°C to +85°C                                |      | ±16      | ±160 | nA/°C   |
|                 | CHARACTERISTICS                               |                                          |                                               |      |          |      |         |
|                 |                                               |                                          |                                               | ±3.1 | ±3.4     |      |         |
| CMIR            | Common-mode input range <sup>(1)</sup>        | $T_A = -40^{\circ}C$ to +                | 85°C                                          | ±3.0 |          |      | V       |
| 0.455           |                                               |                                          |                                               | 51   | 65       |      |         |
| CMRR            | Common-mode rejection ratio                   | V <sub>CM</sub> = 0 V                    | $T_A = -40^{\circ}C$ to $+85^{\circ}C$        | 50   |          |      | dB      |
|                 | Noninverting input impedance                  |                                          |                                               |      | 450    2 |      | kΩ    p |
|                 | Inverting input resistance                    | Open-loop                                |                                               |      | 20       |      | Ω       |

## 5.5 Electrical Characteristics $V_S = \pm 5 V$ , OPA695ID, OPA695IDBV, OPA695DSG (continued)

at T<sub>A</sub> = +25°C, G = +8 V/V, R<sub>F</sub> = 402  $\Omega$ , and R<sub>L</sub> = 100  $\Omega$  to V<sub>S</sub>/2 (unless otherwise noted)

|                | PARAMETER                             | TES                                             | T CONDITIONS                                  | MIN   | TYP   | MAX  | UNIT |
|----------------|---------------------------------------|-------------------------------------------------|-----------------------------------------------|-------|-------|------|------|
| OUTPU          | T CHARACTERISTICS                     |                                                 |                                               |       |       | 1    |      |
|                |                                       | No load                                         |                                               | ±3.95 | ±4.05 |      |      |
|                |                                       | NO IOAO                                         | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.85 |       |      | V    |
|                | Output voltage swing                  | D = 100 O                                       |                                               | ±3.65 | ±3.75 |      | V    |
|                |                                       | R <sub>L</sub> = 100 Ω                          | $T_A = -40^{\circ}C$ to +85°C                 | ±3.55 |       |      |      |
|                |                                       | $\lambda = 0 \lambda $                          |                                               | 90    | 140   |      |      |
|                | Output current, sourcing              | V <sub>O</sub> = 0 V                            | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 70    |       |      |      |
| lo             | Output oursent sinking                | $\lambda = 0 \lambda $                          |                                               |       | -140  | -90  | mA   |
|                | Output current, sinking               | V <sub>O</sub> = 0 V                            | $T_A = -40^{\circ}C$ to +85°C                 |       |       | -70  |      |
| Z <sub>O</sub> | Closed-loop output impedance          | G = +8 V/V, f = 1                               | 00 kHz                                        |       | 0.02  |      | Ω    |
| POWER          | SUPPLY                                |                                                 |                                               | -     |       | I    |      |
|                |                                       |                                                 |                                               | 11.7  | 14    | 15.6 |      |
| l <sub>Q</sub> | Quiescent current                     | $T_{A} = -40^{\circ}C \text{ to } +80^{\circ}C$ | 35°C                                          | 10    |       | 18   | mA   |
|                |                                       |                                                 |                                               | 51    | 72    |      | 15   |
| -PSRR          | Negative power-supply rejection ratio | $T_{A} = -40^{\circ}C \text{ to } +8$           | 35°C                                          | 48    |       |      | dB   |
| DISABL         | E MODE (DIS LOW)                      |                                                 |                                               | _     |       |      |      |
|                |                                       |                                                 |                                               |       | 160   | 200  |      |
|                | Power-down quiescent current          | V <sub>DIS</sub> = 0 V                          | $T_A = -40^{\circ}C$ to +85°C                 |       |       | 210  | μA   |
|                | Disable time                          | V <sub>IN</sub> = ±0.25 V <sub>DC</sub>         |                                               |       | 4     |      | μs   |
|                | Enable time                           | V <sub>IN</sub> = ±0.25 V <sub>DC</sub>         |                                               |       | 80    |      | ns   |
|                | Off Isolation                         | G = +8 V/V, f = 1                               | 0 MHz                                         |       | 70    |      | dB   |
|                | Output capacitance in disable         |                                                 |                                               |       | 2.5   |      | pF   |
|                |                                       |                                                 |                                               |       | 3     | 3.5  | .,   |
|                | Enable voltage threshold              | $T_{A} = -40^{\circ}C \text{ to } +8$           | 85°C                                          |       |       | 3.7  | V    |
|                |                                       |                                                 |                                               | 1.7   | 2.3   |      |      |
|                | Disable voltage threshold             | $T_{A} = -40^{\circ}C \text{ to } +8$           | 85°C                                          | 1.5   |       |      | V    |
|                |                                       |                                                 |                                               |       | 95    | 130  |      |
|                | DIS control pin input bias current    | V <sub>DIS</sub> = 0 V                          | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |       |       | 145  | μA   |
|                | Feedback to the Output pin resistance | V <sub>DIS</sub> = 0 V, DSG                     | package                                       |       | 1     |      | Ω    |

(1) Tested < 3 dB less than minimum specified CMRR at ± CMIR limits.



# 5.6 Electrical Characteristics $V_S$ = 5 V, OPA695ID, OPA695IDBV, OPA695DSG

|                 | PARAMETER                                     | TES                                                   | T CONDITIONS                                                | MIN | TYP      | MAX  | UNIT     |
|-----------------|-----------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|-----|----------|------|----------|
|                 | RFORMANCE                                     |                                                       |                                                             |     |          |      |          |
|                 |                                               |                                                       | G = +1 V/V, R <sub>F</sub> = 511Ω                           |     | 1200     |      |          |
| 00014           |                                               |                                                       | G = +2 V/V, R <sub>F</sub> = 487Ω                           |     | 700      |      |          |
| SSBW            | Small-signal bandwidth                        | V <sub>O</sub> = 0.5 V <sub>PP</sub>                  | G = +8 V/V, R <sub>F</sub> = 348Ω                           |     | 500      |      | MHz      |
|                 |                                               |                                                       | G = +16 V/V, R <sub>F</sub> = 162Ω                          |     | 410      |      | -        |
|                 | Bandwidth for 0.2-dB gain flatness            | V <sub>O</sub> = 0.5 V <sub>PP</sub> , G              | = +2 V/V, R <sub>F</sub> = 487 Ω                            |     | 110      |      | MHz      |
|                 | Peaking at a gain of +1 V/V                   | V <sub>O</sub> = 0.5 V <sub>PP</sub> , R <sub>F</sub> | = = 511 Ω                                                   |     | 2.2      |      | dB       |
| LSBW            | Large-signal bandwidth                        | V <sub>O</sub> = 2 V <sub>PP</sub> , G =              | +8 V/V                                                      |     | 430      |      | MHz      |
| SR              | Slew rate                                     | V <sub>O</sub> = 2-V step, G                          | G = +8 V/V                                                  |     | 2500     |      | V/µs     |
|                 |                                               | 0.000                                                 | V <sub>O</sub> = 0.5-V step                                 |     | 0.7      |      |          |
|                 | Rise and fall time                            | G = +8 V/V                                            | V <sub>O</sub> = 2-V step                                   |     | 0.8      |      | ns       |
|                 | Settling time to 0.5%                         | V <sub>O</sub> = 2-V step. G                          | G = +8 V/V                                                  |     | 10       |      | ns       |
|                 |                                               | 6 40 M                                                | $V_0$ = 2 $V_{PP}$ , $R_L$ = 100 Ω                          |     | -69      |      |          |
| HD2             | 2nd-order harmonic distortion                 | f = 10 MHz                                            | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 500 Ω |     | -68      |      | dBc      |
|                 |                                               |                                                       | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω |     | -62      |      |          |
| HD3             | 3rd- order harmonic distortion                | f = 10 MHz                                            | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 500 Ω                      |     | -63      |      | dBc      |
| e <sub>n</sub>  | Input voltage noise                           | f > 1 MHz                                             |                                                             |     | 1.9      |      | nV/√Hz   |
| i <sub>n+</sub> | Noninverting input current noise              | f > 1 MHz                                             |                                                             |     | 14       |      | pA/√Hz   |
| i <sub>n-</sub> | Inverting input current noise                 | f > 1 MHz                                             |                                                             |     | 22       |      | pA/√Hz   |
| DC PEF          | RFORMANCE                                     |                                                       |                                                             |     |          |      |          |
| _               | Open-loop transimpedance gain                 |                                                       |                                                             | 40  | 250      |      |          |
| Z <sub>OL</sub> |                                               | $T_{A} = -40^{\circ}C \text{ to } +80^{\circ}C$       | 85°C                                                        | 36  |          |      | kΩ       |
| .,              |                                               |                                                       |                                                             |     | ±0.3     | ±3   |          |
| V <sub>OS</sub> | Input offset voltage                          | $V_{CM} = V_S/2$                                      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               |     |          | ±4   | mV       |
|                 | Average input offset voltage drift            | V <sub>CM</sub> = V <sub>S</sub> /2, T <sub>A</sub> = | = -40°C to +85°C                                            |     | ±4       | ±15  | µV/°C    |
|                 | N · · · · · · ·                               | N N 10                                                |                                                             |     | 15       | ±40  |          |
|                 | Noninverting input bias current               | $V_{CM} = V_S/2$                                      | $T_A = -40^{\circ}C$ to +85°C                               |     |          | ±50  | μA       |
|                 | Average noninverting input bias current drift | $V_{CM} = V_{S}/2, T_{A} =$                           | = –40°C to +85°C                                            |     | 60       | ±170 | nA/°C    |
|                 |                                               | N - N / 12                                            |                                                             |     | ±5       | ±60  |          |
|                 | Inverting input bias current                  | $V_{CM} = V_S/2$                                      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               |     |          | ±70  | μA       |
|                 | Average inverting input bias current drift    | V <sub>CM</sub> = V <sub>S</sub> /2, T <sub>A</sub> = | = -40°C to +85°C                                            |     | ±16      | ±160 | nA/°C    |
| INPUT           | CHARACTERISTICS                               |                                                       |                                                             |     |          |      |          |
|                 |                                               |                                                       |                                                             | 3.2 | 3.4      |      |          |
|                 | Common-mode input range (positive)            | $T_A = -40^{\circ}C$ to +85°C                         |                                                             | 3.1 |          |      |          |
| CMIR            |                                               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$         |                                                             |     | 1.6      | 1.8  | V        |
|                 | Common-mode input range (negative)            |                                                       |                                                             |     |          | 1.9  |          |
|                 |                                               |                                                       |                                                             | 51  | 65       |      |          |
| CMRR            | Common-mode rejection ratio                   | $V_{CM} = V_S/2$                                      | $T_A = -40^{\circ}C$ to +85°C                               | 50  |          |      | dB       |
|                 | Noninverting input resistance                 |                                                       |                                                             |     | 250    2 |      | kΩ    pł |
|                 | Inverting input resistance                    | Open-loop                                             |                                                             | 21  |          | Ω    |          |

## 5.6 Electrical Characteristics V<sub>S</sub> = 5 V, OPA695ID, OPA695IDBV, OPA695DSG (continued)

|                  | PARAMETER                                       | TE                                     | ST CONDITIONS                                 | MIN  | TYP  | MAX  | UNIT |
|------------------|-------------------------------------------------|----------------------------------------|-----------------------------------------------|------|------|------|------|
| OUTPU            | T CHARACTERISTICS                               |                                        |                                               |      |      |      |      |
|                  |                                                 | Nelsed                                 |                                               | 3.95 | 4.05 |      |      |
| V                | Output voltage swing (most positive)            | No load                                | $T_A = -40^{\circ}C$ to $85^{\circ}C$         | 3.75 |      |      | V    |
| Vo               |                                                 | No load                                |                                               |      | 0.9  | 1.05 | v    |
|                  | Output voltage swing (least positive)           | INO IOAD                               | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |      | 1.25 |      |
|                  | Output ourrent coursing                         |                                        |                                               | 70   | 100  |      |      |
|                  | Output current, sourcing                        | $V_{O} = V_{S}/2$                      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 66   |      |      |      |
| lo               | Output ourrent cipling                          |                                        |                                               |      | -100 | -70  | mA   |
|                  | Output current, sinking                         | $V_0 = V_s/2$                          | T <sub>A</sub> = -40°C to +85°C               |      |      | -60  |      |
| Z <sub>OUT</sub> | Closed-loop output impedance                    | G = +2 V/V, f =                        | 100 kHz                                       |      | 0.02 |      | Ω    |
| POWEF            | RSUPPLY                                         | 1                                      |                                               |      |      |      |      |
|                  |                                                 |                                        |                                               | 10.9 | 13   | 14.4 | A    |
| l <sub>Q</sub>   | Quiescent current                               | $T_A = -40^{\circ}C$ to                | °C to +85°C                                   | 9.1  |      | 17.1 | mA   |
| -PSRR            | Negative power-supply rejection ratio           |                                        |                                               |      | 69   |      | dB   |
| DISABL           | E MODE (DIS LOW)                                |                                        |                                               |      |      |      |      |
|                  |                                                 |                                        |                                               |      | 120  | 160  |      |
|                  | Power-down quiescent current (+V <sub>S</sub> ) | V <sub>DIS</sub> = 0 V                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |      | 180  | μA   |
|                  | Disable time                                    | V <sub>IN</sub> = ±0.25 V <sub>D</sub> | с                                             |      | 5    |      | μs   |
|                  | Enable time                                     | V <sub>IN</sub> = ±0.25 V <sub>D</sub> | с                                             |      | 80   |      | ns   |
|                  | Off isolation                                   | G = +8 V/V, f =                        | 10 MHz                                        |      | 70   |      | dB   |
|                  | Output capacitance in disable                   |                                        |                                               |      | 2.5  |      | pF   |
|                  |                                                 |                                        |                                               |      | 3.1  | 3.5  | M    |
|                  | Enable voltage threshold                        | $T_A = -40^{\circ}C$ to                | +85°C                                         |      |      | 3.7  | V    |
|                  |                                                 |                                        |                                               | 1.7  | 2.4  |      | M    |
|                  | Disable voltage threshold                       | $T_A = -40^{\circ}C$ to                | +85°C                                         | 1.5  |      |      | V    |
|                  | DIO control alla innert biogramme i             |                                        |                                               |      | 95   | 130  |      |
|                  | DIS control pin input bias current              | $T_A = -40^{\circ}C$ to                | +85°C                                         |      |      | 149  | μA   |



# 5.7 Electrical Characteristics $V_S = \pm 5 V$ , OPA695IDGK

at T<sub>A</sub> = +25°C, G = +8 V/V, V<sub>S</sub> =  $\pm$  5 V, R<sub>F</sub> = 402  $\Omega$ , and R<sub>L</sub> = 100  $\Omega$  to V<sub>S</sub> /2 (unless otherwise noted)

|                 | PARAMETER                                     | TES                                                               | ST CONDITIONS                                   | MIN  | TYP       | MAX   | UNIT     |
|-----------------|-----------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------|------|-----------|-------|----------|
| AC PEF          | RFORMANCE                                     |                                                                   |                                                 |      |           |       |          |
|                 |                                               |                                                                   | G = +1 V/V, R <sub>F</sub> = 523Ω               |      | 1700      |       |          |
| SSBW            | Small-signal bandwidth                        |                                                                   | G = +2 V/V, R <sub>F</sub> = 511Ω               |      | 1400      |       | N 41 I   |
|                 |                                               | V <sub>O</sub> = 0.5 V <sub>PP</sub>                              | G = +8 V/V, R <sub>F</sub> = 402Ω               |      | 450       |       | MHz      |
|                 |                                               |                                                                   | G = +16 V/V, R <sub>F</sub> = 249Ω              |      | 350       |       |          |
|                 | Bandwidth for 0.2-dB gain flatness            | G = +2 V/V, V <sub>O</sub> =                                      | = 0.5 V <sub>PP</sub> , R <sub>F</sub> = 511 Ω  |      | 320       |       | MHz      |
|                 | Peaking at a gain of +1V/V                    | R <sub>F</sub> = 523 Ω, V <sub>O</sub>                            | = 0.5 V <sub>PP</sub>                           |      | 4.6       |       | dB       |
| LSBW            | Large-signal bandwidth                        | G = +8 V/V, V <sub>O</sub> =                                      | = 4 V <sub>PP</sub>                             |      | 450       |       | MHz      |
| 0               | Slow roto                                     | V <sub>O</sub> = 4-V step                                         | G =8 V/V                                        |      | 4300      |       |          |
| SR              | Slew rate                                     |                                                                   | G = +8 V/V                                      |      | 2900      |       | V/µs     |
|                 | Disc and fall time                            | C = 10 M/M                                                        | V <sub>O</sub> = 0.5-V step                     |      | 0.8       |       | 2        |
|                 | Rise and fall time                            | G = +8 V/V                                                        | V <sub>O</sub> = 4-V step                       |      | 1         |       | ns       |
|                 |                                               | V <sub>O</sub> = 2-V step, 0.02%                                  |                                                 |      | 16        |       |          |
|                 | Settling time                                 | V <sub>O</sub> = 2-V step, 0.1%                                   |                                                 |      | 10        |       | ns       |
|                 | 2nd-order harmonic distortion                 | f = 10 MHz                                                        | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 100 $\Omega$   |      | -65       |       | 5        |
| HD2             |                                               |                                                                   | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 500 $\Omega$   |      | -78       |       | dBc      |
|                 |                                               |                                                                   | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 100 $\Omega$   |      | -86       |       | 5        |
| HD3             | 3rd-order harmonic distortion                 | f = 10 MHz                                                        | $V_{O}$ = 2 $V_{PP}$ , $R_{L}$ = 500 $\Omega$   |      | -86       |       | dBc      |
| e <sub>n</sub>  | Input voltage noise                           | f > 1 MHz                                                         |                                                 |      | 1.8       |       | nV/√Hz   |
| i <sub>n+</sub> | Noninverting input current noise              | f > 1 MHz                                                         |                                                 |      | 18        |       | pA/√Hz   |
| i <sub>n-</sub> | Inverting input current noise                 | f > 1 MHz                                                         |                                                 |      | 22        |       | pA/√Hz   |
| DC PEF          | RFORMANCE                                     | 1                                                                 |                                                 |      |           |       |          |
| 7               | Open-loop transimpedance gain                 | V <sub>O</sub> = 0 V                                              |                                                 | 45   | 85        |       | 1.0      |
| Z <sub>OL</sub> |                                               |                                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$   | 41   |           |       | kΩ       |
|                 | Input offset voltage                          | V <sub>CM</sub> = 0 V                                             |                                                 |      | ±0.3      | ±3    |          |
| V <sub>OS</sub> |                                               |                                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$   |      |           | ±4    | mV       |
|                 | Average input offset voltage drift            | V <sub>CM</sub> = 0 V, T <sub>A</sub> =                           |                                                 |      | ±15       | µV/°C |          |
|                 | Noninverting input bias current               |                                                                   |                                                 |      | 13        | ±30   |          |
|                 |                                               | V <sub>CM</sub> = 0 V                                             | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$   |      |           | ±41   | μA       |
|                 | Average noninverting input bias current drift | $V_{CM} = 0 V, T_A = T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |                                                 |      |           | +150  | nA/°C    |
|                 | Inverting input bias current                  | V <sub>CM</sub> = 0 V                                             |                                                 |      | ±20       | ±60   |          |
|                 |                                               |                                                                   | $T_A = -40^{\circ}C$ to $+85^{\circ}C$          |      |           | ±70   | μA       |
|                 | Average inverting input bias current drift    | V <sub>CM</sub> = 0 V, T <sub>A</sub> =                           | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |           | ±160  | nA/°C    |
|                 | CHARACTERISTICS                               |                                                                   |                                                 |      |           |       |          |
|                 | Common-mode input range <sup>(1)</sup>        |                                                                   |                                                 | ±3.1 | ±3.3      |       |          |
| CMIR            |                                               | $T_A = -40^{\circ}C$ to +                                         | 85°C                                            | ±3   |           |       | V        |
| <u></u>         | Common-mode rejection ratio                   | V <sub>CM</sub> = 0 V                                             |                                                 | 51   | 56        |       |          |
| CMRR            |                                               |                                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$   | 50   |           |       | dB       |
|                 | Noninverting input impedance                  |                                                                   |                                                 |      | 30    1.2 |       | kΩ    pF |
| RI              | Inverting input resistance                    | Open-loop                                                         |                                                 |      | 29        |       | Ω        |



# 5.7 Electrical Characteristics $V_S = \pm 5 V$ , OPA695IDGK (continued)

at T<sub>A</sub> = +25°C, G = +8 V/V, V<sub>S</sub> = ± 5 V, R<sub>F</sub> = 402  $\Omega$ , and R<sub>L</sub> = 100  $\Omega$  to V<sub>S</sub>/2 (unless otherwise noted)

|                  | PARAMETER                                       | TE                                      | ST CONDITIONS                                 | MIN  | TYP  | MAX  | UNIT   |  |
|------------------|-------------------------------------------------|-----------------------------------------|-----------------------------------------------|------|------|------|--------|--|
| ουτρυ            | IT CHARACTERISTICS                              |                                         |                                               |      |      |      |        |  |
|                  |                                                 |                                         |                                               | ±4   | ±4.2 |      |        |  |
| Vo               | Output voltage swing                            | No load                                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.9 |      |      |        |  |
|                  |                                                 | R <sub>L</sub> = 100 Ω                  |                                               | ±3.7 | ±3.9 |      | V      |  |
|                  |                                                 |                                         | $T_A = -40^{\circ}C$ to +85°C                 | ±3.6 |      |      |        |  |
|                  | Output current, sourcing                        |                                         |                                               | 90   | 120  |      |        |  |
|                  |                                                 | V <sub>O</sub> = 0 V                    | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 70   |      |      |        |  |
| lo               | Output current, sinking                         |                                         |                                               |      | -120 | -90  | mA     |  |
|                  |                                                 | V <sub>O</sub> = 0 V                    | $T_A = -40^{\circ}C$ to +85°C                 |      |      | -70  |        |  |
| Z <sub>OUT</sub> | Closed-loop output impedance                    | G = +8 V/V, f = 100 kHz                 |                                               |      | 0.04 |      | Ω      |  |
| POWEF            | R SUPPLY                                        | I                                       |                                               |      |      | I    |        |  |
|                  | Quiescent current                               |                                         |                                               | 12.6 | 12.9 | 13.3 |        |  |
| l <sub>Q</sub>   |                                                 | $T_A = -40^{\circ}C$ to $+85^{\circ}C$  |                                               | 11   |      | 14.1 | mA     |  |
|                  |                                                 |                                         |                                               | 51   | 55   |      |        |  |
| -PSRR            | Negative power-supply rejection ratio           | $T_A = -40^{\circ}C$ to +               | +85°C                                         | 48   |      |      | dB     |  |
| DISABL           | LE MODE (DIS LOW)                               | I                                       |                                               |      |      | I    |        |  |
|                  |                                                 |                                         |                                               |      | 100  | 170  |        |  |
|                  | Power-down quiescent current (+V <sub>S</sub> ) | V <sub>DIS</sub> = 0 V                  | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |      | 192  | μA     |  |
|                  | Disable time                                    | V <sub>IN</sub> = ±0.25 V <sub>D0</sub> | <br>C                                         |      | 1    |      | μs     |  |
|                  | Enable time                                     | V <sub>IN</sub> = ±0.25 V <sub>DC</sub> |                                               |      | 25   |      | ns     |  |
|                  | Off Isolation                                   | G = +8 V/V, f = 10 MHz                  |                                               |      | 70   |      | dB     |  |
|                  | Output capacitance in disable                   |                                         |                                               |      | 4    |      | pF     |  |
|                  | Turn-on glitch                                  | G = +2 V/V, R <sub>L</sub>              |                                               | ±100 |      | mV   |        |  |
|                  | Turn-off glitch                                 | G = +2 V/V, R <sub>L</sub>              |                                               | ±20  |      | mV   |        |  |
|                  |                                                 |                                         |                                               |      | 3.3  | 3.5  | ;<br>; |  |
|                  | Enable voltage threshold                        | $T_A = -40^{\circ}C$ to +               | $T_A = -40^{\circ}C$ to +85°C                 |      |      | 3.7  | V      |  |
|                  |                                                 |                                         |                                               | 1.7  | 1.8  |      |        |  |
|                  | Disable voltage threshold                       | $T_A = -40^{\circ}C$ to +               | +85°C                                         | 1.5  |      |      | V      |  |
|                  |                                                 |                                         |                                               |      | 75   | 130  |        |  |
|                  | DIS control pin input bias current              | $T_A = -40^{\circ}C$ to +               | $T_A = -40^{\circ}C$ to $+85^{\circ}C$        |      |      | 145  | μA     |  |

(1) Tested < 3 dB less than minimum specified CMRR at ± CMIR limits.



## 5.8 Electrical Characteristics $V_S = 5 V$ , OPA695IDGK

at T<sub>A</sub> = +25°C, G = +8 V/V, V<sub>S</sub> = 5 V, R<sub>F</sub> = 348  $\Omega$ , and R<sub>L</sub> = 100  $\Omega$  to V<sub>S</sub> /2 (unless otherwise noted)

|                 | PARAMETER                                         | TE                                                | ST CONDITIONS                                               | MIN | TYP        | MAX        | UNIT     |
|-----------------|---------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------|-----|------------|------------|----------|
| AC PEF          | RFORMANCE                                         |                                                   |                                                             |     |            |            |          |
|                 |                                                   |                                                   | G = +1 V/V, R <sub>F</sub> = 511Ω                           |     | 1400       |            |          |
| SSBW            |                                                   |                                                   | G = +2 V/V, R <sub>F</sub> = 487Ω                           |     | 960        |            | N 41 I   |
|                 | Small-signal bandwidth                            | V <sub>O</sub> = 0.5 V <sub>PP</sub>              | G = +8 V/V, R <sub>F</sub> = 348Ω                           |     | 395        |            | MHz      |
|                 |                                                   |                                                   | G = +16 V/V, R <sub>F</sub> = 162Ω                          |     | 235        |            |          |
|                 | Bandwidth for 0.2-dB gain flatness                | G = +2, V <sub>O</sub> = 0.                       | .5 V <sub>PP</sub> , R <sub>F</sub> = 487 Ω                 |     | 230        |            | MHz      |
|                 | Peaking at a gain of +1 V/V                       | R <sub>F</sub> = 511 Ω, V <sub>O</sub>            | = 0.5 V <sub>PP</sub>                                       |     | 1          | 2          | dB       |
| LSBW            | Large-signal bandwidth                            | G = +8 V/V, V <sub>O</sub>                        | = 2 V <sub>PP</sub>                                         |     | 310        |            | MHz      |
| SR              | Slew rate                                         | G = +8 V/V, V <sub>O</sub>                        | = 2-V step                                                  |     | 1700       |            | V/µs     |
|                 |                                                   | 0                                                 | V <sub>O</sub> = 0.5-V step                                 |     | 1          |            |          |
|                 | Rise and fall time (10% to 90%)                   | G = +8 V/V                                        | V <sub>O</sub> = 2-V step                                   |     | 1          |            | ns       |
|                 |                                                   | To 0.02%, V <sub>O</sub> =                        | 2-V step                                                    |     | 16         |            | ns       |
|                 | Settling time                                     | To 0.1%, V <sub>O</sub> = 2                       | 2-V step                                                    |     | 10         |            | ns       |
|                 |                                                   |                                                   | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω |     | -62        | -58        | 1        |
| HD2             | 2nd-order harmonic distortion                     | f = 10 MHz                                        | $V_0$ = 2 $V_{PP}$ , R <sub>L</sub> = 500 Ω                 |     | -70        | -66        | dBc      |
|                 | ID3 3rd-order harmonic distortion                 |                                                   | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω |     | -66        | -64        |          |
| HD3             |                                                   | f = 10 MHz                                        | $V_0$ = 2 $V_{PP}$ , R <sub>L</sub> = 500 Ω                 |     | -65        | -63        | dBc      |
| e <sub>n</sub>  | Input voltage noise                               | f > 1 MHz                                         |                                                             |     | 1.8        | 2          | nV/√Hz   |
| i <sub>n+</sub> | Noninverting input current noise                  | f > 1 MHz                                         |                                                             |     | 18         | 19         | pA/√Hz   |
| i <sub>n-</sub> | Inverting input current noise                     | f > 1 MHz                                         |                                                             |     | 22         | 24         | pA/√Hz   |
|                 | RFORMANCE                                         |                                                   |                                                             |     |            |            | •        |
|                 | Open-loop transimpedance gain                     |                                                   |                                                             | 40  | 70         |            |          |
| Z <sub>OL</sub> |                                                   | $V_{O} = V_{S}/2$                                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               | 36  |            |            | kΩ       |
|                 | Input offset voltage                              | $V_{CM} = V_S/2$                                  |                                                             |     | ±0.3       | ±3         |          |
|                 |                                                   |                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               |     |            | ±4         | mV       |
|                 | Average input offset voltage drift                | $V_{CM} = V_S/2.T_A$                              | = -40°C to +85°C                                            |     |            | ±15        | µV/°C    |
|                 | · · · · · · · · · · · · · · · · · · ·             |                                                   |                                                             |     | ±5         | ±40        | P        |
|                 | Noninverting input bias current                   | $V_{CM} = V_S/2$                                  | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               |     |            | ±50        | μA       |
|                 | Average noninverting input bias current           | $V_{CM} = V_S/2$ , $T_A = -40^{\circ}$ C to +85°C |                                                             |     |            | ±170       | nA/°C    |
|                 | drift                                             |                                                   |                                                             |     | <u>+</u> 5 | ±60        |          |
|                 | Inverting input bias current                      | $V_{CM} = V_S/2$                                  | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$             |     | ±5         | ±60<br>±70 | μA       |
|                 |                                                   | <u> </u>                                          |                                                             |     |            |            | - 4/80   |
|                 | Average inverting input bias current drift        | $v_{CM} = v_S/2, T_A$                             | = -40°C to +85°C                                            |     |            | ±160       | nA/°C    |
| INPUT           |                                                   |                                                   |                                                             |     |            |            |          |
|                 | Common-mode input range (positive) <sup>(1)</sup> | <b>T</b> 1000 1                                   | 0.500                                                       | 3.2 | 3.3        |            |          |
| CMIR            | Common-mode input range (negative) <sup>(1)</sup> | $T_A = -40^{\circ}C$ to +                         | F85°C                                                       | 3.1 |            |            | V        |
|                 |                                                   |                                                   |                                                             |     | 1.7        | 1.8        |          |
|                 |                                                   | $T_{A} = -40^{\circ}C \text{ to } +$              | +85°C                                                       |     |            | 1.9        |          |
| CMRR            |                                                   | $V_{CM} = V_S/2$                                  |                                                             | 51  | 54         |            | dB       |
|                 |                                                   |                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$               | 50  |            |            |          |
|                 | Noninverting input resistance                     |                                                   |                                                             | 28  | 80    1.2  |            | kΩ    pF |
|                 | Inverting input resistance                        | Open-loop                                         |                                                             |     | 32         |            | Ω        |



# 5.8 Electrical Characteristics V<sub>S</sub> = 5 V, OPA695IDGK (continued)

at T<sub>A</sub> = +25°C, G = +8 V/V, V<sub>S</sub> = 5 V, R<sub>F</sub> = 348  $\Omega$ , and R<sub>L</sub> = 100  $\Omega$  to V<sub>S</sub> /2 (unless otherwise noted)

| PARAMETER                        |                                       | TE                                                        | TEST CONDITIONS                                    |      | TYP  | MAX  | UNIT |  |
|----------------------------------|---------------------------------------|-----------------------------------------------------------|----------------------------------------------------|------|------|------|------|--|
| OUTPU                            | IT CHARACTERISTICS                    | I                                                         |                                                    |      |      |      |      |  |
| .,                               | Output voltage swing (most positive)  | Nalaad                                                    |                                                    | 4.0  | 4.2  |      |      |  |
|                                  |                                       | No load                                                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      | 3.8  |      |      |      |  |
|                                  |                                       | R <sub>L</sub> = 100Ω                                     |                                                    | 3.9  | 4    |      |      |  |
|                                  |                                       |                                                           | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      | 3.7  |      |      | V    |  |
| Vo                               | Output voltage swing (least positive) | No load                                                   |                                                    |      | 0.8  | 1    | v    |  |
|                                  |                                       |                                                           | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      |      |      | 1.2  |      |  |
|                                  |                                       | D = 1000                                                  |                                                    |      | 1    | 1.1  |      |  |
|                                  |                                       | R <sub>L</sub> = 100Ω                                     | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      |      |      | 1.3  |      |  |
|                                  | Output ourrent coursing               | V - V /2                                                  |                                                    | 70   | 90   |      |      |  |
|                                  | Output current, sourcing              | $V_{\rm O} = V_{\rm S}/2$                                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      | 66   |      |      | 4    |  |
| lo                               | Output current, sinking               |                                                           |                                                    |      | -90  | -70  | mA   |  |
|                                  |                                       | $V_{\rm O} = V_{\rm S}/2$                                 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      |      |      | -66  |      |  |
| Z <sub>OUT</sub>                 | Closed-loop output impedance          | G = +2 V/V, f = 100 kHz                                   |                                                    |      | 0.05 |      | Ω    |  |
| POWE                             | R SUPPLY                              |                                                           |                                                    |      |      | I    |      |  |
|                                  |                                       |                                                           |                                                    | 10.9 | 11.4 | 12   |      |  |
| I <sub>Q</sub> Quiescent current |                                       | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$             |                                                    | 9.1  |      | 12.9 | mA   |  |
| -PSRR                            | Negative power-supply rejection ratio |                                                           |                                                    |      | 56   |      | dB   |  |
| DISAB                            | LE MODE (DIS LOW)                     |                                                           |                                                    |      |      |      |      |  |
|                                  | Device device evices and evices at    | - 0.) <i>(</i>                                            |                                                    |      | 95   | 160  | μA   |  |
|                                  | Power-down quiescent current          | $V_{\overline{\text{DIS}}} = 0 V$                         | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$      |      |      | 180  |      |  |
|                                  | Disable time                          | $V_{IN} = \pm 0.25 V_{DC}$                                |                                                    |      | 1    |      | μs   |  |
|                                  | Enable time                           | $V_{IN} = \pm 0.25 V_{DC}$                                |                                                    |      | 25   |      | ns   |  |
|                                  | Off isolation                         | G = +8 V/V, f = 10 MHz                                    |                                                    |      | 70   |      | dB   |  |
|                                  | Output capacitance in disable         |                                                           |                                                    |      | 4    |      | pF   |  |
|                                  | Turn-on glitch                        | G = +2 V/V, R <sub>L</sub> = 150 Ω, V <sub>IN</sub> = 0 V |                                                    |      | ±100 |      | mV   |  |
|                                  | Turn-off glitch                       | G = +2 V/V, R <sub>L</sub> = 150 Ω, V <sub>IN</sub> = 0 V |                                                    |      | ±20  |      | mV   |  |
|                                  |                                       |                                                           |                                                    |      | 3.3  | 3.5  | 5    |  |
|                                  | Enable voltage                        | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$             |                                                    | 3.7  | V    |      |      |  |
|                                  | Disable veltage threaded              |                                                           | 1.7 1.8                                            |      |      | N    |      |  |
|                                  | Disable voltage threshold             | $T_A = -40^{\circ}C$ to                                   | +85°C                                              | 1.5  |      |      | V    |  |
|                                  |                                       |                                                           | 75                                                 |      | 130  |      |      |  |
|                                  | DIS control pin input bias current    | $T_A = -40^{\circ}C$ to                                   | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ 14 |      |      |      | μA   |  |

(1) Tested < 3 dB less than minimum specified CMRR at  $\pm$  CMIR limits.



# 5.9 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDBV, OPA695ID, OPA695DSG





### 5.9 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDBV, OPA695ID, OPA695DSG (continued)





### 5.9 Typical Characteristics: V<sub>S</sub> = ±5 V, OPA695IDBV, OPA695ID, OPA695DSG (continued)





## 5.9 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDBV, OPA695ID, OPA695DSG (continued)





### 5.9 Typical Characteristics: V<sub>S</sub> = ±5 V, OPA695IDBV, OPA695ID, OPA695DSG (continued)





# 5.10 Typical Characteristics: V<sub>S</sub> = 5 V, OPA695IDBV, OPA695ID, OPA695DSG

at G = +8 V/V, R<sub>F</sub> = 348  $\Omega,$  and R<sub>L</sub> = 100  $\Omega$  (unless otherwise noted)





### 5.10 Typical Characteristics: V<sub>S</sub> = 5 V, OPA695IDBV, OPA695ID, OPA695DSG (continued)

at G = +8 V/V,  $R_F$  = 348  $\Omega$ , and  $R_L$  = 100  $\Omega$  (unless otherwise noted)



# 5.11 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDGK

at G = +8 V/V,  $R_F$  = 402  $\Omega$ , and  $R_L$  = 100  $\Omega$  (unless otherwise noted)





### 5.11 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDGK (continued)

at G = +8 V/V, R<sub>F</sub> = 402  $\Omega,$  and R<sub>L</sub> = 100  $\Omega$  (unless otherwise noted)





# 5.11 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDGK (continued)

at G = +8 V/V, R<sub>F</sub> = 402  $\Omega,$  and R<sub>L</sub> = 100  $\Omega$  (unless otherwise noted)





## 5.11 Typical Characteristics: $V_S = \pm 5 V$ , OPA695IDGK (continued)

at G = +8 V/V, R<sub>F</sub> = 402  $\Omega,$  and R<sub>L</sub> = 100  $\Omega$  (unless otherwise noted)





# 5.11 Typical Characteristics: V<sub>S</sub> = ±5 V, OPA695IDGK (continued)

at G = +8 V/V,  $R_F$  = 402  $\Omega$ , and  $R_L$  = 100  $\Omega$  (unless otherwise noted)





## 5.12 Typical Characteristics: V<sub>S</sub> = 5 V, OPA695IDGK

at G = +8 V/V,  $R_F$  = 348  $\Omega$ , and  $R_L$  = 100  $\Omega$  (unless otherwise noted)





# 5.12 Typical Characteristics: V<sub>S</sub> = 5 V, OPA695IDGK (continued)

at G = +8 V/V,  $R_F$  = 348  $\Omega$ , and  $R_L$  = 100  $\Omega$  (unless otherwise noted)





### 6 Detailed Description

### 6.1 Overview

The OPA695 is a high-speed current-feedback amplifier (CFA) designed to operate over a wide supply range of  $\pm 2.5$  V (5 V) to  $\pm 6$  V (12 V) for applications requiring low distortion along with wide-bandwidth and high slew-rate. Common applications for current-feedback operational amplifiers include gain blocks in high-speed data-acquisition systems, coaxial cable drivers, analog-to-digital converter (ADC) drivers, and digital-to-analog converters(DAC) drivers. The OPA695 features a power-down pin that puts the amplifier in low-power standby mode and lowers the quiescent current from 14 mA to 160  $\mu$ A.

### 6.2 Functional Block Diagram



### 6.3 Feature Description

#### 6.3.1 Wideband Current-Feedback Operation

The OPA695 provides a new level of performance in wideband current-feedback operational amplifiers. The nearly constant ac performance over a wide gain range, along with 5000-V/µs slew rate and ultra-low distortion makes this device an excellent choice for high-speed data acquisition gain stages. While optimized at a gain of +8 V/V (12 dB to a matched 50- $\Omega$  load) to give 600-MHz bandwidth, applications from gains of 1 V/V to 40 V/V can be supported. At gains above 20 V/V, the signal bandwidth starts to decrease, but still exceeds 180 MHz up to a gain of 40 V/V (26 dB to a matched 50- $\Omega$  load). Single +5-V supply operation is also supported with similar bandwidths but reduced output power capability.

Figure 6-1 shows the dc-coupled, gain of +8 V/V, dual-power supply circuit used as the basis of the  $\pm$ 5-V specifications and typical characteristic curves. The total effective load is 100  $\Omega \parallel$  458  $\Omega$  = 82  $\Omega$ . The disable control line (DIS) is typically left open for normal amplifier operation. Assert the disable line low to shut off the OPA695. Figure 6-2 shows the dc-coupled, gain of -8 V/V, dual-power supply circuit used as the basis of the inverting typical characteristic curves. Inverting operation offers several performance benefits. There is no common-mode signal across the input stage; therefore, the distortion performance is slightly improved. In addition to the usual power-supply decoupling capacitors to ground, a 0.01-µF capacitor is included between the two power-supply pins. In practical PCB layouts, this optional added capacitor typically improves the 2nd-harmonic distortion performance by 3 dB to 6 dB for bipolar-supply operation.





Figure 6-1. DC-Coupled, G = +8 V/V, Bipolar Supply Specifications and Test Circuit



Figure 6-2. DC-Coupled, G = –8 V/V, Bipolar Supply Specifications and Test Circuit



#### 6.3.2 Input and ESD Protection

The OPA695 is built using a very high-speed, complementary bipolar process. The internal junction breakdown voltages are relatively low for these small geometry devices. These breakdowns are reflected in the *Absolute Maximum Ratings*, where an absolute maximum ±6.5-V supply is reported. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 6-3.

These diodes also provide moderate protection to input overdrive voltages above the supplies. The protection diodes can typically support 10-mA continuous current. Where higher currents are possible (for example, in systems with ±15-V supply parts driving into the OPA695), add current-limiting series resistors into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response.



Figure 6-3. Internal ESD Protection

#### 6.4 Device Functional Modes

The OPA695 has two functional modes: enabled and disabled. While operating on a bipolar supply of  $V_S = \pm 5V$  the first functional mode is accessed by applying a logic 1 (> 3.5 V) to the (DIS) pin. In this mode, the amplifier is fully enabled and draws a supply current of 14mA.

The second functional mode is the disabled state. The disabled state is accessed by applying a logic 0 (< 1.7V) to the  $\overline{\text{DIS}}$  pin. In this mode, the amplifier is fully disabled and draws a current of only 160µA. When disabled, the output and input nodes go to a high-impedance state. When the OPA695 operates in a gain of +1V/V, a very high impedance at the output and exceptional signal isolation occur. When operating at a gain greater than +1V/V, the total feedback network resistance appears as an impedance at the output, but the circuit still shows very high forward and reverse isolation. If configured as an inverting amplifier, the input and output are connected through the feedback network resistance, giving relatively poor input-to-output isolation.



### 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

#### 7.1.1 Operating Suggestions

#### 7.1.1.1 Setting Resistor Values to Optimize Bandwidth

A current-feedback operational amplifier such as the OPA695 holds an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values. Section 5.9 shows this feature. The small-signal bandwidth decreases only slightly with increasing gain. These curves also show that the feedback resistor has been changed for each gain setting. The absolute values of R<sub>F</sub> on the inverting side of the circuit for a current-feedback operational amplifier can be treated as frequency response compensation elements, whereas the ratios of R<sub>F</sub> and R<sub>G</sub> set the signal gain. Figure 7-1 shows the analysis circuit for the OPA695 small-signal frequency response.



#### Figure 7-1. Current-Feedback Transfer Function Analysis Circuit

The key elements of this current feedback operational amplifier model are:

- $\alpha \Rightarrow$  Buffer gain from the noninverting input to the inverting input.
- $R_I \Rightarrow$  Buffer output impedance
- i<sub>ERR</sub> ⇒ Feedback error current signal
- $Z(s) \Rightarrow$  Frequency-dependent, open-loop transimpedance gain from  $i_{ERR}$  to  $V_O$

A current-feedback operational amplifier senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback operational amplifier) and passes this error current on to the output through an internal frequency-dependent transimpedance gain. *Section 5.9* shows this open-loop transimpedance response. This response is analogous to the open-loop voltage gain curve for a voltage-feedback operational amplifier. For additional understanding on the CFA operating theory, see also the training videos at the TI Precision Labs.

The values for  $R_F$  versus gain shown in Figure 7-2 are approximately equal to the values used to generate the typical characteristics and give a good starting point for designs where bandwidth optimization is desired.





Figure 7-2. Recommended Feedback Resistor vs Noise Gain

#### 7.1.1.2 Output Current and Voltage

The OPA695 provides output voltage and current capabilities consistent with driving doubly-terminated  $50-\Omega$  lines. For a  $100-\Omega$  load at a gain of +8 V/V (see Figure 6-1), the total load is the parallel combination of the  $100-\Omega$  load and the 456- $\Omega$  total feedback network impedance. This 82- $\Omega$  load requires no more than 45 mA of output current to support the ±3.7-V minimum output voltage swing specified for  $100-\Omega$  loads. This value is much less than the minimum ±100-mA specifications.

For the specifications described previously, consider voltage and current limits separately. In many applications, the voltage times the current (or V-I product) is more relevant to circuit operation; see also Figure 5-21. The X and Y axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants provide a more detailed view of the OPA695 output drive capabilities. Superimposing resistor load lines onto the plot shows the available output voltage and current for specific loads.

To maintain maximum output-stage linearity, no output short-circuit protection is provided. No short-circuit protection is not normally a problem, as most applications include a series-matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground.

However, shorting the output pin directly to the adjacent positive power supply pin, in most cases, destroys the amplifier. If additional short-circuit protection is required, consider a small series resistor in the power-supply leads. Under heavy output loads, this series resistor reduces the available output voltage swing. A 5- $\Omega$  series resistor in each power-supply lead limits the internal power dissipation to less than 1 W for an output short circuit, while decreasing the available output voltage swing only 0.25 V for up to 50-mA desired load currents. Always place the 0.1- $\mu$ F power supply decoupling capacitors directly on the supply pins after these supply current-limiting resistors.



#### 7.1.1.3 Driving Capacitive Loads

One of the most demanding, and yet very common, load conditions for an operational amplifier is capacitive loading. Often, the capacitive load is the input of an ADC, including additional external capacitance that can be recommended to improve ADC linearity. A high-speed, high-open-loop-gain amplifier like the OPA695 can be susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the open-loop output resistance of the amplifier is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and distortion, the simplest and most effective solution is to isolate the capacitive load ( $C_L$ ) from the feedback loop by inserting a series isolation resistor ( $R_{ISO}$ ) between the amplifier output and the capacitive load. Figure 7-3 shows this configuration. This configuration does not eliminate the pole from the loop response, but shifts the pole and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.



Figure 7-3. Driving a Large Capacitive Load Using an Output Series Isolation Resistor

The *Typical Characteristics* show the recommended  $R_S$  versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA695. Long PCB traces, unmatched cables, and connections to multiple devices can exceed this value. Always consider this effect carefully and add the recommended series resistor as close as possible to the OPA695 output pin (see Section 7.4.1).

#### 7.1.1.4 Distortion Performance

The OPA695 provides good distortion performance into a  $100-\Omega$  load on ±5-V supplies. Compared to other devices, the OPA695 holds lower distortion at higher frequencies (> 20 MHz). Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing on the 2nd-harmonic, increasing the load impedance directly improves distortion; the total load includes the feedback network. In the noninverting configuration (see Figure 6-1), this feedback network load is the sum of  $R_F + R_G$ , while in the inverting configuration, the feedback network load is only  $R_F$ . Also, providing an additional supply decoupling capacitor (0.01 µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion.



#### 7.1.1.5 Noise Performance

The OPA695 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise (22 pA/ $\sqrt{Hz}$ ) is lower than most other current-feedback operational amplifiers, while the input voltage noise (1.8 nV/ $\sqrt{Hz}$ ) is lower than any unity-gain stable, wideband, voltage-feedback operational amplifier. This low-input voltage noise was achieved at the price of a higher noninverting input current noise (18 pA/ $\sqrt{Hz}$ ). As long as the ac source impedance looking out of the noninverting node is less than 50  $\Omega$ , this current noise does not contribute significantly to the total output noise. The operational amplifier input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 7-4 shows the operational amplifier noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/ $\sqrt{Hz}$  or pA/ $\sqrt{Hz}$ .



Figure 7-4. Operational Amplifier Noise Figure Analysis Model

The total output spot-noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 1 shows the general form for the output noise voltage using the terms shown in Figure 7-8.

$$E_{O} = \sqrt{\left(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S}\right)G_{N}^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}G_{N}}$$
(1)

Dividing this expression by the noise gain (NG =  $(1 + R_F/R_G)$ ) gives the equivalent input referred spot-noise voltage at the noninverting input, as shown in Equation 2:

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + (\frac{I_{BI}R_{F}}{NG})^{2} + \frac{4kTR_{F}}{NG}}$$
(2)

Evaluating these two equations for the OPA695 circuit and component values shown in Figure 6-1 gives a total output spot-noise voltage of 18.7 nV/ $\sqrt{Hz}$  and a total equivalent input spot-noise voltage of 2.3 nV/ $\sqrt{Hz}$ . This total input referred spot-noise voltage is higher than the 1.8-nV/ $\sqrt{Hz}$  specification for the operational amplifier voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations (as suggested previously), the total input referred voltage noise given by Equation 2 just approaches the 1.8 nV/ $\sqrt{Hz}$  of the operational amplifier. For example, going to a gain of +20 (using R<sub>F</sub> = 200  $\Omega$ ) gives a total input referred noise of 2.0 nV/ $\sqrt{Hz}$ .

For a more complete discussion of operational amplifier noise calculation, see the *Noise Analysis for High Speed Op Amps* application note, available through www.ti.com.



#### 7.1.1.6 Thermal Analysis

The OPA695 does not require an additional heat sink for most applications. The maximum desired junction temperature sets the maximum allowed internal power dissipation as described in this section. Do not exceed the maximum junction temperature of 150°C.

Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> + P<sub>D</sub> ×  $\theta_{JA}$ . The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power (P<sub>DQ</sub>) and additional power dissipated in the output stage (P<sub>DL</sub>) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the device. P<sub>DL</sub> depends on the required output signal and load. However, for a grounded resistive load, P<sub>DL</sub> is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this condition, P<sub>DL</sub> = V<sub>S</sub> 2 / (4 × R<sub>L</sub>), where R<sub>L</sub> includes feedback network loading.

Note that the power in the output stage and not into the load determines internal power dissipation.

As an absolute worst-case example, compute the maximum  $T_J$  using an OPA695IDBV (SOT23-6 package) in the circuit of Figure 6-1 operating at the maximum specified ambient temperature of +85°C and driving a grounded 100- $\Omega$  load.

$$P_{D} = 10 \text{ V} \times 14.1 \text{ mA} + 52 / (4 \times (100 \Omega \parallel 458 \Omega)) = 217 \text{ mW}$$
(3)
Maximum T<sub>J</sub> = +85°C + (0.22 W × 150°C/W) = 118°C
(4)

This maximum operating junction temperature is much less than most system level targets. Most applications are lower as an absolute worst-case output stage power was assumed in this calculation.

#### 7.1.2 LO Buffer Amplifier

The OPA695 can also be used to buffer the local oscillator (LO) from the mixer. Operating at a voltage gain of +2 V/V, the OPA695 provides excellent load isolation for the LO, with a net gain of 0 dB to the mixer. Applications through a 1.4-GHz LO can be considered, but best operation is for an LO < 1.0 GHz at a gain of +2 V/V. Gain can also be provided by the OPA695 to drive higher power levels into the mixer. Figure 7-5 shows one option for the OPA695 as an LO buffer. The OPA695 can drive multiple output loads; therefore, two identical LO signals can be delivered to the mixers in a diversity receiver by tapping the output off through two series 50- $\Omega$  output resistors. This circuit is set up for a voltage gain of +2 V/V to the output pin for a gain of +1 V/V (0 dB) to the mixers, but can be easily adjusted to deliver higher gains.



#### Figure 7-5. Dual Output LO Buffer



#### 7.1.3 Wideband Cable Driving Applications

The high slew rate and bandwidth of the OPA695 can be used to meet the most demanding cable driving applications.

#### 7.1.3.1 Cable Modem Return Path Driver

The standard cable modem upstream driver is typically required to drive high power over a 5-MHz to 65-MHz bandwidth while delivering < –50-dBc distortion. Highly-integrated solutions (including programmable gain stages) often fall short of this target as a result of high losses from the amplifier output to the line. The higher gain-operating capability of the OPA695 and the very high slew rate provide a low-cost device for delivering this signal with the required spurious-free dynamic range. Figure 7-6 shows one example of using the OPA695 as an upstream driver for a cable modem return path. In this case, the input impedance of the driver is set to 75  $\Omega$  by the gain resistor (R<sub>G</sub>). The required input level from the adjustable gain stage is significantly reduced by the 15.5-dB gain provided by the OPA695. In this example, the physical 75- $\Omega$  output matching resistor, along with the 3-dB loss in the diplexer, attenuate the output swing by 9 dB on the line. In this example, a single +12-V supply id used to achieve the lowest harmonic distortion for the 6-V<sub>PP</sub> output pin voltage through 65 MHz. Measured performance for this example gives a 600-MHz small-signal bandwidth and < –54-dBc distortion through 65 MHz for a 6-V<sub>PP</sub> output pin voltage swing.

An alternative to this circuit that gives even lower distortion is a differential driver using two OPA695 devices driving into an output transformer. The differential driver can be used to either double the available line power or improve distortion by cutting the required output swing in half for each stage. The channel disable required by the MCNS specification must be implemented by using the PGA disable feature. The MCNS disable specification requires that an output impedance match be maintained with the signal channel shut off. The disable feature of the OPA695 is intended principally for power savings and puts the output and inverting input pins into a high-impedance mode, but does not maintain the required output-impedance matching. Turning off the signal at the input of Figure 7-6, while keeping the OPA695 active, maintains the impedance matching while putting very little noise on the line. The line noise in disable for the circuit of Figure 7-6 (with the PGA source turned off, but still presenting a 75- $\Omega$  source impedance) is a very low 4 nV/ $\sqrt{Hz}$  (–157 dBm/Hz) as a result of the low input noise of the OPA695.



Figure 7-6. Cable Modem Upstream Driver

#### 7.1.3.2 Arbitrary Waveform Driver

The OPA695 can be used as the output stage for moderate output power arbitrary waveform driver applications. Driving out through a series  $50-\Omega$  matching resistor into a  $50-\Omega$  matched load allows up to a  $4.0-V_{PP}$  swing at the matched load (15 dBm) when operating the OPA695 on a ±5-V power supply. This level of power is available for gains of either ±8 V/V with a flat response through 100 MHz. When interfacing directly from a complementary current output DAC, consider the circuit of Figure 7-7, modified for the peak output currents of the particular DAC being considered. Where purely ac-coupled output signals are required from a complementary current output

Copyright © 2025 Texas Instruments Incorporated



DAC, consider a push-pull output stage using the circuit of Figure 7-7. The resistor values here have been calculated for a 20-mA peak output current DAC, which produces up to a  $5-V_{PP}$  swing at the matched load (18 dBm). This approach gives higher power at the load, with lower 2nd-harmonic distortion.

For a 20-mA peak output current DAC, the midscale current of 10 mA gives a 2-V dc output common-mode operating voltage, due to the 200- $\Omega$  resistor to ground at the outputs. The total ac impedance at each output is 50  $\Omega$ , giving a ±0.5-V swing around this 2-V common-mode voltage for the DAC. These resistors also act as a current divider, sending 75% of the DAC output current through the feedback resistor (464  $\Omega$ ). The blocking capacitor references the OPA695 output voltage to ground, and turns the unipolar DAC output current into a bipolar swing of 0.75 × 20 mA × 464  $\Omega$  = 7 V<sub>PP</sub> at each amplifier output. Each output is exactly 180° out-of-phase from the other, producing double 7 V<sub>PP</sub> into the matching resistors. To limit the peak output current and improve distortion, the circuit of Figure 7-7 is set up with a 1.4:1 step-down transformer. This reflects the 50- $\Omega$  load to be 100  $\Omega$  at the primary side of the transformer. For the maximum 14-V<sub>PP</sub> swing across the outputs of the two amplifiers, the matching resistors drop this to 7 V<sub>PP</sub> at the input of the transformer, then down to 5-V<sub>PP</sub> maximum at the 50- $\Omega$  load at the output of the transformer. This step-down approach reduces the peak output current to 14 V<sub>P</sub>/(200  $\Omega$ ) = 70 mA.



Figure 7-7. High Power, Wideband AC-Coupled Arbitrary Waveform Driver

#### 7.1.4 Differential I/O Applications

The OPA695 offers very low 3rd-order distortion terms with a dominant 2nd-order distortion for the single amplifier operation. For the lowest distortion, particularly where differential outputs are needed, operating two OPA695 devices in a differential I/O design suppresses these even-order terms, delivering extremely low harmonic distortion through high frequencies and powers. Differential outputs are often preferred for high-performance ADCs, twisted-pair driving, and mixer interfaces. Two basic approaches to differential I/Os are the noninverting or inverting configurations. Because the output is differential, the signal polarity is somewhat meaningless; the noninverting and inverting terminology applies here to where the input is brought into the two OPA695s. Each approach has advantages and disadvantages. Figure 7-8 shows a basic starting point for noninverting differential I/O applications.





#### Figure 7-8. Noninverting Input Differential I/O Amplifier

This approach allows for a source termination impedance independent of the signal gain. For instance, simple differential filters can be included in the signal path directly to the noninverting inputs without interacting with the gain setting. The differential signal gain for the circuit of Figure 7-8 is:

$$A_{\rm D} = 1 + 2 \times R_{\rm F} / R_{\rm G} \tag{5}$$

Because the OPA695 is a current-feedback amplifier, bandwidth is principally controlled with the feedback resistor value: Figure 7-8 shows a typical value of 500  $\Omega$ . However, the differential gain can be adjusted with considerable freedom using just the R<sub>G</sub> resistor. R<sub>G</sub> can be a reactive network providing an isolated shaping to the differential frequency response. AC-coupled applications often include a blocking capacitor in series with R<sub>G</sub>. This blocking capacitor reduces the gain to +1 V/V at low frequency, rising to the A<sub>D</sub> expression shown previously at higher frequencies.

Figure 7-9 shows a differential I/O stage configured as an inverting amplifier. In this case, the gain resistors ( $R_G$ ) become part of the input resistance for the source. This configuration provides a better noise performance than the noninverting configuration, but limits the flexibility in setting the input impedance separately from the gain.



(6)



Figure 7-9. Inverting Input Differential I/O Amplifier

The two noninverting inputs provide an easy common-mode control input, particularly if the source is ac-coupled through either blocking caps or a transformer. In either case, the common-mode input voltages on the two noninverting inputs again have a gain of +1 V/V to the output pins, giving easy common-mode control for single-supply operation. In this configuration, the OPA695 constrains the feedback to the 500- $\Omega$  region for best frequency response. With R<sub>F</sub> fixed, the input resistors can be adjusted to the desired gain, but also change the input impedance. The high-frequency common-mode gain for this circuit from input to output is the same as for the signal gain. Again, if the source includes an undesired common-mode signal, the signal can be rejected at the input using blocking caps (for low-frequency and dc common-mode) or a transformer coupling. The differential signal gain in the circuit of Figure 7-9 is:

$$A_D = R_F / R_G$$

Using this configuration suppresses the 2nd-harmonics, leaving only 3rd-harmonic terms as the limit to output SFDR. The higher slew rate of the inverting configuration also extends the full-power bandwidth and the range of low intermodulation distortion over the performance bandwidth available from the circuit of Figure 7-8.

#### 7.2 Typical Application



Figure 7-10. IF Amplifier Driving SAW Filter



#### 7.2.1 Design Requirements

#### 7.2.1.1 Saw Filter Buffer

One common requirement in an IF strip is to buffer the output of a mixer with enough gain to recover the insertion loss of a narrow-band SAW filter. Figure 7-10 shows one possible configuration driving a SAW filter. Figure 7-11 shows the intercept at the 50- $\Omega$  load. Operating in the inverting mode at a voltage gain of -8 V/V, this circuit provides a 50- $\Omega$  input match using the gain set resistor, has the feedback optimized for maximum bandwidth (700 MHz in this case), and drives through a 50- $\Omega$  output resistor into the matching network at the input of the SAW filter. If the SAW filter gives a 12-dB insertion loss, a net gain of 0 dB to the 50- $\Omega$  load at the output of the SAW (which can be the input impedance of the next IF amplifier or mixer) is delivered in the pass band of the SAW filter. Using the OPA695 in this application isolates the first mixer from the impedance of the SAW filter and provides very low two-tone, 3rd-order spurious levels in the SAW filter bandwidth. Inverting operation gives the broadest bandwidth up to a gain of -12 V/V (15.6 dB). Noninverting operation gives higher bandwidth at gain settings higher than this, but also gives a slight reduction in intercept and noise figure performance.

#### 7.2.2 Detailed Design Procedure

The design procedure begins with calculating the required signal gain and signal swing. After the gain and swing requirements are determined the appropriate amplifier is selected along with the required supply voltage. As a result of the input impedance of 50  $\Omega$ , the gain and the input impedance require a feedback resistor value of 400  $\Omega$ .

In this application, the supply voltage is 12 V and single ended. To provide the proper dc operating point, apply a midsupply voltage to the noninverting input by using a resistive voltage divider composed of two 1% precision 5-k $\Omega$  resistors along with two ceramic bypass capacitors. These components provide an accurate and low ac impedance reference voltage for the noninverting input. The inverting input requires only an ac-coupling capacitor to isolate the 6-V operating voltage from the signal source. In this example, a ceramic 1000-pF capacitor is used.

The circuit in Figure 7-10 shows an output resistor value of 50  $\Omega$ . Adjust this resistor to accommodate the SAW input impedance. Additional L/C components can be required as well; consult the SAW manufacturer's design guidelines for more details.

#### 7.2.3 Application Curve



Figure 7-11. 2-Tone, 3rd-Order Intermodulation Intercept



#### 7.3 Power Supply Recommendations

High-speed amplifiers require low inductance power supply traces and low ESR bypass capacitors. When possible, use both power and ground planes in the printed circuit board design, and keep the power plane adjacent to the ground plane in the board stackup. Center the power-supply voltage on the desired amplifier output voltage, so for ground-referenced output signals, split supplies are required. Use a power-supply voltage from 5 V to 12 V.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

Achieving optimized performance with a high-frequency amplifier like the OPA695 requires careful attention to board layout parasitics and external component types. Recommendations to optimize performance include:

- Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, parasitic capacitance can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance, open a window around the signal I/O pins in all of the ground and power planes. Otherwise, keep the ground and power planes unbroken elsewhere on the board.
- Minimize the distance (< 0.25") from the power supply pins to high frequency 0.1- $\mu$ F decoupling capacitors. At the device pins, ensure that the ground and power plane layout are not in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Always decouple the power-supply connections with these capacitors. An optional supply-decoupling capacitor across the two power supplies (for bipolar operation) improves 2nd-harmonic distortion performance. Use larger (2.2  $\mu$ F to 6.8  $\mu$ F) decoupling capacitors, effective at a lower frequency on the main supply pins. These decoupling capacitors can be placed somewhat farther from the device, and can be shared among several devices in the same area of the PCB.
- Careful selection and placement of external components preserves the high-frequency performance of the OPA695. Use low-reactance-type resistors. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good highfrequency performance. Keep the leads and PCB trace length as short as possible. Never use wirewoundtype resistors in a high frequency application. The output pin and inverting input pin are the most sensitive to parasitic capacitance; therefore, always position the feedback and series output resistor, if any, as close as possible to the output pin. Place other network components, such as noninverting input termination resistors, close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value. Increasing the value reduces the bandwidth, while decreasing the value gives a more peaked frequency response. The 402- $\Omega$  feedback resistor (used in the typical performance specifications at a gain of +8 on ±5-V supplies) is a good starting point for design. Note that a 523- $\Omega$  feedback resistor, rather than a direct short, is required for the unity gain follower application. A current-feedback operational amplifier requires a feedback resistor, even in the unity gain follower configuration, to control stability.
- Connections to other wideband devices on the board can be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Use relatively wide traces (50 mils to 100 mils), preferably with ground and power planes opened up around these traces. Estimate the total capacitive load and set the series isolation resistance from the isolation resistance versus capacitive load characteristics. If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50-Ω environment is usually not necessary on board. In fact, a higher impedance environment improves distortion (see also the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), use a matching series resistor into the trace from the output of the OPA695. Also use terminating shunt resistor at the input of the destination device. Remember that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; set this total effective impedance to



match the trace impedance. The high output voltage and current capability of the OPA695 allows multiple destination devices to be handled as separate transmission lines, each with series and shunt terminations. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case, and set the series isolation resistance from the isolation resistance versus capacitive load characteristics. This setting does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, some signal attenuation occurs due to the voltage divider formed by the series output into the terminating impedance.

• Socketing a high-speed part like the OPA695 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create a troublesome parasitic network, which makes achieving a smooth, stable frequency response almost impossible. Best results are obtained by soldering the OPA695 directly onto the board.

#### 7.4.2 Layout Example

As detailed in *Section 7.4.1* and illustrated in Figure 7-12, place the input termination resistor, output resistor, and bypass capacitors close to the amplifier. Place power and ground planes under the amplifier, but ensure these planes are removed under the input and output pins, as Figure 7-12 shows.



Figure 7-12. SBOS293 Layout



#### 8 Device and Documentation Support

#### 8.1 Device Support

#### 8.1.1 Design-In Tools

#### 8.1.1.1 Demonstration Fixtures

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA695 in the two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. Table 8-1 shows the summary information for these fixtures.

#### **Table 8-1. Demonstration Boards**

| PRODUCT    | PACKAGE | ORDERING NUMBER | USER'S GUIDE<br>LITERATURE NUMBER |
|------------|---------|-----------------|-----------------------------------|
| OPA695ID   | VSSOP-8 | DEM-OPA-SO-1B   | SBOU026                           |
| OPA691IDBV | SOT23-6 | DEM-OPA-SOT-1B  | SBOU027                           |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA695 product folder.

#### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Absolute Maximum Ratings for Soldering
- Texas Instruments, Current Feedback Op Amp Applications Circuit Guide, Application Note OA--07
- Texas Instruments, Frequent Faux Pas in Applying Wideband Current Feedback Amplifiers, Application Note OA-15
- Texas Instruments, Noise Analysis for Comlinear Amplifiers, Application Note OA-12
- Texas Instruments, Semiconductor and IC Package Thermal Metrics

#### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



### **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision I (October 2024) to Revision J (March 2024) | Page |
|---|------------------------------------------------------------------|------|
| • | Added DSG (WSON, 8) package and associated content               | 1    |

| C | hanges from Revision H (April 2015) to Revision I (October 2024)                                                                                                                              | Page                           |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                | 1                              |
| • | Changed the supply voltage specification from ±6.5 V to 13 V in Absolute Maximum Ratings                                                                                                      | 4                              |
| • | Updated the footnote in Absolute Maximum Ratings to add clarification                                                                                                                         | 4                              |
| • | Added continuous input current specification to Absolute Maximum Ratings                                                                                                                      | 4                              |
| • | Deleted machine model (MM) specification from ESD Ratings                                                                                                                                     | 4                              |
| • | Updated thermal specifications for D and DBV package in Thermal Information                                                                                                                   | 4                              |
| • | Deleted T <sub>A</sub> = 0°C to +70°C specifications from across all <i>Electrical Characteristics</i> Table                                                                                  | <mark>5</mark>                 |
| • | Deleted the minimum, maximum, and over temperature specifications in the <i>Electrical Characteristics: A Performance</i> sections                                                            | C 5                            |
| • | Changed SSBW at G = +1 V/V from 1700 MHz to 1900 MHz in <i>Electrical Characteristics:</i> $V_S$ = ±5 V,                                                                                      |                                |
|   | OPA695D, OPA695DBV Table                                                                                                                                                                      | 5                              |
| • | Changed SSBW at G = +2 V/V from 1400 MHz to 900 MHz in <i>Electrical Characteristics:</i> V <sub>S</sub> = ±5 V,<br>OPA695D, OPA695DBV Table                                                  | 5                              |
| • | Changed typical SSBW at G = +8 V/V from 450 MHz to 600 MHz in <i>Electrical Characteristics:</i> $V_S = \pm 5 V_S$ , OPA695D, OPA695DBV Table                                                 | ;<br><b>5</b>                  |
| • | Changed SSBW at G = +16 V/V from 350 MHz to 500 MHz in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , OPA695D, OPA695DBV Table                                                          | 5                              |
| • | Changed Bandwidth for 0.2-dB gain flatness from 320 MHz to 120 MHz in <i>Electrical Characteristics:</i> V <sub>S</sub> :<br><i>V, OPA695D, OPA695DBV</i> Table                               | = ±5<br><mark>5</mark>         |
| • | Changed typical Peaking at a gain of +1V/V from 4.6 dB to 3.7 dB in <i>Electrical Characteristics:</i> $V_S = \pm 5 \text{ N}$<br>OPA695D, OPA695DBV Table                                    | <i>I</i> , 5                   |
| • | Changed LSBW at G = 8 V/V from 450 MHz to 510 MHz in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , OPA695 OPA695DBV Table.                                                             | 5D,<br>5                       |
| • | Changed typical Slew rate at G = $-8$ V/V from 4300 V/µs to 5000 V/µs in <i>Electrical Characteristics:</i> V <sub>S</sub> = OPA695D, OPA695DBV Table                                         | ±5 V,                          |
| • | Changed typical Slew rate at G = +8 V/V from 4300 V/ $\mu$ s to 5000 V/ $\mu$ s in <i>Electrical Characteristics:</i> V <sub>S</sub> = OPA695D, OPA695DBV Table                               | ±5 V,                          |
| • | Changed Rise and fall time at $V_0$ = 0.5-V Step from 0.8 ns to 0.65 ns in <i>Electrical Characteristics:</i> $V_S$ = ± OPA695D, OPA695DBV Table                                              | ±5 <i>V,</i><br><mark>5</mark> |
| • | Changed Rise and fall time at $V_0$ = 4-V Step from 1 ns to 0.7 ns in <i>Electrical Characteristics:</i> $V_S$ = ±5 V, OPA695D, OPA695DBV Table                                               | 5                              |
| • | Changed Settling time to 0.5% of 10 ns from Settling time to 0.1% of 10 ns in <i>Electrical Characteristics:</i> ±5 V, OPA695D, OPA695DBV Table                                               |                                |
| • | Deleted settling time to 0.02% and 0.1% from <i>Electrical Characteristics Table</i>                                                                                                          | 5                              |
| • | Changed typical 2nd-order Harmonic Distortion at $R_1 = 100 \Omega$ from -65 dBc to -75 dBc in <i>Electrical</i>                                                                              |                                |
|   | Characteristics: V <sub>S</sub> = ±5 V, OPA695D, OPA695DBV Table                                                                                                                              | 5                              |
| • | Changed typical 3rd-order Harmonic Distortion at $R_L = 100 \Omega$ from –86 dBc to –92 dBc in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table   | 5                              |
| • | Changed typical Input voltage noise from 1.8 nV/ $\sqrt{Hz}$ to 2 nV/ $\sqrt{Hz}$ in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$<br>OPA695D, OPA695DBV Table                           | Ι,                             |
| • | Changed typical noninverting input current noise from 18 pA/ $\sqrt{Hz}$ to 14 pA/ $\sqrt{Hz}$ in <i>Electrical Characteristi</i> $V_{S} = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table | ics:<br><mark>5</mark>         |
| • | Deleted differential gain and differential phase specifications from across all Electrical Characteristics                                                                                    | 5                              |

**OPA695** 

| SBOS293J- | DECEMBER 2003 - REVISED MARCH | 2025 |
|-----------|-------------------------------|------|



| • | Changed typical Open-loop transimpedance gain from 85 k $\Omega$ to 300 k $\Omega$ in <i>Electrical Characteristics:</i> $V_S = \pm 5$ <i>V</i> , <i>OPA695D</i> , <i>OPA695DBV</i> Table                       |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed typical Inverting input bias current from $\pm 20 \ \mu$ A to $\pm 5 \ \mu$ A in <i>Electrical Characteristics:</i> $V_S = \pm 5 \ V_S$<br><i>OPA695D, OPA695DBV</i> Table                              |
| • | Added typical specification for Average inverting input bias current drift in <i>Electrical Characteristics:</i> $V_S = \pm 5$<br>V, OPA695D, OPA695DBV Table                                                   |
| • | Changed typical Common-mode input range from $\pm 3.3$ V to $\pm 3.4$ V in <i>Electrical Characteristics:</i> $V_S = \pm 5$ V, OPA695D, OPA695DBV Table                                                         |
| • | Changed typical Common-mode rejection ratio from 56 dB to 65 dB in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table                                                         |
| • | Changed Noninverting input impedance from 280    1.2 (k $\Omega$    pF) to 450    2 (k $\Omega$    pF) in <i>Electrical</i><br><i>Characteristics:</i> V <sub>S</sub> = ±5 V, <i>OPA695D, OPA695DBV</i> Table   |
| • | Changed Inverting input resistance from 29 $\Omega$ to 20 $\Omega$ in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> ,<br><i>OPA695DBV</i> Table                                           |
| • | Changed minimum Output voltage swing at no load from $\pm 4$ V to $\pm 3.95$ V in <i>Electrical Characteristics:</i> $V_S = \pm 5$ V, OPA695D, OPA695DBV Table                                                  |
| • | Changed typical Output voltage swing at no load from $\pm 4.2$ V to $\pm 4.05$ V in <i>Electrical Characteristics:</i> $V_S = \pm 5$ V, OPA695D, OPA695DBV Table                                                |
| • | Changed minimum Output voltage swing at no load, $T_A = -40^{\circ}$ C to +85°C from ±3.9 V to ±3.85 V in <i>Electrical</i><br><i>Characteristics:</i> $V_S = \pm 5$ V, <i>OPA695D, OPA695DBV</i> Table         |
| • | Changed minimum Output voltage swing at $R_L = 100 \Omega$ from ±3.7 V to ±3.65 V in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table                               |
| • | Changed typical Output voltage swing at $R_L = 100 \Omega$ from ±3.9 V to ±3.75 V in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table                               |
| • | Changed minimum Output voltage swing at $R_L = 100 \Omega$ , $T_A = -40^{\circ}C$ to +85°C from ±3.6 V to ±3.55 V in<br>Electrical Characteristics: $V_S = \pm 5 V$ , OPA695D, OPA695DBV Table                  |
| • | Changed typical Output current sourcing from 120 mA to 140 mA in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table                                                           |
| • | Changed typical Output current sourcing from $-120$ mA to $-140$ mA in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , OPA695D, OPA695DBV Table                                                            |
| • | Changed Closed-Loop output impedance from 0.04 $\Omega$ to 0.02 $\Omega$ in <i>Electrical Characteristics:</i> $V_{\rm S}$ = ±5 V, OPA695D, OPA695DBV Table                                                     |
| • | Changed typical Quiescent current from 12.9 mA to 14 mA in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table                                                         |
| • | Changed minimum and maximum Quiescent current from 12.6 mA and 13.3 mA to 11.7 mA and 15.6 mA in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table                           |
| • | Changed minimum and maximum Quiescent current, $T_A = -40^{\circ}$ C to +85°C from 11 mA and 14.1 mA to 10 mA and 18 mA in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table |
| • | Changed typical negative power-supply rejection ratio from 55 dB to 72 dB in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> Table                                       |
| • | Changed minimum Power-down quiescent current from $-170 \ \mu$ A to 200 $\mu$ A in <i>Electrical Characteristics:</i> V <sub>S</sub> = ±5 V, OPA695D, OPA695DBV Table                                           |
| • | Changed typical Power-down quiescent current from $-100 \ \mu$ A to $160 \ \mu$ A in <i>Electrical Characteristics:</i> $V_{\rm S} = \pm 5 \ V$ , <i>OPA695D, OPA695DBV</i> Table                               |
| • | Changed minimum Power-down quiescent current, $T_A = -40^{\circ}C$ to +85°C from -192 µA to 210 µA in <i>Electrical</i><br><i>Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table            |
| • | Changed Disable time from 1 $\mu$ s to 4 $\mu$ s in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i><br>Table                                                             |
| • | Changed Enable time from 25 ns to 80 ns in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i><br>Table                                                                              |
| • | Changed Output capacitance in disable from 4 pF to 2.5 pF in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , <i>OPA695D, OPA695DBV</i> Table                                                               |

TEXAS INSTRUMENTS www.ti.com

| • | Changed typical Enable voltage threshold from 3.3 V to 3 V in <i>Electrical Characteristics:</i> V <sub>S</sub> = ±5 V, OPA695D, OPA695DBV Table                                            |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed typical Disable voltage threshold from 1.8 V to 2.3 V in <i>Electrical Characteristics:</i> $V_S = \pm 5 V$ , OPA695D, OPA695DBV Table                                              |
| • | Changed typical Disable Control pin input bias current from 75 $\mu$ A to 95 $\mu$ A in <i>Electrical Characteristics:</i> V <sub>S</sub> =                                                 |
|   | ±5 V, OPA695D, OPA695DBV Table                                                                                                                                                              |
| • | Updated test level related and current polarity footnote across the <i>Electrical Characteristics</i>                                                                                       |
|   | OPA695DBV                                                                                                                                                                                   |
| • | Changed SSBW at G = 2 V/V from 960 MHz to 700 MHz in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                                            |
| • | Changed typical SSBW at G = 8 V/V from 395 MHz to 500 MHz in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                                    |
| • | Changed typical SSBW at G = 16 V/V from 235 MHz to 410 MHz in <i>Electrical Characteristics:</i> $V_S = 5 V$ , OPA695D, OPA695DBV                                                           |
| • | Changed Bandwidth for 0.2-dB gain flatness from 230 MHz to 110 MHz in <i>Electrical Characteristics:</i> $V_S = 5 V$ , OPA695D, OPA695DBV                                                   |
| • | Changed typical Peaking at a gain of +1V/V from 1 dB to 2.2 dB in <i>Electrical Characteristics:</i> $V_S = 5 V$ ,<br>OPA695D, OPA695DBV                                                    |
| • | Changed LSBW at G = 8 V/V from 310 MHz to 430 MHz in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D,<br>OPA695DBV                                                         |
| • | Changed typical Slew rate at G = +8 V/V from 1700 V/ $\mu$ s to 2500 V/ $\mu$ s in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V,                                                 |
| • | OPA695D, OPA695DBV                                                                                                                                                                          |
|   | OPA695D, OPA695DBV                                                                                                                                                                          |
| • | Changed Rise and fall time at $V_0$ = 2-V step from 1 ns to 0.8 ns in <i>Electrical Characteristics:</i> $V_S$ = 5 V, OPA695D, OPA695DBV                                                    |
| • | Changed Settling time to 0.5% of 10 ns from Settling time to 0.1% of 10 ns in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                   |
| • | Changed typical 2nd-order harmonic distortion at $R_L$ = 100 $\Omega$ to –69 dBc from –62 dBc in <i>Electrical</i>                                                                          |
|   | Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                                                                                                                                           |
| • | Changed typical 2nd-order harmonic distortion at $R_L = 500 \Omega$ to -68 dBc from -70 dBc in <i>Electrical</i><br>Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                       |
| • | Changed typical 3rd-order harmonic distortion at $R_L = 100 \Omega$ to -62 dBc from -66 dBc in <i>Electrical</i><br><i>Characteristics:</i> $V_S = 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> |
| • | Changed typical 3rd -order harmonic distortion at $R_L = 500 \Omega$ to -63 dBc from -65 dBc in <i>Electrical</i><br>Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                      |
| • | Changed typical Input voltage noise from 1.8 nV/ $\sqrt{Hz}$ to 1.9 nV/ $\sqrt{Hz}$ in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                          |
| • | Changed typical Noninverting input current noise from 18 pA/ $\sqrt{Hz}$ to 14 pA/ $\sqrt{Hz}$ in <i>Electrical Characteristics:</i><br>V <sub>S</sub> = 5 V, OPA695D, OPA695DBV            |
| • | Changed typical Open-loop transimpedance gain from 70 k $\Omega$ to 250 k $\Omega$ in <i>Electrical Characteristics:</i> $V_S = 5 V$ , OPA695D, OPA695DBV                                   |
| • | Changed typical Noninverting input bias current from $\pm 5 \ \mu$ A to $\pm 15 \ \mu$ A in <i>Electrical Characteristics:</i> $V_S = 5 \ V$ , OPA695D, OPA695DBV                           |
| • | Changed typical Common-mode input range (positive) from 3.3 V to 3.4 V in <i>Electrical Characteristics:</i> $V_S = 5$                                                                      |
| _ | V, OPA695D, OPA695DBV                                                                                                                                                                       |
| • | Changed typical Common-mode input range (negative) from 1.7 V to 1.6 V in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                       |
| • | Changed typical Common-mode rejection ratio from 54 dB to 65 dB in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                              |
| • | Changed Noninverting input impedance from 280    1.2 (k $\Omega$    pF) to 250    2 (k $\Omega$    pF) in <i>Electrical</i><br>Characteristics: V <sub>S</sub> = 5 V, OPA695D, OPA695DBV    |

**OPA695** 

SBOS293J - DECEMBER 2003 - REVISED MARCH 2025



| • | Changed Inverting input resistance from 32 $\Omega$ to 21 $\Omega$ in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                                     |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed typical Output voltage (positive) at no load from 4.2 V to 4.05 V in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                              |
| • | Changed minimum Output voltage swing (positive) at no load from 4 V to 3.95 V in <i>Electrical Characteristics:</i>                                                                                   |
|   | V <sub>S</sub> = 5 V, OPA695D, OPA695DBV7                                                                                                                                                             |
| • | Changed minimum Output voltage swing (positive) at no load, $T_A = -40^{\circ}$ C to +85°C from 3.8 V to 3.75 V in<br>Electrical Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                    |
| • | Changed maximum Output voltage swing (negative) at no load from 1 V to 1.05 V in Electrical                                                                                                           |
|   | Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                                                                                                                                                     |
| • | Changed typical Output voltage swing (negative) at no load from 0.8 V to 0.9 V in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                         |
| • | Changed maximum Output voltage swing (negative) at no load, $T_A = -40^{\circ}$ C to +85°C from 1.2 V to 1.25 V in <i>Electrical Characteristics:</i> $V_S = 5 V$ , <i>OPA695D</i> , <i>OPA695DBV</i> |
| • | Changed typical Output current sourcing from 90 mA to 100 mA in <i>Electrical Characteristics:</i> $V_S = 5 V_c$                                                                                      |
|   | OPA695D, OPA695DBV                                                                                                                                                                                    |
| • | Changed minimum Output current sinking, $T_A = -40^{\circ}$ C to +85°C from -66 mA to -60 mA in <i>Electrical</i>                                                                                     |
|   | Characteristics: $V_S = 5 V$ , OPA695D, OPA695DBV                                                                                                                                                     |
| • | Changed Closed-loop output impedance from 0.05 $\Omega$ to 0.02 $\Omega$ in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V,                                                                  |
|   | OPA695D, OPA695DBV                                                                                                                                                                                    |
| • | Changed maximum Quiescent current from 12 mA to 14.4 mA in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V, OPA695D, OPA695DBV                                                                |
|   | Changed maximum Quiescent current, $T_A = -40^{\circ}$ C to +85°C from 12.9 mA to 17.1 mA in <i>Electrical</i>                                                                                        |
|   | Characteristics: $V_S = 5$ V, OPA695D, OPA695DBV                                                                                                                                                      |
| • | Changed typical Negative power-supply rejection ratio from 51 dB to 69 dB in <i>Electrical Characteristics:</i> $V_S =$                                                                               |
|   | 5 V, OPA695D, OPA695DBV Table                                                                                                                                                                         |
| • | Changed typical Power-down quiescent current from -95 $\mu$ A to 120 $\mu$ A in <i>Electrical Characteristics:</i> V <sub>S</sub> = 5 V,                                                              |
|   | OPA695D, OPA695DBV Table                                                                                                                                                                              |
| • | Changed Disable time from 1 µs to 5 µs in <i>Electrical Characteristics:</i> $V_S = 5 V$ , OPA695D, OPA695DBV7                                                                                        |
| • | Changed Enable time from 25 ns to 80 ns in <i>Electrical Characteristics:</i> $V_S = 5 V$ , OPA695D, OPA695DBV7                                                                                       |
| • | Changed typical Enable voltage threshold from 3.3 V to 3.1 V in <i>Electrical Characteristics:</i> $V_S = 5 V_c$                                                                                      |
|   | OPA695D, OPA695DBV                                                                                                                                                                                    |
| • | Changed typical Disable voltage threshold from 1.8 V to 2.4 V in <i>Electrical Characteristics:</i> $V_{\rm S}$ = 5 V,                                                                                |
|   | OPA695D, OPA695DBV                                                                                                                                                                                    |
| • | Changed typical Disable Control pin input bias current from 75 $\mu$ A to 95 $\mu$ A in <i>Electrical Characteristics:</i> V <sub>S</sub> =                                                           |
|   | 5 V, OPA695D, OPA695DBV Table                                                                                                                                                                         |
| • | Deleted Composite Video dG/dφ plot from <i>Typical Characteristics</i> : V <sub>S</sub> = ±5 V, OPA695IDGK20                                                                                          |
| • | Deleted the differential operation plots from <i>Typical Characteristics</i> : $V_S = \pm 5 V$ , OPA695IDGK and differential                                                                          |
|   | small signal parameter measurement information section                                                                                                                                                |
| • | Deleted RF Specifications and Applications, Input Return Loss (S11), Output Return Loss (S22), Forward                                                                                                |
|   | Gain (S21), Reverse Isolation and Limits to Dynamic Range from Feature Description                                                                                                                    |
| • | Deleted SAW Filter Buffer and RGB Video Line Driver sections from Application Information                                                                                                             |

#### Changes from Revision G (April 2009) to Revision H (April 2015)

Page



| С | Changes from Revision F (July 2006) to Revision G (April 2009)                                                                                                  |   |  |  |  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| • | Added DGK (MSOP-8) package to <i>Package Ordering Information</i> table and to Thermal Resistance specification in the <i>Electrical Characteristics</i> tables | 1 |  |  |  |

| С | hanges from Revision E (March 2006) to Revision F (July 2006)             | Page |
|---|---------------------------------------------------------------------------|------|
| • | Changed Storage Temperature Range from −40°C to +125°C to −65°C to +125°C | 4    |

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                      |                  |                       |                    | (4)                           | (5)                        |              |                     |
| OPA695DSGR            | Active        | Production           | WSON (DSG)   8   | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | O695                |
| OPA695DSGR.B          | Active        | Production           | WSON (DSG)   8   | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | O695                |
| OPA695ID              | Obsolete      | Production           | SOIC (D)   8     | -                     | -                  | Call TI                       | Call TI                    | -40 to 85    | OPA<br>695          |
| OPA695IDBVR           | Active        | Production           | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | A71L                |
| OPA695IDBVR.B         | Active        | Production           | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | A71L                |
| OPA695IDBVT           | Obsolete      | Production           | SOT-23 (DBV)   6 |                       | -                  | Call TI                       | Call TI                    | -40 to 85    | A71L                |
| OPA695IDGKR           | Active        | Production           | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes                | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 85    | 695                 |
| OPA695IDGKR.A         | Active        | Production           | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes                | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 85    | 695                 |
| OPA695IDGKT           | Active        | Production           | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes                | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 85    | 695                 |
| OPA695IDGKT.A         | Active        | Production           | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes                | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 85    | 695                 |
| OPA695IDR             | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA<br>695          |
| OPA695IDR.B           | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA<br>695          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com

### PACKAGE OPTION ADDENDUM

23-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA695DSGR  | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| OPA695IDBVR | SOT-23          | DBV                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA695IDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA695IDGKT | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA695IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

24-Jul-2025



| *All | dimensions are | nominal |
|------|----------------|---------|
|------|----------------|---------|

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA695DSGR  | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| OPA695IDBVR | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| OPA695IDGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA695IDGKT | VSSOP        | DGK             | 8    | 250  | 213.0       | 191.0      | 35.0        |
| OPA695IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

## D0008A



### **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### D0008A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DBV0006A**



### **PACKAGE OUTLINE**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



### **DBV0006A**

## **EXAMPLE BOARD LAYOUT**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### **DBV0006A**

## **EXAMPLE STENCIL DESIGN**

### SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## DSG 8

2 x 2, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## DSG0008A



### **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### DSG0008A

## **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### DSG0008A

## **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **DGK0008A**



### **PACKAGE OUTLINE**

### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



### DGK0008A

## **EXAMPLE BOARD LAYOUT**

### <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated