

SGLS363A-JUNE 2006-REVISED OCTOBER 2006

# 1.8-V, 7-MHz, 90-dB CMRR, SINGLE-SUPPLY, RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER

### FEATURES

- Qualified for Automotive Applications
- 1.8-V Operation
- Bandwidth: 7 MHz
- CMRR: 90 dB (Typ)
- Slew Rate: 5 V/µs
- Low Offset: 500 μV (Max)
- Quiescent Current: 750 μA/Channel (Max)
- Shutdown Mode: <1 μA/Channel

#### **APPLICATIONS**

- Signal Conditioning
- Data Acquisition
- Process Control
- Active Filters
- Test Equipment





#### DESCRIPTION

The OPA2364 and OPA4364 are high-performance CMOS operational amplifiers optimized for low-voltage single-supply operation. These miniature low-cost amplifiers are designed to operate on single supplies from 1.8 V ( $\pm$ 0.9 V) to 5.5 V ( $\pm$ 2.75 V). Applications include sensor amplification and signal conditioning in battery-powered systems.

The OPAx364 family offers excellent CMRR without the crossover associated with traditional complimentary input stages. This results in excellent performance for driving analog-to-digital (A/D) converters without degradation of differential linearity and total harmonic distortion (THD). The input common-mode range includes both the negative and positive supplies. The output voltage swing is within 10 mV of the rails.

The dual version is available in an SO-8 package and the quad package is available in an SO-14 package. All versions are specified for operation from –40°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SGLS363A-JUNE 2006-REVISED OCTOBER 2006

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|     | 20  |
|-----|-----|
| 100 | mo  |
|     | spe |
|     |     |

#### **ORDERING INFORMATION**

| PRODUCT       | PACKAGE<br>LEAD | PACKAGE<br>DESIGNATOR | T <sub>A</sub> | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------------|-----------------|-----------------------|----------------|--------------------|--------------------|------------------------------|
| OPA2364AQDRQ1 | SO-8            | D                     | –40°C to 125°C | OP2364             | OPA2364AQDRQ1      | Tape and reel, 2500          |
| OPA4364AQDRQ1 | SO-14           | D                     | –40°C to 125°C | OPA4364AQ          | OPA4364AQDRQ1      | Tape and reel, 2500          |

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                     |                              | MIN       | MAX        | UNIT |
|------------------|-------------------------------------|------------------------------|-----------|------------|------|
|                  | Supply voltage                      |                              |           | 5.5        | V    |
|                  | Cignal input terminale              | Voltage range <sup>(2)</sup> | -0.5      | (V+) + 0.5 | V    |
|                  | Signal input terminals              | Current <sup>(2)</sup>       |           | ±10        | mA   |
|                  | Enable input range                  |                              | (V–) –0.5 | 5.5        | V    |
|                  | Output short circuit <sup>(3)</sup> |                              |           | Continuous |      |
|                  | Operating temperature range         |                              | -40       | 150        | °C   |
| T <sub>stg</sub> | Storage temperature range           |                              | -65       | 150        | °C   |
| TJ               | Junction temperature                |                              |           | 150        | °C   |
|                  | Lead temperature (soldering, 10 s)  |                              |           | 300        | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) Input terminals are diode clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

(3) Short circuit to ground one amplifier per package

## ELECTRICAL CHARACTERISTICS: $V_s = 1.8 V$ to 5.5 V

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $125^{\circ}C$ ,  $T_A = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$ , and  $V_{OUT} = V_S/2$ ,  $V_{CM} = V_S/2$  (unless otherwise noted)

|                      | PARAMET                     | ſER                                                                    | TEST CO                                                                              | ONDITIONS                          | MIN        | TYP         | MAX        | UNIT            |
|----------------------|-----------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------|------------|-------------|------------|-----------------|
| Offset Vo            | oltage                      |                                                                        | 1                                                                                    |                                    | 1          |             |            |                 |
| V <sub>OS</sub>      | Input offset voltag         | je                                                                     | $V_{S} = 5 V$                                                                        |                                    |            | 1           | 3          | mV              |
| dV <sub>OS</sub> /dT | Drift                       |                                                                        |                                                                                      |                                    |            | 3           |            | μ <b>ν/</b> °C  |
| PSRR                 | Power-supply re             | jection ratio                                                          | V <sub>S</sub> = 1.8 V to 5.5 V                                                      | V, V <sub>CM</sub> = 0             |            | 80          | 330        | μ <b>V/V</b>    |
|                      | Channel separation          | on, dc                                                                 |                                                                                      |                                    |            | 1           |            | μV/V            |
| Input Bia            | as Current                  |                                                                        |                                                                                      |                                    | <u>г</u>   |             |            |                 |
| I <sub>B</sub>       | Input bias current          | t                                                                      |                                                                                      |                                    |            | ±1          | ±10        | pА              |
| •В                   | input blac canon            |                                                                        | Over temperature                                                                     | 9                                  | See Typica | al Characte | eristics   |                 |
| l <sub>os</sub>      | Input offset currer         | nt                                                                     |                                                                                      |                                    |            | ±1          | ±10        | pА              |
| Noise                |                             |                                                                        |                                                                                      |                                    |            |             |            |                 |
| ۵                    | Input voltage noise         |                                                                        | f = 0.1 Hz to 10 Hz                                                                  | Z                                  |            | 10          |            | $\mu V_{P-P}$   |
| e <sub>n</sub>       | Input voltage nois          | se density                                                             | f = 10 kHz                                                                           |                                    |            | 17          |            | nV/√Hz          |
| i <sub>n</sub>       | Input current nois          | e density                                                              | f = 10 kHz                                                                           |                                    |            | 0.6         |            | fA/√Hz          |
| Input Vo             | Itage Range                 |                                                                        | 1                                                                                    |                                    | 1          |             |            |                 |
| V <sub>CM</sub>      | Common-mode v               |                                                                        |                                                                                      |                                    | (V–) – 0.1 |             | (V+) + 0.1 | V               |
| CMRR                 | Common-mode rejection ratio |                                                                        | $(V-) - 0.1 V < V_{CN}$                                                              | ₄ < (V+) + 0.1 V                   | 74         | 90          |            | dB              |
| Input Ca             | pacitance                   |                                                                        |                                                                                      |                                    |            |             |            |                 |
|                      | Differential                |                                                                        |                                                                                      |                                    |            | 2           |            | pF              |
|                      | Common mode                 |                                                                        |                                                                                      |                                    | 3          |             |            | pF              |
| Open-Lo              | op Gain                     |                                                                        |                                                                                      |                                    |            |             |            |                 |
|                      |                             |                                                                        | $R_L = 10 k\Omega$ ,<br>100 mV < V <sub>O</sub> < (V+) – 100 mV                      |                                    | 94         | 100         |            | dB              |
| A <sub>OL</sub>      | Open-loop voltage           | Open-loop voltage gain                                                 |                                                                                      | OPA4364A                           |            |             |            | ļ               |
|                      |                             |                                                                        | Over temperature<br>V <sub>S</sub> = 1.8 V to 5.5 V                                  | 86                                 |            |             | dB         |                 |
| Frequence            | cy Response                 |                                                                        |                                                                                      |                                    |            |             |            |                 |
| GBW                  | Gain bandwidth p            | product                                                                | C <sub>L</sub> = 100 pF                                                              |                                    |            | 7           |            | MHz             |
| SR                   | Slew rate                   |                                                                        | C <sub>L</sub> = 100 pF, G = 7                                                       | 5                                  |            |             | V/µs       |                 |
|                      |                             | 0.1%                                                                   | $C_{L} = 100 \text{ pF}, V_{S} =$                                                    | 5 V, 4-V step, G = 1               |            | 1           |            | μs              |
| t <sub>s</sub>       | Settling time               | e 0.01% C <sub>L</sub> = 100 pF, V <sub>S</sub> = 5 V, 4-V step, G = 1 |                                                                                      |                                    | 1.5        |             | μs         |                 |
|                      | Overload recover            | y time                                                                 | $C_L = 100 \text{ pF}, \text{ V}_{IN} \times$                                        | 0.8                                |            |             | μs         |                 |
| THD+N                | Total harmonic di           | stortion + noise                                                       | $C_{L} = 100 \text{ pF}, V_{S} = 5 \text{ V}, \text{ G} = 1,$<br>f = 20 Hz to 20 kHz |                                    |            | 0.002%      |            |                 |
| Output               |                             |                                                                        |                                                                                      |                                    |            |             |            |                 |
|                      |                             | From rail                                                              | $R_L = 10 \ k\Omega$                                                                 |                                    | 10         | 20          | mV         |                 |
|                      | Voltage output swing        | Over temperature                                                       | $R_L = 10 \ k\Omega$                                                                 | V <sub>oL</sub><br>V <sub>oH</sub> |            |             | 20<br>40   | mV              |
| I <sub>SC</sub>      | Short-circuit curre         | ent                                                                    |                                                                                      | • UH                               | See Typica | al Characte |            |                 |
| CLOAD                | 50                          |                                                                        |                                                                                      |                                    | See Typica |             |            |                 |
| Power Si             | •                           |                                                                        |                                                                                      |                                    |            |             |            |                 |
| V <sub>S</sub>       | Specified voltage           |                                                                        |                                                                                      |                                    | 1.8        |             | 5.5        | V               |
| *5                   | Operating voltage           |                                                                        |                                                                                      |                                    | -          | .8 to 5.5   | 5.5        | V               |
|                      | Operating volidge           | ,                                                                      | V <sub>S</sub> = 1.8 V                                                               |                                    | 1.         | 650         | 750        | ν<br>μ <b>Α</b> |
|                      | <b>.</b>                    |                                                                        |                                                                                      |                                    |            |             |            | uΑ              |
| lq                   | Quiescont ourro             | nt (per amplifier)                                                     | $V_{\rm S} = 1.6 V$<br>$V_{\rm S} = 3.6 V$                                           |                                    |            | 850         | 1000       | μ <b>Α</b>      |

## ELECTRICAL CHARACTERISTICS: $V_s = 1.8 V$ to 5.5 V (continued)

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $125^{\circ}C$ ,  $T_A = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$ , and  $V_{OUT} = V_S/2$ ,  $V_{CM} = V_S/2$  (unless otherwise noted)

|                            | PARAMETER       |      | PARAMETER TEST CONDITIONS |     |     |      | UNIT |
|----------------------------|-----------------|------|---------------------------|-----|-----|------|------|
| Tempe                      | erature Range   |      |                           |     |     |      |      |
|                            | Specified range | 9    |                           | -40 |     | 125  | °C   |
|                            | Storage range   |      |                           | -65 |     | 150  | °C   |
| 0                          | Thermal         | SO-8 |                           |     | 150 |      | 0000 |
| θ <sub>JA</sub> resistance | SO-14           |      |                           | 100 |     | °C/W |      |

SGLS363A-JUNE 2006-REVISED OCTOBER 2006



#### **TYPICAL CHARACTERISTICS**

At  $T_{CASE}$  = 25°C,  $R_L$  = 10 k $\Omega$ , and connected to  $V_S/2$ ,  $V_{OUT}$  =  $V_S/2$ ,  $V_{CM}$  =  $V_S/2$  (unless otherwise noted)



Figure 4.

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_{CASE} = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$ , and connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$ ,  $V_{CM} = V_S/2$  (unless otherwise noted)



Figure 7.

Figure 8.

SGLS363A-JUNE 2006-REVISED OCTOBER 2006

## **TYPICAL CHARACTERISTICS (continued)**

At  $T_{CASE}$  = 25°C,  $R_L$  = 10 k $\Omega$ , and connected to  $V_S/2$ ,  $V_{OUT}$  =  $V_S/2$ ,  $V_{CM}$  =  $V_S/2$  (unless otherwise noted)

TEXAS TRUMENTS www.ti.com





#### TYPICAL CHARACTERISTICS (continued)

At  $T_{CASE} = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$ , and connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$ ,  $V_{CM} = V_S/2$  (unless otherwise noted)



SGLS363A-JUNE 2006-REVISED OCTOBER 2006

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_{CASE}$  = 25°C,  $R_L$  = 10 k $\Omega$ , and connected to  $V_S/2$ ,  $V_{OUT}$  =  $V_S/2$ ,  $V_{CM}$  =  $V_S/2$  (unless otherwise noted)

ţi;

TEXAS TRUMENTS www.ti.com





#### **APPLICATION INFORMATION**

The OPAx364 series op amps are rail-to-rail operational amplifiers with excellent CMRR, low noise, low offset, and wide bandwidth on supply voltages as low as  $\pm 0.9$  V. This family does not exhibit phase reversal and is unity-gain stable. Specified over the industrial temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C, the OPAx364 family offers precision performance for a wide range of applications.

#### Rail-to-Rail Input

The OPAx364 features excellent rail-to-rail operation, with supply voltages as low as  $\pm 0.9$  V. The input commonmode voltage range of the OPAx364 family extends 100 mV beyond supply rails. The unique input topology of the OPAx364 eliminates the input offset transition region typical of most rail-to-rail complimentary stage operational amplifiers, allowing the OPAx364 to provide superior common-mode performance over the entire common-mode input range (see Figure 20). This feature prevents degradation of the differential linearity error and THD when driving A/D converters. A simplified schematic of the OPAx364 is shown in Figure 21.



Figure 20. OPAx364 Linear Offset Over Entire Common-Mode Range

TEXAS INSTRUMENTS www.ti.com

SGLS363A-JUNE 2006-REVISED OCTOBER 2006



#### **APPLICATION INFORMATION (continued)**

Figure 21. Simplified Schematic

#### **Operating Voltage**

The OPAx364 series of operational amplifier parameters are fully specified from 1.8 V to 5.5 V. Single 0.1- $\mu$ F bypass capacitors should be placed across supply pins and as close to the part as possible. Supply voltages higher than 5.5 V (absolute maximum) may cause permanent damage to the amplifier. Many specifications apply from -40°C to 125°C. Parameters that vary significantly with operating voltages or temperature are shown in the Typical Characteristics.



#### **APPLICATION INFORMATION (continued)**

#### **Capacitive Load**

The OPAx364 series operational amplifiers can drive a wide range of capacitive loads. However, all operational amplifiers under certain conditions may become unstable. Operational amplifier configuration, gain, and load value are just a few of the factors to consider when determining stability. An operational amplifier in unity-gain configuration is the most susceptible to the effects of capacitive load. The capacitive load reacts with the output resistance of the operational amplifier to create a pole in the small-signal response, which degrades the phase margin.

In unity gain, the OPAx364 series operational amplifiers perform well with a pure capacitive load up to approximately 1000 pF. The equivalent series resistance (ESR) of the loading capacitor may be sufficient to allow the OPAx364 to directly drive large capacitive loads (>1  $\mu$ F). Increasing gain enhances the amplifier's ability to drive more capacitance as shown in Figure 13.

One method of improving capacitive load drive in the unity gain configuration is to insert a 10- $\Omega$  to 20- $\Omega$  resistor in series with the output, as shown in Figure 22. This significantly reduces ringing with large capacitive loads. However, if there is a resistive load in parallel with the capacitive load, it creates a voltage divider introducing a dc error at the output and slightly reduces output swing. This error may be insignificant. For instance, with R<sub>L</sub> = 10 k $\Omega$  and R<sub>S</sub> = 20  $\Omega$ , there is only about a 0.2% error at the output.



Figure 22. Improving Capacitive Load Drive

#### Input and ESD Protection

All OPAx364 pins are static protected with internal ESD protection diodes tied to the supplies. These diodes provide overdrive protection if the current is externally limited to 10 mA, as stated in the absolute maximum ratings and shown in Figure 23.



Figure 23. Input Current Protection

#### Achieving Output Swing to the Operational Amplifier's Negative Rail

Some applications require an accurate output voltage swing from 0 V to a positive full-scale voltage. A good single-supply operational amplifier may be able to swing within a few mV of single supply ground, but as the output is driven toward 0 V, the output stage of the amplifier prevents the output from reaching the negative supply rail of the amplifier.

The output of the OPAx364 can be made to swing to ground, or slightly below, on a single-supply power source. To do so requires use of another resistor and an additional, more-negative power supply than the operational amplifier's negative supply. A pulldown resistor may be connected between the output and the additional negative supply to pull the output down below the value that the output would otherwise achieve as shown in Figure 24.

#### **APPLICATION INFORMATION (continued)**



Figure 24. Swing to Ground

This technique does not work with all operational amplifiers. The output stage of the OPAx364 allows the output voltage to be pulled below that of most operational amplifiers, if approximately 500  $\mu$ A is maintained through the output stage. To calculate the appropriate value load resistor and negative supply, R<sub>L</sub> = -V/500  $\mu$ A. The OPAx364 has been characterized to perform well under the described conditions, maintaining excellent accuracy down to 0 V and as low as -10 mV. Limiting and nonlinearity occurs below -10 mV, with linearity returning as the output is again driven above -10 mV.

#### **Buffered Reference Voltage**

Many single-supply applications require a mid-supply reference voltage. The OPAx364 offer excellent capacitive load drive capability and can be configured to provide a 0.9-V reference voltage (see Figure 25). For appropriate loading considerations, see the Capacitive Load section.



Figure 25. OPAx364 Provides a Stable Reference Voltage

#### **APPLICATION INFORMATION (continued)**

#### Directly Driving the ADS8324 and the MSP430

The OPAx364 series operational amplifiers are optimized for driving medium speed (up to 100 kHz) sampling A/D converters. However, they also offer excellent performance for higher-speed converters. The no crossover input stage of the OPAx364 directly drives A/D converters without degradation of differential linearity and THD. They provide an effective means of buffering the A/D converters input capacitance and resulting charge injection, while providing signal gain. Figure 26 and Figure 27 show the OPAx364 configured to drive the ADS8324 and the 12-bit A/D converter on the MSP430.



Figure 26. OPAx364 Directly Drives the ADS8324



Figure 27. Driving the 12-Bit A/D Converter on the MSP430

#### **Audio Applications**

The OPAx364 family has linear offset voltage over the entire input common-mode range. Combined with low-noise, this feature makes the OPAx364 suitable for audio applications. Single-supply 1.8-V operation allows the OPA2364 to be an optimal candidate for dual stereo-headphone drivers and microphone preamplifiers in portable stereo equipment (see Figure 28).



Figure 28. Microphone Preamplifier



#### **APPLICATION INFORMATION (continued)**

#### **Active Filtering**

Low harmonic distortion and noise specifications plus high gain and slew rate make the OPAx364 optimal candidates for active filtering. Figure 29 shows the implementation of a Sallen-Key, 3-pole, low-pass Bessel filter.



Figure 29. OPAx364 Configured as 3-Pole, 20-kHz, Sallen-Key Filter



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | • • • • • • |          |
|-----------------------|---------------|-------------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|-------------|----------|
|                       |               |                   |                |                       |                    | (4)                           | (5)                        |             |          |
| OPA4364AQDRQ1         | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125  | OPA4364Q |
| OPA4364AQDRQ1.B       | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125  | OPA4364Q |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA4364-Q1 :

Catalog : OPA4364



NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



Texas

www.ti.com

#### **TAPE AND REEL INFORMATION**





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA4364AQDRQ1               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA4364AQDRQ1 | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |

# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated