







### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A - NOVEMBER 2016 - REVISED JANUARY 2017

OPAx316-Q1 10-MHz, Rail-to-Rail Input/Output, Low-Voltage, 1.8-V CMOS Operational Amplifier

#### Features 1

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range
  - **Device HBM ESD Classification Level 3A**
  - Device CDM ESD Classification Level C5
- Unity-Gain Bandwidth: 10 MHz
- Low Io: 400 µA/ch
- Wide Supply Range: 1.8 V to 5.5 V
- Low Noise: 11 nV/VHz at 1 kHz
- Low Input Bias Current: ±5 pA
- Offset Voltage: ±0.5 mV
- Unity-Gain Stable
- Internal RFI-EMI Filter
- Extended Temperature Range: -40°C to +125°C

Single-Pole, Low-Pass Filter

#### 2 Applications

- Automotive Applications:
  - ADAS
  - Body Electronics and Lighting
  - Current Sensing
  - **Battery Management Systems**

 $\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$ 

### 3 Description

The OPAx316-Q1 family of single and dual operational amplifiers represents a new generation of general-purpose, low-power operational amplifiers. Featuring rail-to-rail input and output swings, low quiescent current (400 µA/ch typical) combined with a wide bandwidth of 10 MHz and very-low noise (11 nV/ $\sqrt{\text{Hz}}$  at 1 kHz) makes this family suitable for circuits requiring a good speed and power ratio. The low input bias current supports those operational amplifiers for applications with megaohm source impedances. The low input bias current of the OPAx316-Q1 yields a very-low current noise to make the device attractive for high impedance sensor interfaces.

The robust design of the OPAx316-Q1 provides easeof-use to the circuit designer: a unity-gain stable, integrated RFI and EMI rejection filter, no phase reversal in overdrive condition, and high electrostatic discharge (ESD) protection (4-kV HBM).

These devices are optimized for low-voltage operation as low as 1.8 V (±0.9 V) and up to 5.5 V (±2.75 V). This latest addition of low-voltage CMOS automotive grade operational amplifiers provide a family of wide bandwidth, low noise, and low power that meet the needs of a wide variety of applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| OPA316-Q1   | SOT-23 (5) | 1.60 mm × 2.90 mm |  |  |
| OPA2316-Q1  | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |
| OPA4316-Q1  | TSSOP (14) | 4.40 mm × 5.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Low-Supply Current (400 µA/ch) for 10-MHz Bandwidth



**EXAS** 

NSTRUMENTS

## **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 6         |
|   | 6.2  | ESD Ratings 6                      |
|   | 6.3  | Recommended Operating Conditions 6 |
|   | 6.4  | Thermal Information: OPA316-Q17    |
|   | 6.5  | Thermal Information: OPA2316-Q1 8  |
|   | 6.6  | Thermal Information: OPA4316-Q1 9  |
|   | 6.7  | Electrical Characteristics 10      |
|   | 6.8  | Typical Characteristics 12         |
| 7 | Deta | ailed Description 18               |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram 18        |
|   | 7.3  | Feature Description 18             |
|   |      |                                    |

|    | 7.4  | Device Functional Modes                         | 20 |
|----|------|-------------------------------------------------|----|
| 8  | Арр  | lication and Implementation                     | 21 |
|    | 8.1  | Application Information                         | 21 |
|    | 8.2  | Typical Application                             | 22 |
| 9  | Pow  | er Supply Recommendations                       | 25 |
| 10 | Lay  | out                                             | 26 |
|    |      | Layout Guidelines                               |    |
|    | 10.2 | Layout Example                                  | 26 |
| 11 | Dev  | ice and Documentation Support                   | 27 |
|    | 11.1 | Documentation Support                           | 27 |
|    | 11.2 | Related Links                                   | 27 |
|    | 11.3 | Receiving Notification of Documentation Updates | 27 |
|    | 11.4 | Community Resources                             | 27 |
|    | 11.5 | Trademarks                                      | 27 |
|    | 11.6 | Electrostatic Discharge Caution                 | 27 |
|    | 11.7 | Glossary                                        | 27 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 28 |
|    |      |                                                 |    |

## 4 Revision History

| C | hanges from Original (November 2016) to Revision A                                                                                                                                                           | Page |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed CDM classification reduced from C6                                                                                                                                                                   | 1    |
| • | Deleted OPA2316S-Q1 package and body size information from Device Information table                                                                                                                          | 1    |
| • | Deleted SC70 (5) (OPA316-Q1), DFN (8), MSOP (8), SOIC (8) (OPA2316-Q1), and SOIC (14) packages (OPA4316-Q1) from the <i>Device Information</i> table, <i>Thermal Information</i> tables, and pinout diagrams | 1    |
| • | Deleted OPA2316S-Q1 pin diagram and Pin Functions table in Pin Configurations and Functions section                                                                                                          | 3    |
| • | Deleted D (SOIC) package from OPA4316-Q1 pin diagram in Pin Configurations and Functions section                                                                                                             | 5    |
| • | Changed CDM rating from ±1500 V to ±750 V                                                                                                                                                                    | 6    |
| • | Deleted OPA2316S-Q1 device thermal information in the Thermal Information table                                                                                                                              | 7    |
| • | Added thermal information for OPA4316-Q1 device                                                                                                                                                              | 9    |
| • | Deleted the literature numbers in parentheses from the format of TI document references in the <i>Documentation</i><br>Support section                                                                       | 27   |

2



## 5 Pin Configuration and Functions



**OPA316-Q1 DBV Package** 

#### Pin Functions: OPA316-Q1

| PIN  |     | 1/0 | DESCRIPTION                                              |  |
|------|-----|-----|----------------------------------------------------------|--|
| NAME | NO. | I/O | DESCRIPTION                                              |  |
| –IN  | 4   | I   | Inverting input                                          |  |
| +IN  | 3   | I   | Noninverting input                                       |  |
| V-   | 2   | —   | Negative supply or ground (for single-supply operation). |  |
| V+   | 5   | —   | Positive supply                                          |  |
| OUT  | 1   | 0   | Output                                                   |  |

**OPA316-Q1, OPA2316-Q1, OPA4316-Q1** SBOS841A – NOVEMBER 2016 – REVISED JANUARY 2017



www.ti.com

#### OPA2316-Q1 DGK Package 8-Pin VSSOP Top View



#### Pin Functions: OPA2316-Q1

| PIN   |     | I/O | DESCRIPTION                                              |  |
|-------|-----|-----|----------------------------------------------------------|--|
| NAME  | NO. | 1/0 | DESCRIPTION                                              |  |
| –IN A | 2   | I   | Inverting input, channel A                               |  |
| +IN A | 3   | I   | Noninverting input, channel A                            |  |
| –IN B | 6   | I   | Inverting input, channel B                               |  |
| +IN B | 5   | I   | Noninverting input, channel B                            |  |
| OUT A | 1   | 0   | Output, channel A                                        |  |
| OUT B | 7   | 0   | Output, channel B                                        |  |
| V-    | 4   | —   | Negative supply or ground (for single-supply operation). |  |
| V+    | 8   | —   | Positive supply                                          |  |

Copyright © 2016–2017, Texas Instruments Incorporated



OPA316-Q1, OPA2316-Q1, OPA4316-Q1 SBOS841A – NOVEMBER 2016 – REVISED JANUARY 2017

#### www.ti.com



#### OPA4316-Q1 PW Package 14-Pin TSSOP Top View

#### Pin Functions: OPA4316-Q1

| PIN   |     | 1/0 | DECODIDITION                                            |  |
|-------|-----|-----|---------------------------------------------------------|--|
| NAME  | NO. | I/O | DESCRIPTION                                             |  |
| –IN A | 2   | I   | Inverting input, channel A                              |  |
| +IN A | 3   | I   | Noninverting input, channel A                           |  |
| –IN B | 6   | I   | Inverting input, channel B                              |  |
| +IN B | 5   | I   | Noninverting input, channel B                           |  |
| –IN C | 9   | I   | Inverting input, channel C                              |  |
| +IN C | 10  | I   | Noninverting input, channel C                           |  |
| –IN D | 13  | I   | Inverting input, channel D                              |  |
| +IN D | 12  | I   | Noninverting input, channel D                           |  |
| OUT A | 1   | 0   | Output, channel A                                       |  |
| OUT B | 7   | 0   | Output, channel B                                       |  |
| OUT C | 8   | 0   | Output, channel C                                       |  |
| OUT D | 14  | 0   | Output, channel D                                       |  |
| V–    | 11  | _   | Negative supply or ground (for single-supply operation) |  |
| V+    | 4   | _   | Positive supply                                         |  |

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                    |                                     |              | MIN        | MAX               | UNIT |
|--------------------|-------------------------------------|--------------|------------|-------------------|------|
| Supply voltage     |                                     |              |            | 7                 | V    |
|                    | Valtage <sup>(2)</sup>              | Common-mode  | (V−) − 0.5 | (V+) + 0.5        | V    |
| Signal input pins  | Voltage <sup>(2)</sup>              | Differential |            | (V+) - (V-) + 0.2 | V    |
|                    | Current <sup>(2)</sup>              |              | -10        | 10                | mA   |
| Output short-circu | Output short-circuit <sup>(3)</sup> |              |            | Continuous        |      |
| T <sub>A</sub>     | Operating ter                       | nperature    | -55        | 150               | °C   |
| TJ                 | Junction temp                       | perature     |            | 150               | °C   |
| T <sub>stg</sub>   | Storage temp                        | erature      | -65        | 150               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

### 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
|                    | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                       | MIN | MAX | UNIT |
|---------|-----------------------|-----|-----|------|
| $V_{S}$ | Supply voltage        | 1.8 | 5.5 | V    |
|         | Specified temperature | -40 | 125 | °C   |

6

www.ti.com



### 6.4 Thermal Information: OPA316-Q1

|                       |                                                             | OPA316-Q1    |      |
|-----------------------|-------------------------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | DBV (SOT-23) | UNIT |
|                       |                                                             | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 221.7        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 144.7        | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance <sup>(4)</sup>         | 49.7         | °C/W |
| τιΨ                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 26.1         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter <sup>(6)</sup> | 49           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

TRUMENTS

XAS

### 6.5 Thermal Information: OPA2316-Q1

|                       |                                                             | OPA2316-Q1  |      |
|-----------------------|-------------------------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | DGK (VSSOP) | UNIT |
|                       |                                                             | 8 PINS      |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 186.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 78.8        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 107.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 15.5        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter <sup>(6)</sup> | 106.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

8



### 6.6 Thermal Information: OPA4316-Q1

|                       |                                                             | OPA4316-Q1 |      |
|-----------------------|-------------------------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | PW (TSSOP) | UNIT |
|                       |                                                             | 14 PINS    |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 117.2      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance <sup>(3)</sup>     | 46.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance <sup>(4)</sup>         | 58.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(5)</sup>   | 4.9        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter <sup>(6)</sup> | 58.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance <sup>(7)</sup>  | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

#### 6.7 Electrical Characteristics

 $V_{S}$  (total supply voltage) = (V+) - (V-) = 1.8 V to 5.5 V.

at  $T_A = 25^{\circ}$ C,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S / 2$ ,  $V_{CM} = V_S / 2$ , and  $V_{OUT} = V_S / 2$ , unless otherwise noted

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                                                          | MIN        | ТҮР     | MAX        | UNIT                     |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|------------|--------------------------|
| OFFSET               | VOLTAGE                                          |                                                                                                                                                          |            |         | r          |                          |
| V <sub>os</sub>      | Input offset voltage                             | V <sub>S</sub> = 5 V                                                                                                                                     |            | ±0.5    | ±2.5       | mV                       |
|                      |                                                  | $V_{S} = 5 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                               |            |         | ±3.5       | mV                       |
| dV <sub>OS</sub> /dT | Drift                                            | $V_{\rm S} = 5 \text{ V}, \text{ T}_{\rm A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                       |            | ±2      | ±10        | μV/°C                    |
| PSRR                 | vs power supply                                  | $V_{\rm S} = 1.8 \text{ V} - 5.5 \text{ V}, V_{\rm CM} = (\text{V}-)$                                                                                    |            | ±30     | ±150       | μV/V                     |
|                      |                                                  | $V_{S} = 1.8 V - 5.5 V$ , $V_{CM} = (V-)$ , $T_{A} = -40^{\circ}C$ to $125^{\circ}C$                                                                     |            |         | ±250       | μV/V                     |
|                      | Channel separation, dc                           | At dc                                                                                                                                                    |            | 10      |            | μV/V                     |
| INPUT VC             | DLTAGE RANGE                                     |                                                                                                                                                          | 1          |         |            |                          |
| V <sub>CM</sub>      | Common-mode voltage                              | $V_{\rm S} = 1.8 \text{ V to } 2.5 \text{ V}$                                                                                                            | (V–) – 0.2 |         | (V+)       | V                        |
| CIVI                 | g-                                               | V <sub>S</sub> = 2.5 V to 5.5 V                                                                                                                          | (V–) – 0.2 |         | (V+) + 0.2 | V                        |
|                      |                                                  | $V_{\rm S}$ = 1.8 V, (V–) – 0.2 V < V_{CM} < (V+) – 1.4 V, $T_{\rm A}$ = –40°C to 125°C                                                                  | 70         | 86      |            | dB                       |
| CMRR                 | Common mode valuation votio                      | $V_{\rm S} = 5.5$ V, (V–) – 0.2 V < V_{\rm CM} < (V+) – 1.4 V, $T_{\rm A} = -40^{\circ} \rm C$ to 125°C                                                  | 76         | 90      |            | dB                       |
|                      | Common-mode rejection ratio                      | $V_{S} = 1.8 \text{ V}, V_{CM} = -0.2 \text{ V}$ to 1.8 V,<br>$T_{A} = -40^{\circ}\text{C}$ to 125°C                                                     | 57         | 72      |            | dB                       |
|                      |                                                  | $V_{S} = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V} \text{ to } 5.7 \text{ V},$<br>$T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$             | 65         | 80      |            | dB                       |
| INPUT BI             | AS CURRENT                                       |                                                                                                                                                          | 1          |         |            |                          |
|                      |                                                  |                                                                                                                                                          |            | ±5      | ±15        | pА                       |
| IB                   | Input bias current                               | T <sub>A</sub> = -40°C to 125°C                                                                                                                          |            |         | ±15        | nA                       |
|                      |                                                  |                                                                                                                                                          |            | ±2      | ±15        | pА                       |
| l <sub>os</sub>      | Input offset current                             | T <sub>A</sub> = -40°C to 125°C                                                                                                                          |            |         | ±8         | nA                       |
| NOISE                |                                                  |                                                                                                                                                          | 1          |         |            |                          |
| En                   | Input voltage noise (peak-to-peak)               | V <sub>S</sub> = 5 V, f = 0.1 Hz to 10 Hz                                                                                                                |            | 3       |            | μV <sub>PP</sub>         |
| en                   | Input voltage noise density                      | V <sub>S</sub> = 5 V, f = 1 kHz                                                                                                                          |            | 11      |            | nV/√Hz                   |
| i <sub>n</sub>       | Input current noise density                      | f = 1 kHz                                                                                                                                                |            | 1.3     |            | fA/√Hz                   |
|                      | PEDANCE                                          | 1                                                                                                                                                        |            |         |            |                          |
| Z <sub>ID</sub>      | Differential                                     |                                                                                                                                                          |            | 2    2  |            | 10 <sup>16</sup> Ω    pl |
| Z <sub>IC</sub>      | Common-mode                                      |                                                                                                                                                          |            | 2    4  |            | 10 <sup>11</sup> Ω    pl |
|                      | OOP GAIN                                         |                                                                                                                                                          |            | - 11 '  |            | 10 32    Pi              |
|                      | OF GAIN                                          | $V_{\rm S} = 1.8$ V, (V–) + 0.04 V < V <sub>O</sub> < (V+) – 0.04 V,                                                                                     |            |         |            |                          |
|                      |                                                  | $R_{L} = 10 \text{ k}\Omega$                                                                                                                             | 94         | 100     |            | dB                       |
|                      |                                                  |                                                                                                                                                          | 104        | 110     |            | dB                       |
| A <sub>OL</sub>      | Open-loop voltage gain                           |                                                                                                                                                          | 90         | 96      |            | dB                       |
| 0L                   |                                                  |                                                                                                                                                          | 100        | 106     |            | dB                       |
|                      |                                                  | $ \begin{array}{l} V_S = 5.5 \ V, \ (V-) + 0.05 \ V < V_O < (V+) - 0.05 \ V, \\ R_L = 10 \ k\Omega, \ T_A = -40^\circ C \ to \ 125^\circ C \end{array} $ | 86         |         |            | dB                       |
|                      |                                                  | $ \begin{array}{l} V_S = 5.5 \ V, \ (V-) + 0.15 \ V < V_O < (V+) - 0.15 \ V, \\ R_L = 2 \ k\Omega, \ T_A = -40^\circ C \ to \ 125^\circ C \end{array} $  | 84         |         |            | dB                       |
| FREQUE               | NCY RESPONSE                                     |                                                                                                                                                          |            |         |            |                          |
| GBP                  | Gain bandwidth product                           | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 10      |            | MHz                      |
| φm                   | Phase margin                                     | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 60      |            | Degrees                  |
| SR                   | Slew rate                                        | V <sub>S</sub> = 5 V, G = 1                                                                                                                              |            | 6       |            | V/µs                     |
|                      | 0 111 11                                         | To 0.1%, V <sub>S</sub> = 5 V, 2-V step , G = 1, C <sub>L</sub> = 100 pF                                                                                 |            | 1       |            | μS                       |
| t <sub>S</sub>       | Settling time                                    | To 0.01%, V <sub>S</sub> = 5 V, 2-V step , G = 1, C <sub>L</sub> = 100 pF                                                                                |            | 1.66    |            | μs                       |
| t <sub>OR</sub>      | Overload recovery time                           | $V_{\rm S} = 5 \text{ V}, V_{\rm IN} \times \text{gain} = V_{\rm S}$                                                                                     |            | 0.3     |            | μs                       |
|                      | Total harmonic distortion + noise <sup>(1)</sup> | $V_{S} = 5 V, V_{O} = 0.5 V_{RMS}, G = 1$<br>f = 1 kHz                                                                                                   |            | 0.0008% |            |                          |

(1) Third-order filter; bandwidth = 80 kHz at -3 dB.



www.ti.com



## **Electrical Characteristics (continued)**

 $\begin{array}{l} V_{S} \mbox{ (total supply voltage) = (V+) - (V-) = 1.8 \ V \ to \ 5.5 \ V. \\ \mbox{at } T_{A} = 25^{\circ} C, \ R_{L} = 10 \ k\Omega \ \mbox{connected to } V_{S} \ / \ 2, \ V_{CM} = V_{S} \ / \ 2, \ \mbox{and } V_{OUT} = V_{S} \ / \ 2, \ \mbox{unless otherwise noted} \end{array}$ 

|                 | PARAMETER                                                                                                                       | TEST CONDITIONS                                                                                                                 | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| OUTPL           | T                                                                                                                               |                                                                                                                                 |     |     | u   |      |
|                 |                                                                                                                                 | $V_{S}$ = 1.8 V, $R_{L}$ = 10 k $\Omega$ , $T_{A}$ = -40°C to 125°C                                                             |     |     | 15  | mV   |
|                 | Voltage output swing from supply                                                                                                | $V_{S}$ = 5.5 V, $R_{L}$ = 10 k $\Omega$ , $T_{A}$ = -40°C to 125°C                                                             |     |     | 30  | mV   |
| Vo rails        | $V_{S} = 1.8 \text{ V}, \text{ R}_{L} = 2 \text{ k}\Omega, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |                                                                                                                                 |     | 60  | mV  |      |
|                 |                                                                                                                                 | $V_{S} = 5.5 \text{ V}, \text{ R}_{L} = 2 \text{ k}\Omega, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |     |     | 120 | mV   |
| I <sub>SC</sub> | Short-circuit current                                                                                                           | V <sub>S</sub> = 5 V                                                                                                            |     | ±50 |     | mA   |
| Zo              | Open-loop output impedance                                                                                                      | V <sub>S</sub> = 5 V, f = 10 MHz                                                                                                |     | 250 |     | Ω    |
| POWE            | R SUPPLY                                                                                                                        |                                                                                                                                 |     |     | ·   |      |
| Vs              | Specified voltage                                                                                                               |                                                                                                                                 | 1.8 |     | 5.5 | V    |
| lq              | Quiescent current per amplifier                                                                                                 | $V_{S} = 5 \text{ V}, I_{O} = 0 \text{ mA}, T_{A} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                        |     | 400 | 500 | μA   |
|                 | Power-on time                                                                                                                   | $V_{\rm S} = 0$ V to 5.5 V                                                                                                      |     | 200 |     | μs   |

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

#### 6.8 Typical Characteristics

at T<sub>A</sub> = 25°C, V<sub>S</sub> = 5.5 V, R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub> / 2, V<sub>CM</sub> = V<sub>S</sub> / 2, and V<sub>OUT</sub> = V<sub>S</sub> / 2, unless otherwise noted.



Product Folder Links: OPA316-Q1 OPA2316-Q1 OPA4316-Q1

www.ti.com



### **Typical Characteristics (continued)**



#### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A - NOVEMBER 2016 - REVISED JANUARY 2017

STRUMENTS

TXAS

#### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.



Copyright © 2016–2017, Texas Instruments Incorporated

Product Folder Links: OPA316-Q1 OPA2316-Q1 OPA4316-Q1



#### **Typical Characteristics (continued)**



#### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

www.ti.com

### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2, unless otherwise noted.







Figure 35. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input (EMIRR IN+) vs Frequency Figure 36. Channel Separation vs Frequency

TEXAS INSTRUMENTS

### 7 Detailed Description

#### 7.1 Overview

The OPAx316-Q1 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving less than or equal to  $10-k\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the OPAx316-Q1 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them suitable for driving sampling analog-to-digital converters (ADCs).

The OPAx316-Q1 family features 10-MHz bandwidth and 6-V/ $\mu$ s slew rate with only 400- $\mu$ A supply current per channel, providing good ac performance at very-low-power consumption. DC applications are well served with a very-low input noise voltage of 11 nV/ $\sqrt{Hz}$  at 1 kHz, low input bias current (5 pA), and a typical input offset voltage of 0.5-mV.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Operating Voltage

The OPAx316-Q1 operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from -40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the *Typical Characteristics* graphs.



#### Feature Description (continued)

#### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the OPAx316-Q1 series extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram*. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative supply to approximately (V+) - 1.4 V. There is a small transition region, typically (V+) - 1.2 V to (V+) - 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.4 V to (V+) - 1.2 V on the low end, up to (V+) - 1 V to (V+) - 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can degrade compared to device operation outside this region.

#### 7.3.3 Input and ESD Protection

The OPAx316-Q1 incorporates internal ESD protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in *Absolute Maximum Ratings* table. Figure 37 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications.



Figure 37. Input Current Protection

#### 7.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the OPAx316-Q1 is specified in several ways so the user can select the best match for a given application, as shown in the *Electrical Characteristics* table. First, the data sheet gives the CMRR of the device in the common-mode range below the transition region  $[V_{CM} < (V+) - 1.4 V]$ . This specification is the best indicator of device capability when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $V_{CM} = -0.2 V$  to 5.7 V for  $V_S = 5.5 V$ . This last value includes the variations shown in Figure 4 through the transition region.

#### 7.3.5 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset observed at the amplifier output can shift from the nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although EMI can affect all operational amplifier pin functions, the signal input pins are likely to be the most susceptible. The OPA316-Q1 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

TI developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 35 illustrates the testing results on the OPAx316-Q1. For more information, see *EMI Rejection Ratio of Operational Amplifiers*.

Copyright © 2016–2017, Texas Instruments Incorporated



#### Feature Description (continued)

#### 7.3.6 Rail-to-Rail Output

Designed as a low-power, low-noise operational amplifier, the OPAx316-Q1 delivers a robust output drive capability. A class AB output stage with common-source transistors achieves full rail-to-rail output swing capability. For resistive loads of  $10-k\Omega$ , the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; see Figure 11.

#### 7.3.7 Capacitive Load and Stability

The OPAx316-Q1 is designed for applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPAx316-Q1 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. As a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors ( $C_L$  with a value greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 24 (G = -1 V/V) and Figure 25 (G = 1 V/V).

Inserting a small resistor (typically  $10-\Omega$  to  $20-\Omega$ ) can increase the capacitive load capability of the amplifier in a unity-gain configuration, as shown in Figure 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



Figure 38. Improving Capacitive Load Drive

#### 7.3.8 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx316-Q1 is approximately 300 ns.

#### 7.4 Device Functional Modes

The OPAx316-Q1 devices are powered on when the supply is connected. The devices can operate as a singlesupply operational amplifier or a dual-supply amplifier, depending on the application.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 General Configurations

When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as Figure 39 shows.



Figure 39. Single-Pole Low-Pass Filter

If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as Figure 40 shows. For best results, the amplifier must have a bandwidth that is eight to 10 times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



Figure 40. Two-Pole, Low-Pass, Sallen-Key Filter

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

### 8.2 Typical Application

Some applications require differential signals. Figure 41 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of ±2.3 V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage ( $V_{OUT+}$ ). The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ .  $V_{OUT+}$  and  $V_{OUT-}$  range from 0.1 V to 2.4 V. The difference ( $V_{DIFF}$ ) is the difference between  $V_{OUT+}$  and  $V_{OUT+}$  and  $V_{OUT-}$ , resulting in a differential output voltage range of 2.3 V.





#### 8.2.1 Design Requirements

Table 1 lists the design requirements:

| DESIGN PARAMETER            | VALUE          |
|-----------------------------|----------------|
| Supply voltage              | 2.7 V          |
| Reference voltage           | 2.5 V          |
| Input voltage               | 0.1 V to 2.4 V |
| Output differential voltage | ±2.3 V         |
| Output common-mode voltage  | 1.25 V         |
| Small-signal bandwidth      | 5 MHz          |

**Table 1. Design Parameters** 

### 8.2.2 Detailed Design Procedure

The circuit in Figure 41 takes a single-ended input signal (V<sub>IN</sub>) and generates two output signals (V<sub>OUT+</sub> and V<sub>OUT-</sub>) using two amplifiers and a reference voltage (V<sub>REF</sub>). V<sub>OUT+</sub> is the output of the first amplifier and is a buffered version of the input signal (V<sub>IN</sub>), as shown in Equation 1. V<sub>OUT-</sub> is the output of the second amplifier that uses V<sub>REF</sub> to add an offset voltage to V<sub>IN</sub> and feedback to add inverting gain. The transfer function for V<sub>OUT-</sub> is given in Equation 2.

$$V_{OUT+} = V_{IN}$$

$$V_{OUT-} = V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{IN} \times \frac{R_2}{R_1}$$

FXAS



(2)



The differential output signal ( $V_{DIFF}$ ) is the difference between the two single-ended output signals ( $V_{OUT+}$  and  $V_{OUT-}$ ). Equation 3 shows the transfer function for  $V_{DIFF}$ . Using conditions in Equation 4 and Equation 5 and applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage, and the maximum output of each amplifier is equal to  $V_{REF}$ . The differential output range is 2 ×  $V_{REF}$ . Furthermore, the common-mode voltage is one half of  $V_{REF}$ , as shown in Equation 7.

$$V_{\text{DIFF}} = V_{\text{OUT}+} - V_{\text{OUT}-} = \text{VIN} \times \left(1 + \frac{R_2}{R_1}\right) - V_{\text{REF}} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right)$$
(3)

$$V_{OUT+} = V_{IN}$$
<sup>(4)</sup>

$$V_{OUT-} = V_{REF} - V_{IN}$$
(5)

$$V_{\text{DIFF}} = 2 \times V_{\text{IN}} - V_{\text{REF}}$$
(6)

$$V_{CM} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2}V_{REF}$$
(7)

#### 8.2.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPAx316-Q1 is selected because the bandwidth is greater than the target of 5 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### 8.2.2.2 Passive Component Selection

Because the transfer function of  $V_{OUT-}$  is heavily reliant on resistors (R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, and R<sub>4</sub>), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9-k $\Omega$  and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6-k $\Omega$  or lower) can be selected to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.



#### OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

www.ti.com

#### 8.2.3 Application Curves

The measured transfer functions in Figure 42, Figure 43, and Figure 44 are generated by sweeping the input voltage from 0.1 V to 2.4 V. The full input range is actually 0 V to 2.5 V, but is restricted to 0.1 V to maintain optimal linearity. For more details on this design and other alternative devices that can be used in place of the OPAx316-Q1, see *Single-Ended Input to Differential Output Conversion Circuit Reference Design*.





### 9 Power Supply Recommendations

The OPAx316-Q1 family is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V); many specifications apply from –40°C to +125°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 7 V can permanently damage the device; see the *Absolute Maximum Ratings* table.

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more information on bypass capacitor placement, see the *Layout Guidelines* section.

### 10 Layout

#### **10.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping R<sub>F</sub> and R<sub>G</sub> close to the inverting input minimizes parasitic capacitance, as shown in Figure 45.
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.



#### 10.2 Layout Example

Copyright © 2016, Texas Instruments Incorporated

Figure 45. Operational Amplifier Board Layout for Noninverting Configuration



### **11** Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- EMI Rejection Ratio of Operational Amplifiers
- Single-Ended Input to Differential Output Conversion Circuit Reference Design

#### 11.2 Related Links

Table 2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER         SAMPLE & BUY         TECHNICAL<br>DOCUMENTS |            |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|--------------------------------------------------------------------|------------|------------|---------------------|---------------------|
| OPA316-Q1  | Click here                                                         | Click here | Click here | Click here          | Click here          |
| OPA2316-Q1 | Click here                                                         | Click here | Click here | Click here          | Click here          |
| OPA4316-Q1 | Click here                                                         | Click here | Click here | Click here          | Click here          |

#### Table 2. Related Links

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

#### **11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2016–2017, Texas Instruments Incorporated



# OPA316-Q1, OPA2316-Q1, OPA4316-Q1

SBOS841A-NOVEMBER 2016-REVISED JANUARY 2017

www.ti.com

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | rrier RoHS Lead finish/ MSL rating/ |               | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|-------------------------------------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)                                 | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |                                     | (4)           | (5)                 |              |              |
| OPA2316QDGKQ1         | Active | Production    | VSSOP (DGK)   8  | 80   TUBE             | Yes                                 | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6         |
| OPA2316QDGKQ1.B       | Active | Production    | VSSOP (DGK)   8  | 80   TUBE             | Yes                                 | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6         |
| OPA2316QDGKRQ1        | Active | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes                                 | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6         |
| OPA2316QDGKRQ1.B      | Active | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes                                 | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 15E6         |
| OPA316QDBVRQ1         | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD         |
| OPA316QDBVRQ1.B       | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD         |
| OPA316QDBVTQ1         | Active | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD         |
| OPA316QDBVTQ1.B       | Active | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 15AD         |
| OPA4316QPWRQ1         | Active | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 4316Q1       |
| OPA4316QPWRQ1.B       | Active | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes                                 | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 4316Q1       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



## PACKAGE OPTION ADDENDUM

23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF OPA2316-Q1, OPA316-Q1, OPA4316-Q1 :

• Catalog : OPA2316, OPA316, OPA4316

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2316QDGKRQ1 | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA316QDBVRQ1  | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA316QDBVTQ1  | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA4316QPWRQ1  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2316QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA316QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| OPA316QDBVTQ1  | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| OPA4316QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |

### TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2316QDGKQ1   | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| OPA2316QDGKQ1.B | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |

# **DBV0005A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DGK0008A**



# **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **PW0014A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated