









**OP07, OP07C, OP07D** SLOS099H - SEPTEMBER 1983 - REVISED MARCH 2023

# **OP07x Precision Operational Amplifiers**

#### 1 Features

- Low noise
- No external components required
- Replace chopper amplifiers at a lower cost
- Wide input-voltage range: 0 V to  $\pm$ 14 V (typ,  $\pm$ 15-V supply)
- Wide supply-voltage range: ±3 V to ±18 V

# 2 Applications

- Analog input module
- Battery test
- Lab and field instrumentation
- Temperature transmitter
- Merchant network & server PSU

# 3 Description

The OP07C and OP07D (OP07x) devices offer low offset and long-term stability by means of a lownoise, chopperless, bipolar-input-transistor amplifier circuit. For most applications, external components are not required for offset nulling and frequency compensation. The true differential input, with a wide input-voltage range and outstanding commonmode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting applications. Low bias currents and extremely high input impedances are maintained over the entire temperature range.

For improved performance and wider temperature range, see the next generation OPA207 with low power, and OPA202 with heavy capacitive load drive capability.

# **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |  |  |  |  |  |
|--------------|------------------------|-------------------|--|--|--|--|--|--|--|--|
|              | D (SOIC, 8)            | 4.90 mm × 3.91 mm |  |  |  |  |  |  |  |  |
| OP07C, OP07D | P (PDIP, 8)            | 9.81 mm × 6.35 mm |  |  |  |  |  |  |  |  |
|              | PS (SO, 8)             | 6.20 mm × 5.30 mm |  |  |  |  |  |  |  |  |

For all available packages and the OP07, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 Features                                                                   | .1 7.3 Feature Description7                                           |
|------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 2 Applications                                                               | 1 7.4 Device Functional Modes7                                        |
| 3 Description                                                                |                                                                       |
| 4 Revision History                                                           |                                                                       |
| 5 Pin Configuration and Functions                                            |                                                                       |
| 6 Specifications                                                             | 4 8.3 Power Supply Recommendations9                                   |
| 6.1 Absolute Maximum Ratings                                                 |                                                                       |
| 6.2 ESD Ratings                                                              |                                                                       |
| 6.3 Recommended Operating Conditions                                         | .4 9.1 Receiving Notification of Documentation Updates 11             |
| 6.4 Thermal Information                                                      | .4 9.2 Support Resources                                              |
| 6.5 Electrical Characteristics                                               | .5 9.3 Trademarks11                                                   |
| 6.6 Typical Characteristics                                                  | 6 9.4 Electrostatic Discharge Caution11                               |
| 7 Detailed Description                                                       | .7 9.5 Glossary11                                                     |
| 7.1 Overview                                                                 |                                                                       |
| 7.2 Functional Block Diagram                                                 | 7 Information                                                         |
| <b>4 Revision History</b> NOTE: Page numbers for previous revisions may diff | er from page numbers in the current version.                          |
| Changes from Revision G (November 2014) to Re                                | vision H (July 2022) Page                                             |
| Added supply condition to wide input voltage range                           | e feature bullet1                                                     |
| , , ,                                                                        | 3                                                                     |
| <ul> <li>Changed supply voltage abbreviation from VCC+</li> </ul>            | and VCC– to V <sub>S</sub> in <i>Absolute Maximum Ratings</i> and     |
|                                                                              | 4                                                                     |
|                                                                              | include a note that fast-ramping shorts to the positive               |
|                                                                              |                                                                       |
|                                                                              | 4                                                                     |
| •                                                                            | odel and Charged-device model from 1000 V to ±1000 V 4<br>4           |
|                                                                              |                                                                       |
|                                                                              | 5                                                                     |
| •                                                                            | nsitivity to power supply rejection ratio in <i>Electrical</i>        |
|                                                                              | 5                                                                     |
| <ul> <li>Changed parameter name from input offset voltage</li> </ul>         | e to Input voltage noise density in Electrical Characteristics        |
|                                                                              | 5                                                                     |
| · Changed input current noise density unit from nV/                          | $\sqrt{Hz}$ to pA/ $\sqrt{Hz}$ in <i>Electrical Characteristics</i> 5 |
|                                                                              | ential voltage gain to open-loop voltage gain in <i>Electrical</i>    |
|                                                                              | 5                                                                     |
|                                                                              | ge to voltage output swing in Electrical Characteristics 5            |
|                                                                              |                                                                       |
| 3                                                                            |                                                                       |
| Changed text to clarify now to adjust input mismate                          | tches using null pins in Application Information                      |
| Changes from Revision F (January 2014) to Revis                              | sion G (November 2014) Page                                           |
| Added Applications, Device Information table, Pin                            | Functions table, Handling Ratings table, Thermal                      |
| • •                                                                          | Description section, Device Functional Modes, Application             |
| and Implementation section, Power Supply Recor                               |                                                                       |
| •                                                                            | Packaging, and Orderable Information section1                         |
|                                                                              | . donaging, and Orderable information socialisminismin I              |
| Changes from Revision E (May 2004) to Revision                               | F (January 2014) Page                                                 |
|                                                                              | <del>-</del> <del>-</del>                                             |

Deleted Ordering Information table......1

# **5 Pin Configuration and Functions**



Figure 5-1. D Package, 8-Pin SOIC, P Package, 8-Pin PDIP, and PS Package, 8-Pin SO (Top View)

**Table 5-1. Pin Functions** 

| P         | PIN |        | DESCRIPTION                              |
|-----------|-----|--------|------------------------------------------|
| NAME      | NO. | TYPE   | DESCRIPTION                              |
| IN+       | 3   | Input  | Noninverting input                       |
| IN-       | 2   | Input  | Inverting input                          |
| NC        | 5   | _      | Do not connect                           |
| OFFSET N1 | 1   | Input  | External input offset voltage adjustment |
| OFFSET N2 | 8   | Input  | External input offset voltage adjustment |
| OUT       | 6   | Output | Output                                   |
| V+        | 7   | _      | Positive supply                          |
| V-        | 4   | _      | Negative supply                          |



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                     |                             | MIN MA         | X UNIT  |
|------------------|-------------------------------------|-----------------------------|----------------|---------|
| Vs               | Supply voltage <sup>(2)</sup>       | Single supply               | 4              | 14 V    |
|                  | Supply Voltage                      | Dual supply                 | ±ź             | v<br>22 |
|                  | Innut voltage                       | Differential <sup>(3)</sup> | ±              | 30 V    |
|                  | Input voltage                       | Single-ended <sup>(4)</sup> | ±ź             | v<br>22 |
|                  | Output short-circuit <sup>(5)</sup> | Continous                   |                |         |
| TJ               | Operating junction temperature      |                             | -55 15         | 00 °C   |
| T <sub>stg</sub> | Storage temperature                 |                             | <b>–</b> 65 15 | °C      |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, unless otherwise noted, are with respect to the midpoint between V+ and V-.
- (3) Differential voltages are at IN+ with respect to IN-.
- (4) The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.
- (5) The output can be shorted to ground or to the negative power supply. Fast ramping shorts to the positive supply can cause permanent damage and eventual destruction.

### 6.2 ESD Ratings

|     |                                            |                         |                                                                                | VALUE | UNIT |
|-----|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| - [ | V <sub>(ESD)</sub> Electrostatic discharge | Floetrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
|     |                                            | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                               |                               | MIN | NOM | MAX | UNIT |
|-----------------|-------------------------------|-------------------------------|-----|-----|-----|------|
| Vs              | Supply voltage                | Single supply                 | 6   |     | 36  | V    |
|                 | Supply voltage                | Dual supply                   | ±3  |     | ±18 | V    |
| V <sub>CM</sub> | Common-mode input voltage     | V <sub>S</sub> = ±15 V        | -13 |     | 13  | V    |
| T <sub>A</sub>  | Operating ambient temperature | Operating ambient temperature |     |     |     | °C   |

### **6.4 Thermal Information**

|                       |                                              | OI       | OP07x    |      |  |  |  |
|-----------------------|----------------------------------------------|----------|----------|------|--|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | P (PDIP) | UNIT |  |  |  |
|                       |                                              | 8 PINS   | 8 PINS   |      |  |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 127.6    | 85       | °C/W |  |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.1     | 68.6     | °C/W |  |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 71.4     | 556      | °C/W |  |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 18.7     | 38.3     | °C/W |  |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 70.6     | 55.2     | °C/W |  |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _        | _        | °C/W |  |  |  |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# **6.5 Electrical Characteristics**

at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 15$  V,  $R_L = 2$  k $\Omega$  connected to mid-supply, and  $V_{CM} = V_{OUT} =$  mid-supply (unless otherwise noted)<sup>(1)</sup>.

|                      | PARAMETER                                              | TEST CONDITIONS                                                                              |                                       | MIN | TYP   | MAX  | UNIT               |  |  |
|----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------|-----|-------|------|--------------------|--|--|
| OFFSET VO            | LTAGE                                                  |                                                                                              |                                       |     |       |      |                    |  |  |
|                      |                                                        | 00070                                                                                        |                                       |     | ±60   |      |                    |  |  |
| ,                    |                                                        | OP07C                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     | ±85   |      | .,                 |  |  |
| V <sub>os</sub>      | Input offset voltage                                   | 00070                                                                                        |                                       |     |       | ±150 | μV                 |  |  |
|                      |                                                        | OP07D                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     |       | ±250 |                    |  |  |
|                      |                                                        |                                                                                              | OP07C                                 |     | ±0.5  |      |                    |  |  |
| dV <sub>OS</sub> /dT | Input offset voltage drift                             | T <sub>A</sub> = 0°C to 70°C                                                                 | OP07D                                 |     |       | ±2.5 | μV/°C              |  |  |
|                      | Long-term drift of input offset voltage <sup>(2)</sup> |                                                                                              |                                       |     | ±0.4  |      | μV/mo              |  |  |
|                      | Offset adjustment range                                | $R_s = 20 \text{ k}\Omega$ , see Section 8.1                                                 |                                       |     | ±4    |      | mV                 |  |  |
|                      | Power supply rejection                                 |                                                                                              |                                       |     | 7     | 32   | 1/0/               |  |  |
| PSRR                 | ratio                                                  | $V_S = \pm 3 \text{ V to } \pm 18 \text{ V}$                                                 | T <sub>A</sub> = 0°C to 70°C          |     | 10    | 51   | μV/V               |  |  |
| INPUT BIAS           | CURRENT                                                |                                                                                              |                                       |     |       | -    |                    |  |  |
|                      |                                                        |                                                                                              |                                       |     | ±1.8  |      |                    |  |  |
|                      |                                                        | OP07C                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     | ±2.2  |      | _                  |  |  |
| l <sub>B</sub>       | Input bias current                                     |                                                                                              |                                       |     |       | ±12  | nA                 |  |  |
|                      |                                                        | OP07D                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     |       | ±14  |                    |  |  |
|                      |                                                        | OP07C                                                                                        |                                       |     | ±18   |      |                    |  |  |
|                      | Input bias current drift                               | OP07D                                                                                        |                                       |     |       | ±50  | pA/°C              |  |  |
|                      |                                                        |                                                                                              |                                       |     | ±0.8  |      |                    |  |  |
|                      |                                                        | OP07C                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     | ±1.6  |      |                    |  |  |
| los                  | Input offset current                                   |                                                                                              | 7                                     |     |       | ±6   | nA                 |  |  |
|                      |                                                        | OP07D                                                                                        | T <sub>A</sub> = 0°C to 70°C          |     |       | ±8   |                    |  |  |
|                      |                                                        | OP07C                                                                                        | , , , , , , , , , , , , , , , , , , , |     | 12    |      |                    |  |  |
|                      | Input offset current drift                             | OP07D                                                                                        |                                       |     |       | ±50  | pA/°C              |  |  |
| NOISE                |                                                        |                                                                                              |                                       |     |       |      |                    |  |  |
|                      | Input voltage noise                                    | f = 0.1 Hz to 10 Hz                                                                          |                                       |     | 0.38  |      | μV <sub>PP</sub>   |  |  |
|                      | 1 0                                                    | f = 10 Hz                                                                                    |                                       |     | 10.5  |      |                    |  |  |
| e <sub>N</sub>       | Input voltage noise density                            | f = 100 Hz                                                                                   |                                       |     | 10.2  |      | nV/√ <del>Hz</del> |  |  |
|                      |                                                        | f = 1 kHz                                                                                    |                                       |     | 9.8   |      | - 110/1102         |  |  |
|                      | Input current noise                                    | f = 0.1 Hz to 10 Hz                                                                          |                                       |     | 15    |      | pA <sub>pp</sub>   |  |  |
|                      | pat sament noise                                       | f = 10 Hz                                                                                    |                                       |     | 0.35  |      | Ps 4pp             |  |  |
| i <sub>N</sub>       | Input current noise density                            | f = 100 Hz                                                                                   |                                       |     | 0.15  |      | pA/√Hz             |  |  |
| 'IN                  | Impat carroin ficios deficity                          | f = 1 kHz                                                                                    |                                       |     | 0.13  |      | p/ (/ 11 12        |  |  |
| INPUT VOLT           | │<br>ſAGE RANGE                                        |                                                                                              |                                       |     |       |      |                    |  |  |
|                      |                                                        |                                                                                              |                                       | ±13 | ±14   |      |                    |  |  |
| V <sub>CM</sub>      | Common-mode voltage                                    | T <sub>A</sub> = 0°C to 70°C                                                                 |                                       | ±13 | ±13.5 |      | V                  |  |  |
|                      |                                                        | OP07C                                                                                        |                                       | 100 | 120   |      |                    |  |  |
|                      | Common made :-!!                                       | V <sub>CM</sub> = ±13 V                                                                      | T <sub>A</sub> = 0°C to 70°C          | 97  | 120   |      |                    |  |  |
| CMRR                 | Common-mode rejection ratio                            |                                                                                              | -A 0 0 10 70 0                        | 94  | 110   |      | dB                 |  |  |
|                      |                                                        | OP07D<br>$V_{CM} = \pm 13 \text{ V}$                                                         | T <sub>A</sub> = 0°C to 70°C          | 94  | 106   |      |                    |  |  |
| INPUT CAPA           | ACITANCE                                               |                                                                                              | 1 A - 0 0 to 10 0                     | J-T | 100   |      |                    |  |  |
|                      | Input resistance                                       |                                                                                              |                                       | 7   | 33    |      | ΜΩ                 |  |  |
| rı<br>OPEN-LOOI      | <u> </u>                                               |                                                                                              |                                       |     |       |      | 17177              |  |  |
| O1 LIN-LOUI          | JAIN                                                   | 4474.74                                                                                      | OP07C                                 | 100 | 400   |      |                    |  |  |
|                      |                                                        | $1.4 \text{ V} < \text{V}_{\text{O}} < 11.4 \text{ V},$ $R_{\text{L}} = 500 \text{ k}\Omega$ | OP07C                                 | 100 | 400   |      |                    |  |  |
| A <sub>OL</sub>      | Open-loop voltage gain                                 |                                                                                              | OFUID                                 | 120 | 400   |      | V/mV               |  |  |
| OL .                 | -1                                                     | V <sub>O</sub> = ±10 V                                                                       | T 40°C to                             | 120 | 400   |      |                    |  |  |
|                      | 1                                                      | 0 =                                                                                          | $T_A = -40^{\circ}C$ to               | 100 | 400   |      |                    |  |  |



## 6.5 Electrical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 15 \text{ V}$ ,  $R_L = 2 \text{ k}\Omega$  connected to mid-supply, and  $V_{CM} = V_{OUT} = \text{mid-supply}$  (unless otherwise noted)<sup>(1)</sup>.

|        | PARAMETER              | TEST CONDITIONS                              | MIN   | TYP   | MAX | UNIT  |
|--------|------------------------|----------------------------------------------|-------|-------|-----|-------|
| FREQUE | ENCY RESPONSE          |                                              |       |       |     |       |
|        | Unity gain bandwidth   |                                              | 0.4   | 0.6   |     | MHz   |
| SR     | Slew rate              | $V_S = 5 \text{ V}, R_L = 2 \text{ k}\Omega$ |       | 0.3   |     | V/µs  |
| ОИТРИТ | Γ                      |                                              |       |       | '   |       |
|        |                        |                                              | ±11.5 | ±12.8 |     |       |
|        | Voltage evitavit eving | T <sub>A</sub> = 0°C to 70°C                 | ±11   | ±12.6 |     | V     |
|        | Voltage output swing   | $R_L = 10 \text{ k}\Omega$                   | ±12   | ±13   |     | V     |
|        |                        | $R_L = 1 k\Omega$                            |       | ±12   |     |       |
| POWER  | SUPPLY                 | ·                                            |       |       | '   |       |
| n      | Dawer discination      | No load                                      |       | 80    | 150 | ma\A/ |
| $P_D$  | Power dissipation      | $V_S = \pm 3 \text{ V, no load}$             |       | 4     | 8   | mW    |

<sup>(1)</sup> The specifications listed in the *Electrical Characteristics* apply to OP07C and OP07D.

# **6.6 Typical Characteristics**



Figure 6-1. Input-Offset Voltage vs Temperature

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> Because long-term drift cannot be measured on the individual devices before shipment, this specification is not intended to be a warranty. This specification is an engineering estimate of the averaged trend line of drift versus time over extended periods after the first 30 days of operation.



# 7 Detailed Description

#### 7.1 Overview

These devices offer low offset and long-term stability by means of a low-noise, chopperless, bipolar-input-transistor amplifier circuit. For most applications, external components are not required for offset nulling and frequency compensation. The true differential input, with a wide input-voltage range and outstanding common-mode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting applications. Low bias currents and extremely high input impedances are maintained over the entire temperature range.

These devices are characterized for operation from 0°C to 70°C.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

### 7.3.1 Offset-Voltage Null Capability

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches by external circuitry. See Section 8 for more details on design techniques.

#### 7.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change the output when there is a change on the input. The OP07x have a 0.3-V/µs slew rate.

## 7.4 Device Functional Modes

The OP07x are powered on when the supply is connected. The devices can be operated as single-supply operational amplifiers or dual-supply amplifiers, depending on the application.

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas (β), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches with external circuitry. Figure 8-1 shows how these input mismatches can be adjusted by putting resistors or a potentiometer between the null pins. Use a potentiometer to fine tune the circuit during testing or for applications that require precision offset control. For more information about designing using the input-offset pins, see the *Nulling Input Offset Voltage of Operational Amplifiers* application report.



Figure 8-1. Input Offset-Voltage Null Circuit

# 8.2 Typical Application

The voltage follower configuration of the operational amplifier is used for applications where a weak signal is used to drive a relatively high current load. This circuit is also called a buffer amplifier or unity gain amplifier. The inputs of an operational amplifier have a very high resistance that puts a negligible current load on the voltage source. The output resistance of the operational amplifier is almost negligible, so the amplifier can provide as much current as necessary to the output load.



Figure 8-2. Voltage Follower Schematic

#### 8.2.1 Design Requirements

- Output range of 2 V to 11 V
- Input range of 2 V to 11 V

# 8.2.2 Detailed Design Procedure

# 8.2.2.1 Output Voltage Swing

The output voltage of an operational amplifier is limited by the internal circuitry to some level less than the supply rails. For this amplifier, the output voltage swing is within ±12 V, which accommodates the input and output voltage requirements.

### 8.2.2.2 Supply and Input Voltage

For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail voltage or lower than the recommended negative supply rail voltage. The chosen amplifier must be able to operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to 11 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail, rather than ground, allows the amplifier to maintain linearity for inputs below 2 V.

### 8.2.3 Application Curves



# 8.3 Power Supply Recommendations

The OP07x operate from ±3 V to ±18 V supplies; many specifications apply from 0°C to 70°C.

### **CAUTION**

Supply voltages larger than ±22 V can permanently damage the device. See also Section 6.1.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more details on bypass capacitor placement, see *Section 8.4.1*.

# 8.4 Layout

# 8.4.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. On multilayer PCBs, one or more layers are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicularly, as opposed to in parallel, with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Section 8.4.2*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

# 8.4.2 Layout Example



Figure 8-6. Operational Amplifier Schematic for Noninverting Configuration



Figure 8-7. Operational Amplifier Board Layout for Noninverting Configuration

# 9 Device and Documentation Support

# 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com 30-Jun-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C)  | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|---------------|------------------|
|                       |          |               |                |                       |          | (4)                           | (5)                        |               |                  |
| OP-07DP               | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70       | OP-07DP          |
| OP-07DP.A             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | See OP-07DP   | OP-07DP          |
| OP-07DPS              | Active   | Production    | SO (PS)   8    | 80   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70       | OP-07D           |
| OP-07DPS.A            | Active   | Production    | SO (PS)   8    | 80   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP-07DPS  | OP-07D           |
| OP-07DPSR             | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70       | OP-07D           |
| OP-07DPSR.A           | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP-07DPSR | OP-07D           |
| OP07CD                | Obsolete | Production    | SOIC (D)   8   | -                     | -        | Call TI                       | Call TI                    | 0 to 70       | OP07C            |
| OP07CDR               | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70       | OP07C            |
| OP07CDR.A             | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP07CDR   | OP07C            |
| OP07CDR.B             | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP07CDR   | OP07C            |
| OP07CP                | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70       | OP07CP           |
| OP07CP.A              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | See OP07CP    | OP07CP           |
| OP07CP.B              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | See OP07CP    | OP07CP           |
| OP07DD                | Active   | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70       | OP07D            |
| OP07DD.A              | Active   | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP07DD    | OP07D            |
| OP07DDR               | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70       | OP07D            |
| OP07DDR.A             | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | See OP07DDR   | OP07D            |
| OP07DP                | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70       | OP07DP           |
| OP07DP.A              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | See OP07DP    | OP07DP           |
| OP07DPE4              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes      | NIPDAU                        | N/A for Pkg Type           | 0 to 70       | OP07DP           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jun-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OP-07DPSR | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| OP07CDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OP07CDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OP07CDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OP07DDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| 7 till dillitorioriorio di o monimidi |              |                 |      |                      |       |            |             |
|---------------------------------------|--------------|-----------------|------|----------------------|-------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | Pins SPQ Length (mm) |       | Width (mm) | Height (mm) |
| OP-07DPSR                             | SO           | PS              | 8    | 2000                 | 353.0 | 353.0      | 32.0        |
| OP07CDR                               | SOIC         | D               | 8    | 2500                 | 353.0 | 353.0      | 32.0        |
| OP07CDR                               | SOIC         | D               | 8    | 2500                 | 340.5 | 338.1      | 20.6        |
| OP07CDR                               | SOIC         | D               | 8    | 2500                 | 353.0 | 353.0      | 32.0        |
| OP07DDR                               | SOIC         | D               | 8    | 2500                 | 353.0 | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

# **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OP-07DP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP-07DP.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP-07DPS   | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| OP-07DPS.A | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| OP07CP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07CP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07CP.B   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07DD     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07DD.A   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07DP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07DP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07DPE4   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated