

# LP5817 3-Channel I<sup>2</sup>C Interface RGB LED Driver

# **1** Features

- Operating voltage range
  - V<sub>CC</sub> range: 2.5V to 5.5V
  - Logic pins compatible with 1.8V, 3.3V, and 5V
  - Output voltage up to 5.5V
- 3 constant current sinks with high precision
  - 0.1mA to 51mA per channel
  - Device-to-device error: ±8% (max.)
  - Channel-to-channel error: ±3% (max.)
  - Ultra-low headroom voltage: 135mV (max.) at 25.5mA; 275mV (max.) at 51mA
- Ultra-low power consumption
  - Shutdown:  $I_{SD} = 0.1 \mu A$  (typ.)
  - Standby: I<sub>STB</sub> = 22µA (typ.)
  - Active:
    - I<sub>NOR</sub> = 0.15mA (typ.) when disable output channel
    - I<sub>NOR</sub> = 0.23mA (typ.) when LED current = 25.5mA
- Analog dimming (current gain control)
  - Global 1-bit Maximum Current (MC): 25.5mA or 51mA
  - Individual 8-bits Dot Current (DC) setting
- PWM dimming up to audible-noise-free 23kHz
  - Individual 8-bits PWM dimming resolution
  - Linear or exponential dimming curves
- 400kHz (max.) I<sup>2</sup>C interface
- ESD: 4kV HBM, 1.5kV CDM
- Package
  - 1.6mm\*2.1mm SOT583-8 with 0.5mm pitch
  - 1.36mm\*0.8mm DSBGA-8 with 0.35mm pitch
- –40°C to 125°C operating temperature range

# 2 Applications

LED animation and indication for:

- Personal Electronics
- Virtual Reality (VR) Headset
- Gaming Controller and Peripherals
- Electronic and Robotic Toys
- Smart Speaker
- Wireless Speaker
- Solid State Drive (SSD)
- Electronic Smart Lock
- Headsets/Headphones and Earbuds
- GPS Personal Navigation Device
- WLAN/Wi-Fi Access Point
- Video Doorbell
- Video Conference System

# **3 Description**

The LP5817 is a 3-channel RGB LED driver. The device has ultra-low operation current with  $0.1\mu$ A (typical) in shutdown mode, 0.15mA (typical) when enable device and 0.2mA (typical) when illuminate LEDs.

Both analog dimming and PWM dimming methods are adopted to achieve powerful dimming performance. The output current of each LED can be adjusted with 256 steps from 0.1mA to 25.5mA or 0.2mA to 51mA. The 8-bits PWM generator enables smooth and audible-noise-free dimming control for LED brightness.

| Pa          | Package information |                    |  |  |  |  |  |  |
|-------------|---------------------|--------------------|--|--|--|--|--|--|
| PART NUMBER | PACKAGE             | PACKAGE SIZE (NOM) |  |  |  |  |  |  |
| LP5817DRL   | SOT583 (8)          | 1.6mm × 2.1mm      |  |  |  |  |  |  |
| LP5817YCH   | DSBGA (8)<br>(1)    | 1.36mm × 0.8mm     |  |  |  |  |  |  |

**Backage Information** 

(1) Product preview.



LP5817 Simplified Schematic



# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        | 1              |
| 4 Device Comparison                  | 3              |
| 5 Pin Configuration and Functions    | 4              |
| 6 Specifications                     |                |
| 6.1 Absolute Maximum Ratings         | <mark>5</mark> |
| 6.2 ESD Ratings                      |                |
| 6.3 Recommended Operating Conditions | 5              |
| 6.4 Thermal Information              | 5              |
| 6.5 Electrical Characteristics       | <mark>6</mark> |
| 6.6 Timing Requirements              | 7              |
| 6.7 Timing Diagrams                  | <mark>8</mark> |
| 6.8 Typical Characteristics          | <mark>8</mark> |
| 7 Detailed Description               | 11             |
| 7.1 Overview                         | 11             |
| 7.2 Functional Block Diagram         | 11             |
| 7.3 Feature Description              | 12             |
|                                      |                |

| 7.4 Device Functional Modes                         | 15   |
|-----------------------------------------------------|------|
| 7.5 Programming                                     | . 17 |
| 7.6 Register Maps                                   |      |
| 8 Application and Implementation                    | . 26 |
| 8.1 Application Information                         |      |
| 8.2 Typical Application                             |      |
| 8.3 Power Supply Recommendations                    |      |
| 8.4 Layout                                          |      |
| 9 Device and Documentation Support                  |      |
| 9.1 Documentation Support                           |      |
| 9.2 Receiving Notification of Documentation Updates |      |
| 9.3 Support Resources                               |      |
| 9.4 Trademarks                                      |      |
| 9.5 Electrostatic Discharge Caution                 |      |
| 9.6 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             | . 52 |
| Information                                         | .33  |
|                                                     |      |



# **4 Device Comparison**

| PART<br>NUMBER | PACKAGE (1) | MATERIAL   | LED<br>NUMBER | AUTO<br>ANIMATIO | INSTANT<br>BLINKING | I <sup>2</sup> C<br>ADDRESS | SOFTWARE<br>COMPATIBLE |
|----------------|-------------|------------|---------------|------------------|---------------------|-----------------------------|------------------------|
| LP5814         | SOT583-8    | LP5814DRLR | 4             |                  | No                  | 0x2C                        |                        |
| LF 3014        | DSBGA-8     | LP5814YCHR | 4             | Yes              | NO                  | 0,20                        |                        |
| LP5815         | SOT583-8    | LP5815DRLR | - 3           | Yes              | Yes                 | 0x2D                        |                        |
| LF3015         | DSBGA-8     | LP5815YCHR |               | res              | UXZD                | Yee                         |                        |
| LP5816         | SOT583-8    | LP5816DRLR | 4             |                  |                     | 0x2C                        | Yes                    |
| LF3010         | DSBGA-8     | LP5816YCHR | 4             | No               | No                  | 0,20                        |                        |
| LP5817         | SOT583-8    | LP5817DRLR | - 3           | No               | No No               | 0.05                        |                        |
| LF3017         | DSBGA-8     | LP5817YCHR | 3             |                  |                     | 0x2D                        |                        |

(1) For the most up-to-date packaging information refer to the Mechanical, Packaging, and Orderable Information.



# **5** Pin Configuration and Functions









#### Table 5-1. Pin Functions

|      | PIN |     |     | DESCRIPTION                                                                                                                                                  |  |
|------|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | DRL | YCH |     | DESCRIPTION                                                                                                                                                  |  |
| SCL  | 1   | A1  | I   | I <sup>2</sup> C serial interface clock input.                                                                                                               |  |
| SDA  | 2   | B1  | I/O | I <sup>2</sup> C serial interface data input/output.                                                                                                         |  |
| GND  | 3   | C1  | Р   | Ground.                                                                                                                                                      |  |
| VCC  | 4   | D1  | Р   | Power supply of the device. A 1 $\mu$ F capacitor is recommended to be connected between this pin with GND and be placed as close to the device as possible. |  |
| NC   | 5   | D2  | -   | No internal connection. This pin must be connected to GND.                                                                                                   |  |
| OUT2 | 6   | C2  | 0   | Constant current sink output 2.                                                                                                                              |  |
| OUT1 | 7   | B2  | 0   | Constant current sink output 1.                                                                                                                              |  |
| OUT0 | 8   | A2  | 0   | Constant current sink output 0.                                                                                                                              |  |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                            |                                 | MIN  | MAX | UNIT |
|----------------------------|---------------------------------|------|-----|------|
| Voltage range at terminals | VCC, SCL, SDA, OUT0, OUT1, OUT2 | -0.3 | 6   | V    |
| TJ                         | Junction temperature            | -40  | 150 | °C   |
| T <sub>stg</sub>           | Storage temperature             | -65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                    |                           |                                                                                     | VALUE | UNIT |
|--------------------|---------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge   | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±4000 | M    |
| V <sub>(ESD)</sub> | Electrostatic discribinge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                   | MIN | NOM | MAX | UNIT |
|------------------|-----------------------------------|-----|-----|-----|------|
| V <sub>CC</sub>  | Input voltage range               | 2.5 |     | 5.5 | V    |
| C <sub>IN</sub>  | Effective input capacitance range | 1   | 4.7 |     | μF   |
| OUT0, OUT1, OUT2 | Voltage on OUT0, OUT1, OUT2 pins  | 0   |     | 5.5 | V    |
| SCL, SDA         | Voltage on SCL, SDA pins          | 0   |     | 5.5 | V    |
| T <sub>A</sub>   | Ambient temperature               | -40 |     | 85  | °C   |
| TJ               | Operating junction temperature    | -40 |     | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | LP5817       |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL (SOT583) | UNIT |
|                       |                                              | 8 PINS       |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 118.9        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 47.1         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 27.5         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.4          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 27.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### **6.5 Electrical Characteristics**

Unless specified otherwise, typical characteristics apply over the full ambient temperature range (–40°C <  $T_A$  < +85°C ),  $V_{CC}$  = 3.6V,  $C_{IN}$  = 1µF.

|                      | PARAMETER                                                                                                              | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                   | MIN | TYP  | MAX   | UNIT |
|----------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|------|
| Power Sup            | oply                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                   |     |      |       |      |
| V <sub>CC</sub>      | Input voltage range                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                   | 2.5 |      | 5.5   | V    |
|                      |                                                                                                                        | V <sub>CC</sub> rising                                                                                                                                                                                                                                                                                                                                            | 2.2 | 2.3  | 2.4   | V    |
| V <sub>CC_UVLO</sub> | Under-voltage lockout threshold                                                                                        | V <sub>CC</sub> falling                                                                                                                                                                                                                                                                                                                                           | 2   | 2.1  | 2.2   | V    |
| I <sub>SD</sub>      | Shutdown current into VCC pin                                                                                          | V <sub>CC</sub> = 3.6V                                                                                                                                                                                                                                                                                                                                            |     | 0.1  | 0.3   | μA   |
| I <sub>STB</sub>     | Standby current into VCC pin                                                                                           | V <sub>CC</sub> = 3.6V, CHIP_EN = 0 (bit)                                                                                                                                                                                                                                                                                                                         |     | 22   | 26    | μA   |
| I <sub>NOR</sub>     | Normal operation current into VCC pin                                                                                  | V <sub>CC</sub> = 3.6V, CHIP_EN = 1 (bit), OUT0_EN =<br>OUT1_EN = OUT2_EN = 0 (bit)                                                                                                                                                                                                                                                                               |     | 0.15 | 0.17  | mA   |
| I <sub>NOR</sub>     | Normal operation current into VCC pin                                                                                  | $ \begin{array}{l} V_{CC} = 3.6V, CHIP\_EN = 1 \text{ (bit)}, \text{OUT0\_EN} = \\ \text{OUT1\_EN} = \text{OUT2\_EN} = 1 \text{ (bit)}, \text{I}_{\text{OUT0}} = \text{I}_{\text{OUT1}} \\ = \text{I}_{\text{OUT2}} = 25.5\text{mA} \text{ (MAX\_CURRENT} = 0 \text{ (bit)}, \\ \text{OUTx\_DC} = \text{FFh}, \text{OUTx\_MANUAL\_PWM} = \text{FFh} \end{array} $ |     | 0.23 | 0.29  | mA   |
| LED Drive            | r Output                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                   |     |      |       |      |
|                      |                                                                                                                        | V <sub>CC</sub> = 3.6V, VLED = 5V, MAX_CURRENT = 0 (bit),<br>OUTx_MANUAL_PWM = FFh (100% ON)                                                                                                                                                                                                                                                                      | 0.1 |      | 25.5  | mA   |
| I <sub>CS</sub>      | Constant current sink output range                                                                                     | V <sub>CC</sub> = 3.6V, VLED = 5V, MAX_CURRENT = 1 (bit),<br>OUTx_MANUAL_PWM = FFh (100% ON)                                                                                                                                                                                                                                                                      | 0.2 |      | 51    | mA   |
| I <sub>CS_LKG</sub>  | Constant current sink leakage current                                                                                  | V <sub>CC</sub> = 3.6V, OUTx = 1V, OUTx_MANUAL_PWM = 0<br>(0%)                                                                                                                                                                                                                                                                                                    |     | 0.1  | 1     | μA   |
| I <sub>ERR_D2D</sub> | Device to device current error,<br>I <sub>ERR_D2D</sub> = (I <sub>AVE</sub> -I <sub>SET</sub> )/I <sub>SET</sub> ×100% | All LEDs turn ON. Current set to 25.5mA<br>(MAX_CURRENT = 0 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh)                                                                                                                                                                                                                                                       | -8  |      | 8     | %    |
|                      |                                                                                                                        | All LEDs turn ON. Current set to 51mA<br>(MAX_CURRENT = 1 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh)                                                                                                                                                                                                                                                         | -8  |      | 8     | %    |
| I                    | Channel to Channel current error                                                                                       | All LEDs turn ON. Current set to 25.5mA<br>(MAX_CURRENT = 0 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh)                                                                                                                                                                                                                                                       | -3  |      | 3     | %    |
| I <sub>ERR_C2C</sub> | I <sub>ERR_C2C</sub> = (I <sub>OUTX</sub> -I <sub>AVE</sub> )/I <sub>AVE</sub> ×100%                                   | All LEDs turn ON. Current set to 51mA<br>(MAX_CURRENT = 1 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh)                                                                                                                                                                                                                                                         | -2  |      | 2     | %    |
|                      |                                                                                                                        | All LEDs turn ON. Current set to 25.5mA<br>(MAX_CURRENT = 0 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh), V <sub>CC</sub> = 3.6V                                                                                                                                                                                                                               |     |      | 0.135 | V    |
|                      |                                                                                                                        | All LEDs turn ON. Current set to 51mA<br>(MAX_CURRENT = 1 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh), V <sub>CC</sub> = 3.6V                                                                                                                                                                                                                                 |     |      | 0.275 | V    |
| V <sub>HR</sub>      | LED driver output headroom voltage                                                                                     | All LEDs turn ON. Current set to 25.5mA<br>(MAX_CURRENT = 0 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh), V <sub>CC</sub> = 2.5V                                                                                                                                                                                                                               |     |      | 0.15  | V    |
|                      |                                                                                                                        | All LEDs turn ON. Current set to 51mA<br>(MAX_CURRENT = 1 (bit), OUTx_DC = FFh,<br>OUTx_MANUAL_PWM = FFh), , V <sub>CC</sub> = 2.5V                                                                                                                                                                                                                               |     |      | 0.3   | V    |
| f <sub>LED_PWM</sub> | PWM dimming frequency                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                   |     | 23   |       | kHz  |
| f <sub>OSC</sub>     | Internal oscillator frequency                                                                                          |                                                                                                                                                                                                                                                                                                                                                                   |     | 6    |       | MHz  |



Unless specified otherwise, typical characteristics apply over the full ambient temperature range (–40°C <  $T_A$  < +85°C ),  $V_{CC}$  = 3.6V,  $C_{IN}$  = 1µF.

|                       | PARAMETER                                      | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |  |  |  |  |
|-----------------------|------------------------------------------------|----------------------------|-----|-----|-----|------|--|--|--|--|
| Logic Inter           | Logic Interface                                |                            |     |     |     |      |  |  |  |  |
| VIH_LOGIC             | High level input voltage of SDA, SCL           |                            | 1.4 |     |     | V    |  |  |  |  |
| V <sub>IL_LOGIC</sub> | Low level input voltage of SDA, SCL            |                            |     |     | 0.4 | V    |  |  |  |  |
| V <sub>OL_LOGIC</sub> | Low level output voltage of SDA                |                            |     |     | 0.4 | V    |  |  |  |  |
| Protection            |                                                |                            |     |     |     |      |  |  |  |  |
| T <sub>SD</sub>       | Thermal shutdown threshold for LED driver part | T <sub>J</sub> rising      |     | 150 |     | °C   |  |  |  |  |
| T <sub>SD_HYS</sub>   | Thermal shutdown hysteresis                    | $T_J$ falling below $T_SD$ |     | 15  |     | °C   |  |  |  |  |

# 6.6 Timing Requirements

Unless specified otherwise, typical characteristics apply over the full ambient temperature range (-40°C < TA < +85°C ), V<sub>CC</sub> = 3.6V, C<sub>IN</sub> =  $1\mu$ F.

|                  | I <sup>2</sup> C Timing Requirements                                                         | MIN | NOM MAX | UNIT |
|------------------|----------------------------------------------------------------------------------------------|-----|---------|------|
| Standar          | rd-mode                                                                                      |     |         |      |
| f <sub>SCL</sub> | SCL clock frequency                                                                          | 0   | 100     | kHz  |
| 1                | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4   |         | μs   |
| 2                | LOW period of the SCL clock                                                                  | 4.7 |         | μs   |
| 3                | HIGH period of the SCL clock                                                                 | 4   |         | μs   |
| 4                | Set-up time for a repeated START condition                                                   | 4.7 |         | μs   |
| 5                | Data hold time                                                                               | 0   |         | μs   |
| 6                | Data set-up time                                                                             | 250 |         | ns   |
| 7                | Rise time of both SDA and SCL signals                                                        |     | 1000    | ns   |
| 8                | Fall time of both SDA and SCL signals                                                        |     | 300     | ns   |
| 9                | Set-up time for STOP condition                                                               | 4   |         | μs   |
| 10               | Bus free time between a STOP and START condition                                             | 4.7 |         | μs   |
| Cb               | Capacitive load for each bus line                                                            |     | 400     | pF   |
| Fast-mo          | ode                                                                                          |     |         |      |
| f <sub>SCL</sub> | SCL clock frequency                                                                          | 0   | 400     | kHz  |
| 1                | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 0.6 |         | μs   |
| 2                | LOW period of the SCL clock                                                                  | 1.3 |         | μs   |
| 3                | HIGH period of the SCL clock                                                                 | 0.6 |         | μs   |
| 4                | Set-up time for a repeated START condition                                                   | 0.6 |         | μs   |
| 5                | Data hold time                                                                               | 0   |         | μs   |
| 6                | Data set-up time                                                                             | 100 |         | ns   |
| 7                | Rise time of both SDA and SCL signals                                                        |     | 300     | ns   |
| 8                | Fall time of both SDA and SCL signals                                                        |     | 300     | ns   |
| 9                | Set-up time for STOP condition                                                               | 0.6 |         | μs   |
| 10               | Bus free time between a STOP and START condition                                             | 1.3 |         | μs   |
| C <sub>b</sub>   | Capacitive load for each bus line                                                            |     | 400     | pF   |
|                  |                                                                                              |     |         |      |



## 6.7 Timing Diagrams



Figure 6-1. I<sup>2</sup>C Timing Parameters

#### 6.8 Typical Characteristics

Unless specified otherwise, typical characteristics apply over the full ambient temperature range (-40°C <  $T_A$  < +85°C ),  $V_{CC}$  = 3.6V,  $C_{IN}$  = 1µF





# 6.8 Typical Characteristics (continued)

Unless specified otherwise, typical characteristics apply over the full ambient temperature range ( $-40^{\circ}C < T_A < +85^{\circ}C$ ), V<sub>CC</sub> = 3.6V, C<sub>IN</sub> = 1µF





# 6.8 Typical Characteristics (continued)

Unless specified otherwise, typical characteristics apply over the full ambient temperature range (–40°C <  $T_A$  < +85°C ),  $V_{CC}$  = 3.6V,  $C_{IN}$  = 1µF





# 7 Detailed Description

## 7.1 Overview

The LP5817 is a 3 channel RGB LED driver. The maximum output current of each channel is up to 51mA and can be adjusted by 256 steps from 0 to the full current. Besides the annalog dimming, every channel supports 8-bit PWM dimming.

The LP5817 features ultra-low shutdown current that is about 0.1uA. Two approaches are provided to control the LP5817 enter shutdown mode, sending shutdown command or constantly pulling down SCL, which improves the flexibility in system design for different application requirements.

#### 7.2 Functional Block Diagram



Figure 7-1. LP5817 Function Block



# 7.3 Feature Description

#### 7.3.1 Analog Dimming

There are two methods to control the current gain of each output channel.

- Global 1-bit Maximum Current (MC) control for all channels without external resistor
- Individual 8-bit Dot Current (DC) control for each channel

The maximum output current  $I_{OUT_max}$  of each channel can be programmed by the 1 bit MAX\_CURRENT. When the device is powered on, the default value of MC is 0h, which is 25.5mA.

#### Table 7-1. Maximum Current (MC) Bit Setting

| 1-bit Maximun | l (mA)      |                           |  |  |
|---------------|-------------|---------------------------|--|--|
| Binary        | Decimal     | I <sub>OUT_MAX</sub> (mA) |  |  |
| 0 (default)   | 0 (default) | 25.5 (default)            |  |  |
| 1             | 1           | 51                        |  |  |

The LP5817 can individually adjust the analog output current of each channel by using Dot Current (DC) function. The brightness deviation among the LED bins can be miminized to achieve uniform display performance through the DC setting. The DC is programmed in an 8-bit depth, so the analog current can be adjusted with 256 steps from 0 to 100% of  $I_{OUT\_MAX.}$ . The default value of all DC is 0h, which is not current output.

#### Table 7-2. Dot Current (DC) Bits Setting

| nt (DC) Register | Patio of Luce and             |  |  |  |  |  |  |
|------------------|-------------------------------|--|--|--|--|--|--|
| Decimal          | Ratio of I <sub>OUT_MAX</sub> |  |  |  |  |  |  |
| 0 (default)      | 0% (default)                  |  |  |  |  |  |  |
| 1                | 0.39%                         |  |  |  |  |  |  |
| 2                | 0.78%                         |  |  |  |  |  |  |
|                  |                               |  |  |  |  |  |  |
| 128              | 50.2%                         |  |  |  |  |  |  |
|                  |                               |  |  |  |  |  |  |
| 253              | 99.2%                         |  |  |  |  |  |  |
| 254              | 99.6%                         |  |  |  |  |  |  |
| 255              | 100%                          |  |  |  |  |  |  |
|                  | nt (DC) Register              |  |  |  |  |  |  |

By configuring the MC and DC, the analog output current of each channel can be calculated as Equation 1:

$$I_{OUT}\left(mA\right) = I_{OUT\_MAX} \times \frac{DC}{255} \tag{1}$$

The average output current of each channel can be caculated asEquation 2:

$$I_{AVE}\left(mA\right) = I_{OUT\_MAX} \times \frac{DC}{255} \times D_{PWM}$$
<sup>(2)</sup>

• D<sub>PWM</sub> is the PWM duty.



#### 7.3.2 PWM Dimming

The LP5817 supports 8-bit PWM dimming with 23kHz frequency. The device integrates an internal 6MHz oscillator to generate the PWM clock.

The PWM output value of each channel is controlled by the OUT0\_MANUAL\_PWM, OUT1\_MANUAL\_PWM, OUT2\_MANUAL\_PWM separately.

If OUT0\_FADE\_EN, OUT1\_FADE\_EN, OUT2\_FADE\_EN bit in DEV\_CONFIG2 register is set as 0, the output PWM value updates immediatly to the latest received PWM set value.

If OUT0\_FADE\_EN, OUT1\_FADE\_EN, OUT2\_FADE\_EN bit in DEV\_CONFIG2 register is set as 1, the fade in or out function is enabled, the output PWM ramps up or down smoothly to the latest received PWM value within the time period defined by OUT\_FADE\_TIME automatically.

The LP5817 allows users to configure the dimming scale as exponential curve or linear curve for each channel separately through the OUT0\_EXP\_EN, OUT1\_EXP\_EN, OUT2\_EXP\_EN in DEV\_CONFIG3 register. A human-eye-friendly visual performance can be achieved by using the internal exponential scale. The linear scale has great linearity between PWM duty cycle and PWM setting value, which provides flexible approach for external controlled gamma correction algorithm. The 8-bit linear and exponential curves are shown as Figure 7-2.



Figure 7-2. Linear and Exponential PWM Dimming Curves

#### 7.3.3 Sloper

In manual control mode, output fade in or out is supported when LED0\_FADE\_EN, LED1\_FADE\_EN, LED2\_FADE\_EN bit in DEV\_CONFIG2 register is set as 1. Sloper is the basic element to achieve autonomous fade in and fade out animations. The output can achieve 256 steps fade in or fade out effects from 'PWM\_Start' to 'PWM\_End' within a specified time period T as shown in Figure 7-3. Exponential dimming curve can also be supported in the sloper.



Figure 7-3. Sloper Curve Demonstration

The programable time T is selectable from 0 to around 8s with 16 levels shown in Table 7-3.

|                | Table 7-3. Programable Time Options |       |      |       |      |       |      |       |      |       |      |    |    |    |    |    |   |
|----------------|-------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|----|----|----|----|----|---|
| Register Value | 0h                                  | 1h    | 2h   | 3h    | 4h   | 5h    | 6h   | 7h    | 8h   | 9h    | Ah   | Bh | Ch | Dh | Eh | Fh |   |
| Time (Typ.)    | 0s                                  | 0.05s | 0.1s | 0.15s | 0.2s | 0.25s | 0.3s | 0.35s | 0.4s | 0.45s | 0.5s | 1s | 2s | 4s | 6s | 8s | 1 |

#### Table 7-3. Programable Time Options



#### 7.3.4 Protections

#### 7.3.4.1 UVLO

The LP5817 has an internal comparator that monitors the voltage at VCC. When  $V_{CC}$  is below  $V_{CC\_UVLO}$ , the device resets and keeps in Power On Reset (POR) state. When  $V_{CC}$  ramps above  $V_{CC\_UVLO}$ , the device enters INITIALIZATION mode and the POR flag is set. The POR flag needs manual clear by setting POR\_CLR bit when CHIP\_EN = 1.

#### 7.3.4.2 Thermal Shutdown

The LP5817 implements a thermal shutdown mechanism to protect the device from damage due to overheating. When the junction temperature of the device rises to  $155^{\circ}$ C (typical), the device turns off all output channels. The TSD flag is set to indicate thermal shutdown is triggered. The LP5817 releases thermal shutdown when the junction temperature reduces to  $140^{\circ}$ C (typical). The TSD flag needs manual clear by setting TSD\_CLR bit when CHIP\_EN = 1.



#### 7.4 Device Functional Modes

The Figure 7-4 shows the function modes of the LED driver.



Figure 7-4. Functional Modes

#### 7.4.1 Initialization Mode

The LP5817 enters INITIALIZATION mode when VCC voltage ramps above the  $V_{CC\_UVLO}$  or exits from SHUTDOWN mode. The LP5817 reset all registers to default value in INITIALIZATION mode. The POR flag is set to 1 after exiting from INITIALIZATION mode to indicate the reset history.

#### 7.4.2 Standby and Normal Mode

The LP5817 enters STANDBY mode when CHIP\_EN = 0 or NORMAL mode when CHIP\_EN = 1 after exiting from INITIALIZATION mode or THERMAL SHUTDOWN mode.

While staying in STANDBY or NORMAL mode,

- when Enter Shutdown Method is applied, the LP5817 enters SHUTDOWN mode. The Enter Shutdown Method is described in Shutdown Mode.
- when the junction temperature of the LP5817 rises above the thermal shutdown threshold T<sub>SD</sub>, the LP5817 turns off all output channels and enters THERMAL SHUTDOWN mode.

#### 7.4.3 Shutdown Mode

The LP5817 supports shutdown mode to minimize the power consumption from VCC. The quscient current from VCC decreases to 0.1 uA (typical) in SHUTDOWN mode. The LP5817 provides two pairs of methods to control the device enter and exit SHUTDOWN mode.

- Figure 7-5 shows the method 1
  - Enter shutdown, send Shutdown\_command by writing 0x33 to register 0xD though I<sup>2</sup>C communication.
  - Exit shutdown, toggle SDA 8 times to generate 8 falling edges while keeping SCL as high. The supported maximum toggle frequency for SDA is 100kHz.

16 Submit Document Feedback

#### • Figure 7-6 shows the method 2

- Enter shutdown, pull down SCL for 100ms while keeping SDA as high.
- Exit shutdown, pull up SCL to generate one rising edge regardless of SDA state.



# Figure 7-6. Enter and Exit Shutdown Mode Method Pair 2

Exit Shutdown Mode

## 7.4.4 Thermal Shutdown Mode

н

SDA

SCL

SDA

Enter

Exit

All output channels are turned off while the LP5817 staying in THERMAL SHUTDOWN mode. The I2C interface is still active and the LP5817 enters SHUTDOWN mode when Enter Shutdown Method is applied.

When the junction temperature of LP5817 falles blow the thermal shutdown threshold, the LP5817 enters STANDBY mode when CHIP\_EN = 0 or NORMAL mode when CHIP\_EN = 1 after exiting from THERMAL SHUTDOWN mode. The TSD flag needs manual clear through setting TSD\_CLR bit when CHIP\_EN = 1.





# 7.5 Programming

The LP5817 is compatible with I<sup>2</sup>C standard specification. The device supports standard mode (100kHz maximum) and fast mode (400kHz maximum). The device chip address is 0x2D.

#### 7.5.1 I<sup>2</sup>C Data Tansactions

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when clock signal is LOW. START and STOP conditions classify the beginning and the end of the data transfer session. A START condition is defined as the SDA signal transitioning from and the end of the data transfer session. A START condition is defined as the SDA signal transitioning from HIGH to LOW while SCL line is HIGH. A STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The bus leader always generates START and STOP conditions. The bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, the bus leader can generate repeated START conditions. First START and repeated START conditions are functionally equivalent.

Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the leader. The leader releases the SDA line (HIGH) during the acknowledge clock pulse. The device pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The device generates an acknowledge after each byte has been received.

There is one exception to the acknowledge after every byte rule. When the leader is the receiver, the receiver must indicate to the transmitter an end of data by not acknowledging (negative acknowledge) the last byte clocked out of the follower. This negative acknowledge still includes the acknowledge clock pulse (generated by the leader), but the SDA line is not pulled down.

#### 7.5.2 I<sup>2</sup>C Data Format

The address and data bits are transmitted MSB first with 8-bits length format in each cycle. Each transmission is started with Address Byte 1, which are divided into 7 bits of the chip address and 1 read/write bit. The 8 bits of register address are put in Address Byte 2. The device supports both independent mode and broadcast mode. The auto-increment feature allows writing / reading several consecutive registers within one transmission. If not consecutive, a new transmission must be started.



#### Table 7-4. I<sup>2</sup>C Data Format

Figure 7-8. I<sup>2</sup>C Read Timming



#### 7.5.3 Command Description

The LP5817 has 3 dedicated software commands, Shutdown\_command, Reset\_command and Update\_command.

- Send **Shutdown\_command** is one of the 2 methods to make the device enter SHUTDOWN mode as described in Shutdown Mode .
- Send Reset\_command to reset all registers to default value.
- Send **Update\_command** to make the modified value in the device configuration registers as shown in Table 7-5 to take effect. The LP5817 responds to the Update\_command only when CHIP\_EN = 1.

#### Table 7-5. Update\_command Control Registers

| Register Address | Register Acronym                            |
|------------------|---------------------------------------------|
| 0x01 to 0x04     | DEV_CONGIF <i>x</i> , <i>x</i> = 0, 1, 2, 3 |



# 7.6 Register Maps

|         |                 | Tab          | le 7-6. R       | egister M | aps   |              |                  |                  |                  |
|---------|-----------------|--------------|-----------------|-----------|-------|--------------|------------------|------------------|------------------|
| Address | Acronym         | Bit 7        | Bit 6           | Bit 5     | Bit 4 | Bit 3        | Bit 2            | Bit 1            | Bit 0            |
| 0h      | CHIP_EN         | RESERVE      | D               |           |       |              |                  |                  | CHIP_EN          |
| 1h      | DEV_CONFIG0     | RESERVE      | D               |           |       |              |                  |                  | MAX_CU<br>RRENT  |
| 2h      | DEV_CONFIG1     | RESERVE      | D               |           |       |              | OUT2_EN          | OUT1_EN          | OUT0_EN          |
| 3h      | DEV_CONFIG2     | LED_FADE     | E_TIME          |           |       | RESERV<br>ED | OUT2_FA<br>DE_EN | OUT1_FA<br>DE_EN | OUT0_FA<br>DE_EN |
| 4h      | DEV_CONFIG3     | RESERV<br>ED |                 |           |       |              |                  |                  |                  |
| Dh      | SHUTDOWN_CMD    | SHUTDOWN     |                 |           |       |              |                  |                  |                  |
| Eh      | RESET_CMD       | RESET        |                 |           |       |              |                  |                  |                  |
| Fh      | UPDATE_CMD      | UPDATE       |                 |           |       |              |                  |                  |                  |
| 13h     | FLAG_CLR        | RESERVE      | D               |           |       |              |                  | TSD_CLR          | POR_CL<br>R      |
| 14h     | OUT0_DC         | OUT0_DC      |                 |           |       |              |                  |                  |                  |
| 15h     | OUT1_DC         | OUT1_DC      |                 |           |       |              |                  |                  |                  |
| 16h     | OUT2_DC         | OUT2_DC      |                 |           |       |              |                  |                  |                  |
| 18h     | OUT0_MANUAL_PWM | OUT0_MA      | OUT0_MANUAL_PWM |           |       |              |                  |                  |                  |
| 19h     | OUT1_MANUAL_PWM | OUT1_MA      | OUT1_MANUAL_PWM |           |       |              |                  |                  |                  |
| 1Ah     | OUT2_MANUAL_PWM | OUT2_MA      | NUAL_PWN        | N         |       |              |                  |                  |                  |
| 40h     | FLAG            | RESERVE      | D               |           |       |              |                  | TSD              | POR              |

Complex bit access types are encoded to fit into small table cells. Table 7-7 shows the codes that are used for access types in this section.

|                  | . Register ma | ps Access Type boues                   |  |  |  |  |  |  |
|------------------|---------------|----------------------------------------|--|--|--|--|--|--|
| Access Type      | Code          | Description                            |  |  |  |  |  |  |
| Read Type        |               |                                        |  |  |  |  |  |  |
| R                | R             | Read                                   |  |  |  |  |  |  |
| Write Type       |               |                                        |  |  |  |  |  |  |
| W                | W             | Write                                  |  |  |  |  |  |  |
| W1C              | W<br>1C       | Write<br>1 to clear                    |  |  |  |  |  |  |
| Reset or Default | Value         |                                        |  |  |  |  |  |  |
| -n               |               | Value after reset or the default value |  |  |  |  |  |  |
|                  |               |                                        |  |  |  |  |  |  |

#### Table 7-7. Register Maps Access Type Codes

#### 7.6.1 CHIP\_EN (Address = 0h) [Reset = 00h]

CHIP\_EN is shown in Figure 7-9 and described in Table 7-8.

Return to the Summary Table.

#### Figure 7-9. CHIP\_EN

| 6        | 5 | 4    | 3 | 2 | 1 | 0      |  |
|----------|---|------|---|---|---|--------|--|
| RESERVED |   |      |   |   |   |        |  |
|          |   | R-0h |   |   |   | R/W-0h |  |
|          | 6 | 6 5  |   |   |   |        |  |



#### Table 7-8. CHIP\_EN Field Descriptions

| _ |     |          |      |       |                                                 |  |  |  |  |
|---|-----|----------|------|-------|-------------------------------------------------|--|--|--|--|
|   | Bit | Field    | Туре | Reset | Description                                     |  |  |  |  |
|   | 7-1 | RESERVED | R    | 0h    | Reserved                                        |  |  |  |  |
|   | 0   | CHIP_EN  | R/W  |       | Device enable.<br>0x0 = Disable<br>0x1 = Enable |  |  |  |  |

#### 7.6.2 DEV\_CONFIG0 (Address = 1h) [Reset = 00h]

DEV\_CONFIG0 is shown in Figure 7-10 and described in Table 7-9.

Return to the Summary Table.

# Figure 7-10. DEV\_CONFIG0

| 7 | 6        | 5 | 4    | 3 | 2 | 1 | 0      |  |
|---|----------|---|------|---|---|---|--------|--|
|   | RESERVED |   |      |   |   |   |        |  |
|   |          |   | R-0h |   |   |   | R/W-0h |  |

#### Table 7-9. DEV\_CONFIG0 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                       |
|-----|-------------|------|-------|---------------------------------------------------|
| 7-1 | RESERVED    | R    | 0h    | Reserved                                          |
| 0   | MAX_CURRENT | R/W  |       | Max output current.<br>0x0 = 25.5mA<br>0x1 = 51mA |

#### 7.6.3 DEV\_CONFIG1 (Address = 2h) [Reset = 00h]

DEV\_CONFIG1 is shown in Figure 7-11 and described in Table 7-10.

Return to the Summary Table.

# Figure 7-11. DEV\_CONFIG1

| 7 | 6 | 5        | 4       | 3       | 2       | 1 | 0 |
|---|---|----------|---------|---------|---------|---|---|
|   |   | RESERVED | OUT2_EN | OUT1_EN | OUT0_EN |   |   |
|   |   | R-0h     | R/W-0h  | R/W-0h  | R/W-0h  |   |   |

#### Table 7-10. DEV\_CONFIG1 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                   |
|-----|----------|------|-------|-----------------------------------------------|
| 7-3 | RESERVED | R    | 0h    | Reserved                                      |
| 2   | OUT2_EN  | R/W  | 0h    | OUT2 enable.<br>0x0 = Disable<br>0x1 = Enable |
| 1   | OUT1_EN  | R/W  | 0h    | OUT1 enable.<br>0x0 = Disable<br>0x1 = Enable |
| 0   | OUT0_EN  | R/W  | 0h    | OUT0 enable.<br>0x0 = Disable<br>0x1 = Enable |

#### 7.6.4 DEV\_CONFIG2 (Address = 3h) [Reset = 00h]

DEV\_CONFIG2 is shown in Figure 7-12 and described in Table 7-11.



#### Return to the Summary Table.

| Figure 7-12. DEV_CONFIG2 |        |   |   |          |                  |                  |                  |  |  |
|--------------------------|--------|---|---|----------|------------------|------------------|------------------|--|--|
| 7                        | 6      | 5 | 4 | 3        | 2                | 1                | 0                |  |  |
| LED_FADE_TIME            |        |   |   | RESERVED | OUT2_FADE_E<br>N | OUT1_FADE_E<br>N | OUT0_FADE_E<br>N |  |  |
|                          | R/W-0h |   |   |          | R/W-0h           | R/W-0h           | R/W-0h           |  |  |

# Table 7-11. DEV CONFIG2 Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                         |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | LED_FADE_TIME | R/W  | Oh    | OUT fade sloper time.<br>0x0 = 0s<br>0x1 = 0.05s<br>0x2 = 0.10s<br>0x3 = 0.15s<br>0x4 = 0.20s<br>0x5 = 0.25s<br>0x6 = 0.30s<br>0x7 = 0.35s<br>0x8 = 0.40s<br>0x9 = 0.45s<br>0xA = 0.50s<br>0xB = 1.00s<br>0xC = 2.00s<br>0xD = 4.00s<br>0xF = 8.00s |
| 3   | RESERVED      | R    | 0h    | Reserved                                                                                                                                                                                                                                            |
| 2   | OUT2_FADE_EN  | R/W  | Oh    | OUT2 fade in and out enable.<br>0x0 = Disable<br>0x1 = Enable                                                                                                                                                                                       |
| 1   | OUT1_FADE_EN  | R/W  | Oh    | OUT1 fade in and out enable.<br>0x0 = Disable<br>0x1 = Enable                                                                                                                                                                                       |
| 0   | OUT0_FADE_EN  | R/W  | Oh    | OUT0 fade in and out enable.<br>0x0 = Disable<br>0x1 = Enable                                                                                                                                                                                       |

#### 7.6.5 DEV\_CONFIG3 (Address = 4h) [Reset = 00h]

DEV\_CONFIG3 is shown in Figure 7-13 and described in Table 7-12.

Return to the Summary Table.

#### Figure 7-13. DEV\_CONFIG3

| 7        | 6           | 5           | 4           | 3 | 2    | 1    | 0 |
|----------|-------------|-------------|-------------|---|------|------|---|
| RESERVED | OUT2_EXP_EN | OUT1_EXP_EN | OUT0_EXP_EN |   | RESE | RVED |   |
| R-0h     | R/W-0h      | R/W-0h      | R/W-0h      |   | R-(  | Dh   |   |

| Bit | Field       | Туре | Reset | Description                                                           |
|-----|-------------|------|-------|-----------------------------------------------------------------------|
| 7   | RESERVED    | R    | 0h    | Reserved                                                              |
| 6   | OUT2_EXP_EN | R/W  | 0h    | OUT2 exponential PWM dimming enable.<br>0x0 = Disable<br>0x1 = Enable |
| 5   | OUT1_EXP_EN | R/W  | 0h    | OUT1 exponential PWM dimming enable.<br>0x0 = Disable<br>0x1 = Enable |

# Table 7-12. DEV\_CONFIG3 Field Descriptions



#### Table 7-12. DEV\_CONFIG3 Field Descriptions (continued)

| Bit | Field       | Туре | Reset | Description                                                           |
|-----|-------------|------|-------|-----------------------------------------------------------------------|
| 4   | OUT0_EXP_EN | R/W  |       | OUT0 exponential PWM dimming enable.<br>0x0 = Disable<br>0x1 = Enable |
| 3-0 | RESERVED    | R    | 0h    | Reserved                                                              |

#### 7.6.6 SHUTDOWN\_CMD (Address = Dh) [Reset = 00h]

SHUTDOWN\_CMD is shown in Figure 7-14 and described in Table 7-13.

Return to the Summary Table.

#### Figure 7-14. SHUTDOWN\_CMD

| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------|---|---|---|---|---|---|---|--|--|
| SHUTDOWN |   |   |   |   |   |   |   |  |  |
| W-0h     |   |   |   |   |   |   |   |  |  |

#### Table 7-13. SHUTDOWN CMD Field Descriptions

| Bit | Field    | Туре | Reset | Description                |
|-----|----------|------|-------|----------------------------|
| 7-0 | SHUTDOWN | W    | 0h    | 0x33 = Enter shutdown mode |

#### 7.6.7 RESET\_CMD (Address = Eh) [Reset = 00h]

RESET\_CMD is shown in Figure 7-15 and described in Table 7-14.

Return to the Summary Table.

#### Figure 7-15. RESET\_CMD

| 7     | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------|------|---|---|---|---|---|---|--|--|--|
| RESET |      |   |   |   |   |   |   |  |  |  |
|       | W-0h |   |   |   |   |   |   |  |  |  |

#### Table 7-14. RESET\_CMD Field Descriptions

| Bit | Field | Туре | Reset | Description                                     |
|-----|-------|------|-------|-------------------------------------------------|
| 7-0 | RESET | W    | 0h    | 0xCC = Reset all the registers to default value |

#### 7.6.8 UPDATE\_CMD (Address = Fh) [Reset = 00h]

UPDATE\_CMD is shown in Figure 7-16 and described in Table 7-15.

Return to the Summary Table.

#### Figure 7-16. UPDATE\_CMD

| 7      | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|--------|------|---|---|---|---|---|---|--|--|
| UPDATE |      |   |   |   |   |   |   |  |  |
|        | W-0h |   |   |   |   |   |   |  |  |

#### Table 7-15. UPDATE\_CMD Field Descriptions

| Bit | Field  | Туре | Reset | Description                                            |
|-----|--------|------|-------|--------------------------------------------------------|
| 7-0 | UPDATE | W    | 0h    | 0x55 = Update all device configuration registers value |



## 7.6.9 FLAG\_CLR (Address = 13h) [Reset = 00h]

FLAG\_CLR is shown in Figure 7-17 and described in Table 7-16.

Return to the Summary Table.

| Figure 7-17. FLAG_CLR |      |   |   |   |   |   |         |  |  |
|-----------------------|------|---|---|---|---|---|---------|--|--|
| 7                     | 6    | 5 | 4 | 3 | 2 | 1 | 0       |  |  |
| RESERVED              |      |   |   |   |   |   | POR_CLR |  |  |
|                       | R-0h |   |   |   |   |   |         |  |  |

| Bit | Field    | Туре | Reset | Description                |
|-----|----------|------|-------|----------------------------|
| 7-2 | RESERVED | R    | 0h    | Reserved                   |
| 1   | TSD_CLR  | W1C  | 0h    | Write 1 to clear TSD flag. |
| 0   | POR_CLR  | W1C  | 0h    | Write 1 to clear POR flag. |

#### 7.6.10 OUT0\_DC (Address = 14h) [Reset = 00h]

OUT0\_DC is shown in Figure 7-18 and described in Table 7-17.

Return to the Summary Table.

| Figure 7-18. OUT0_DC |        |   |     |      |   |   |   |  |  |  |  |  |
|----------------------|--------|---|-----|------|---|---|---|--|--|--|--|--|
| 7                    | 6      | 5 | 4   | 3    | 2 | 1 | 0 |  |  |  |  |  |
|                      |        |   | OUT | 0_DC |   |   |   |  |  |  |  |  |
|                      | R/W-0h |   |     |      |   |   |   |  |  |  |  |  |
|                      |        |   |     |      |   |   |   |  |  |  |  |  |

#### Table 7-17. OUT0 DC Field Descriptions

| В  | lit | Field   | Туре | Reset | Description      |
|----|-----|---------|------|-------|------------------|
| 7- | -0  | OUT0_DC | R/W  | 0h    | OUT0 DC setting. |

#### 7.6.11 OUT1\_DC (Address = 15h) [Reset = 00h]

OUT1\_DC is shown in Figure 7-19 and described in Table 7-18.

Return to the Summary Table.

| Figure 7-19. OUT1_DC |        |   |     |      |   |   |   |  |  |  |  |  |
|----------------------|--------|---|-----|------|---|---|---|--|--|--|--|--|
| 7                    | 6      | 5 | 4   | 3    | 2 | 1 | 0 |  |  |  |  |  |
|                      |        |   | OUT | 1_DC |   |   |   |  |  |  |  |  |
|                      | R/W-0h |   |     |      |   |   |   |  |  |  |  |  |

#### Table 7-18. OUT1\_DC Field Descriptions

| Bit | Field   | Туре | Reset | Description      |
|-----|---------|------|-------|------------------|
| 7-0 | OUT1_DC | R/W  | 0h    | OUT1 DC setting. |

#### 7.6.12 OUT2\_DC (Address = 16h) [Reset = 00h]

OUT2\_DC is shown in Figure 7-20 and described in Table 7-19.

Return to the Summary Table.

LP5817 SNVSCQ2 – MARCH 2025



| Figure 7-20. OUT2_DC |   |   |      |      |   |   |   |  |  |  |  |  |
|----------------------|---|---|------|------|---|---|---|--|--|--|--|--|
| 0                    | 1 | 2 | 3    | 4    | 5 | 6 | 7 |  |  |  |  |  |
|                      |   |   | 2_DC | OUT2 |   |   |   |  |  |  |  |  |
| R/W-0h               |   |   |      |      |   |   |   |  |  |  |  |  |
| -                    |   |   |      |      |   |   |   |  |  |  |  |  |

#### Table 7-19. OUT2 DC Field Descriptions

| Bit | : | Field   | Туре | Reset | Description      |
|-----|---|---------|------|-------|------------------|
| 7-0 | ) | OUT2_DC | R/W  | 0h    | OUT2 DC setting. |

#### 7.6.13 OUT0\_MANUAL\_PWM (Address = 18h) [Reset = 00h]

OUT0\_MANUAL\_PWM is shown in Figure 7-21 and described in Table 7-20.

Return to the Summary Table.

#### Figure 7-21. OUT0\_MANUAL\_PWM

| 7               | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----------------|--------|---|---|---|---|---|---|--|--|--|--|
| OUT0_MANUAL_PWM |        |   |   |   |   |   |   |  |  |  |  |
|                 | R/W-0h |   |   |   |   |   |   |  |  |  |  |

#### Table 7-20. OUT0\_MANUAL\_PWM Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                |
|-----|-----------------|------|-------|----------------------------------------------------------------------------|
| 7-0 | OUT0_MANUAL_PWM | R/W  | 0h    | OUT0 manual PWM setting.<br>0x00 = 0%<br><br>0x80 = 50%<br><br>0xFF = 100% |

#### 7.6.14 OUT1\_MANUAL\_PWM (Address = 19h) [Reset = 00h]

OUT1\_MANUAL\_PWM is shown in Figure 7-22 and described in Table 7-21.

Return to the Summary Table.

| Figure | 7-22. | OUT1 | _MANUAL | PWM |
|--------|-------|------|---------|-----|
|        |       |      |         |     |

| 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----------------|---|---|---|---|---|---|---|--|--|--|
| OUT1_MANUAL_PWM |   |   |   |   |   |   |   |  |  |  |
|                 |   |   |   |   |   |   |   |  |  |  |

#### Table 7-21. OUT1\_MANUAL\_PWM Field Descriptions

| Bit | : | Field           | Туре | Reset | Description                                                                |
|-----|---|-----------------|------|-------|----------------------------------------------------------------------------|
| 7-0 | ) | OUT1_MANUAL_PWM | R/W  |       | OUT1 manual PWM setting.<br>0x00 = 0%<br><br>0x80 = 50%<br><br>0xFF = 100% |

## 7.6.15 OUT2\_MANUAL\_PWM (Address = 1Ah) [Reset = 00h]

OUT2\_MANUAL\_PWM is shown in Figure 7-23 and described in Table 7-22.

Return to the Summary Table.



| Figure 7-23. OUT2_MANUAL_PWM |        |   |          |          |   |   |   |  |  |  |
|------------------------------|--------|---|----------|----------|---|---|---|--|--|--|
| 7                            | 6      | 5 | 4        | 3        | 2 | 1 | 0 |  |  |  |
|                              |        |   | OUT2_MAI | NUAL_PWM |   |   |   |  |  |  |
|                              | R/W-0h |   |          |          |   |   |   |  |  |  |

#### Table 7-22. OUT2\_MANUAL\_PWM Field Descriptions

|     |                 |      |       | <b>—</b> •                                                                 |
|-----|-----------------|------|-------|----------------------------------------------------------------------------|
| Bit | Field           | Туре | Reset | Description                                                                |
| 7-0 | OUT2_MANUAL_PWM | R/W  | 0h    | OUT2 manual PWM setting.<br>0x00 = 0%<br><br>0x80 = 50%<br><br>0xFF = 100% |

# 7.6.16 FLAG (Address = 40h) [Reset = 00h]

FLAG is shown in Figure 7-24 and described in Table 7-23.

Return to the Summary Table.

#### Figure 7-24. FLAG

| 7 | 6   | 5    | 4 | 3 | 2 | 1 | 0 |  |  |
|---|-----|------|---|---|---|---|---|--|--|
|   | TSD | POR  |   |   |   |   |   |  |  |
|   |     | R-0h |   |   |   |   |   |  |  |

#### Table 7-23. FLAG Field Descriptions

|     | ······································ |      |       |                                                                   |  |  |  |  |  |
|-----|----------------------------------------|------|-------|-------------------------------------------------------------------|--|--|--|--|--|
| Bit | Field                                  | Туре | Reset | Description                                                       |  |  |  |  |  |
| 7-2 | RESERVED                               | R    | 0h    | Reserved                                                          |  |  |  |  |  |
| 1   | TSD                                    | R    |       | TSD flag.<br>0x0 = TSD is not triggered<br>0x1 = TSD is triggered |  |  |  |  |  |
| 0   | POR                                    | R    | 0h    | POR flag.<br>0x0 = POR is not triggered<br>0x1 = POR is triggered |  |  |  |  |  |



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The LP5817 is a 3 channel RGB LED driver. The device has ultra-low operation current at active mode and only consumes 0.25mA when LED current is set at 25mA. In battery powered applications like e-tag, ear bud, e-cigarettes, VR headset, RGB mouse, smart speaker, and other hand-held devices, LP5817 can provide premium LED lighting effects with low power consumption and small package.

#### 8.2 Typical Application

#### 8.2.1 Application

Figure 8-1 shows an example of typical application, which uses one LP5817 to drive RGB LEDs through I<sup>2</sup>C communication.



Figure 8-1. Typical Application - LP5817 Driving RGB LEDs



#### 8.2.2 Design Parameters

Design Parameters shows the typical design parameters of Application.

# Table 8-1. Design Parameters

| PARAMETER                                      | VALUE                                  |
|------------------------------------------------|----------------------------------------|
| Input voltage                                  | 3.6V to 4.2V by one Li-on battery cell |
| RGB LED count                                  | 1                                      |
| LED maximum average current (red, green, blue) | 51mA, 40.8mA, 40.8mA                   |
| LED PWM frequency                              | 23kHz                                  |
| LED PWM duty cycle (red, green, blue)          | 100%, 80%, 40%                         |

#### 8.2.3 Detailed Design Procedure

This section will showcase the detailed design procedures for LP5817 including components selection and how to light on LED.

#### 8.2.3.1 Program Procedure

After VCC powering up, enable the device by setting CHIP\_EN = 1. Set the maximum current for each output. Then set the device configuration registers to enbale the output and select the dimming mode for each output. Finally, Send UPDATE\_CMD to make the prior configuration settings take effect. After that, set the PWM value to adjust the output brightness.

The detailed program procedure is illustrated in Figure 8-2.



Figure 8-2. Program Procedure



#### 8.2.3.2 Programming Example

To get the design parameters in Section 8.2.2, the following program steps can be referred.

After VCC powering up and wait around 1ms,

- 1. Set CHIP\_EN = 1 to enable the device(Write 01h to register 00h)
- 2. Set MAX\_CURRENT = 1h to set 51mA maximum output LED current (Write 01h to register 01h)
- 3. Set 51mA maximum current for red LEDs, 40.8mA maximum current for green and blue LEDs (Write FFh to registers 14h, write CCh to registers 15h and 16h)
- 4. Enable all 3 LEDs (Write 07h to register 02h)
- 5. Send UPDATE\_CMD to make above step2 and step4 configurations take effect (Write 55h to register 0Fh)
- 6. Set red, green and blue LEDs PWM duty cycle as 100%, 80% and 40% (Write FFh to register 18h, write CCh to register 19h, write 66h to register 1Ah)

After this step, the red, green and blue LEDs are turned on with 100%, 80% and 40% PWM duty cycle.



#### 8.2.4 Application Performance Plots

The following figures show the application performance plots.



Figure 8-3. Current Sinks Waveforms of OUT0, OUT1, OUT2



#### 8.3 Power Supply Recommendations

The LP5817 is designed to operate from an input voltage supply range from 2.5V to 5.5V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance is required close to the ceramic bypass capacitors. A typical choice is a tantalum or aluminum electrolytic capacitor with a value of  $100\mu$ F.

## 8.4 Layout

#### 8.4.1 Layout Guidelines

The input capacitor needs not only to be close to the VCC pin, but also to the GND pin to reduce input supply ripple. For OUTx (x = 0, 1, 2), low inductive and resistive path of switch load loop can help to provide a high slew rate. Therefore, path of adjecent outputs must be short and wide and avoid parallel wiring and narrow trace. For better thermal performance, TI suggest to make copper polygon connected with each pin bigger.

#### 8.4.2 Layout Example



Figure 8-4. LP5817 DRL Package Layout Example



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Documentation Support

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2025 | *        | Initial Release |



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

33



#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |        |               |                   |                       |                 | (4)                           | (5)                        |              |                     |
| LP5817DRLR            | Active | Production    | SOT-5X3 (DRL)   8 | 4000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 5817                |
| LP5817DRLR.A          | Active | Production    | SOT-5X3 (DRL)   8 | 4000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 5817                |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are r | nominal |
|-----------------------|---------|
|-----------------------|---------|

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP5817DRLR | SOT-5X3         | DRL                | 8 | 4000 | 180.0                    | 8.4                      | 2.75       | 1.9        | 0.8        | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

4-Apr-2025



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP5817DRLR | SOT-5X3      | DRL             | 8    | 4000 | 210.0       | 185.0      | 35.0        |

# **DRL0008A**



# **PACKAGE OUTLINE**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not averaged 0.45 mm particular.
- exceed 0.15 mm per side.
- 4. Reference JEDEC Registration MO-293, Variation UDAD



# **DRL0008A**

# **EXAMPLE BOARD LAYOUT**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



# **DRL0008A**

# **EXAMPLE STENCIL DESIGN**

# SOT-5X3 - 0.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated