

# LP324-N/LP2902-N Micropower Quad Operational Amplifier

Check for Samples: LP2902-N, LP324-N

## **FEATURES**

- Low Supply Current: 85μA (typ)
   Low Offset Voltage: 2mV (typ)
- Low Input Bias Current: 2nA (typ)
- Input Vommon Mode to GND
- Interfaces to CMOS Logic
- Wide Supply Range: 3V < V<sup>+</sup> < 32V
- Small Outline Package Available
- Pin-for-pin Compatible with LM324

# **DESCRIPTION**

The LP324-N series consists of four independent, high gain internally compensated micropower operational amplifiers. These amplifiers are specially suited for operation in battery systems while maintaining good input specifications, and extremely low supply current drain. In addition, the LP324-N has an input common mode range, and output source range which includes ground, making it ideal in single supply applications.

These amplifiers are ideal in applications which include portable instrumentation, battery backup equipment, and other circuits which require good DC performance and low supply current.

## **Connection Diagram**



Figure 1. 14-Lead SOIC See NFF0014A or D Package



Figure 2. 14-Pin TSSOP See PW Package

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Simplified Schematic**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)

| Supply Voltage                                 | LP324-N                           | 32V or ± 16V |
|------------------------------------------------|-----------------------------------|--------------|
|                                                | LP2902-N                          | 26V or ± 13V |
| Differential Input Voltage                     | LP324-N                           | 32V          |
|                                                | LP2902-N                          | 26V          |
| Input Voltage (3)                              | LP324-N                           | -0.3V to 32V |
|                                                | LP2902-N                          | -0.3V to 26V |
| Output Short-Circuit to GND (One Amplifi       | er) <sup>(4)</sup>                | Continuous   |
| V <sup>+</sup> ≤ 15V and T <sub>A</sub> = 25°C | ESD Susceptibility <sup>(5)</sup> | ±500V        |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) The input voltage is not allowed to go more than −0.3V below V⁻ (GND) as this will turn on a parasitic transistor causing large currents to flow through the device.
- (4) Short circuits from the output to GND can cause excessive heating and eventual destruction. The maximum sourcing output current is approximately 30 mA independent of the magnitude of V<sup>+</sup>. At values of supply voltage in excess of 15 V<sub>DC</sub>, continuous short-circuit to GND can exceed the power dissipation ratings (particularly at elevated temperatures) and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
- (5) The test circuit used consists of the human body model of 100 pF in series with 1500 $\Omega$ .





# **Operating Conditions**

| T <sub>JMAX</sub>     |                               | 150°C                        |  |  |
|-----------------------|-------------------------------|------------------------------|--|--|
| $\theta_{JA}^{(1)}$   | PW Package                    | 154°C/W                      |  |  |
|                       | NFF014A Package               | 90°C/W                       |  |  |
|                       | D Package                     | 140°C/\                      |  |  |
| Operating Temp. Range |                               | See <sup>(2)</sup>           |  |  |
| Storage Temp. Range   |                               | -65°C≤T <sub>J</sub> ≤ 150°C |  |  |
| Soldering Information | Wave Soldering(10sec)         | 260°C(lead temp.)            |  |  |
|                       | Convection or Infrared(20sec) | 235°C                        |  |  |

<sup>(1)</sup> For operation at elevated temperatures, these devices must be derated based on a thermal resistance of  $\theta_{JA}$  and  $T_J$  max.  $T_J = T_A + \theta_{JA}P_D$ .

# Electrical Characteristics<sup>(1)</sup>

| Symbol                     | Parameter                      | Conditions                                             |     | LP2902-N <sup>(2</sup>         | 2)                             |     |                                |                                |                 |
|----------------------------|--------------------------------|--------------------------------------------------------|-----|--------------------------------|--------------------------------|-----|--------------------------------|--------------------------------|-----------------|
|                            |                                |                                                        | Тур | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | Тур | Tested<br>Limit <sup>(3)</sup> | Design<br>Limit <sup>(4)</sup> | Units<br>Limits |
| V <sub>OS</sub>            | Input Offset<br>Voltage        |                                                        | 2   | 4                              | 10                             | 2   | 4                              | 9                              | mV<br>(Max)     |
| I <sub>B</sub>             | Input Bias Current             |                                                        | 2   | 20                             | 40                             | 2   | 10                             | 20                             | nA<br>(Max)     |
| I <sub>OS</sub>            | Input Offset Current           |                                                        | 0.5 | 4                              | 8                              | 0.2 | 2                              | 4                              | nA<br>(Max)     |
| A <sub>VOL</sub>           | Voltage Gain                   | R <sub>L</sub> = 10k to GND<br>V <sup>+</sup> = 30V    | 70  | 40                             | 30                             | 100 | 50                             | 40                             | V/mV<br>(Min)   |
| CMRR                       | Common Mode Rej.<br>Ratio      | $V^{+} = 30V, 0V \le V_{CM}$<br>$V_{CM} < V^{+} - 1.5$ | 90  | 80                             | 75                             | 90  | 80                             | 75                             | dB<br>(Min)     |
| PSRR                       | Power Supply Rej.<br>Ratio     | V <sup>+</sup> = 5V to 30V                             | 90  | 80                             | 75                             | 90  | 80                             | 75                             | dB<br>(Min)     |
| I <sub>S</sub>             | Supply Current                 | R <sub>L</sub> = ∞                                     | 85  | 150                            | 250                            | 85  | 150                            | 250                            | μΑ<br>(Max)     |
| V <sub>O</sub>             | Output Voltage Swing           | $I_L = 350\mu A$ to GND $V_{CM} = 0V$                  | 3.6 | 3.4                            | V⁺−1.9V                        | 3.6 | 3.4                            | V⁺−1.9V                        | V<br>(Min)      |
|                            |                                | $I_L = 350 \mu A \text{ to V}^+$<br>$V_{CM} = 0 V$     | 0.7 | 0.8                            | 1.0                            | 0.7 | 0.8                            | 1.0                            | V<br>(Max)      |
| I <sub>OUT</sub><br>Source | Output Source<br>Current       | $V_O = 3V$<br>$V_{IN}$ (diff) = 1V                     | 10  | 7                              | 4                              | 10  | 7                              | 4                              | mA<br>(Min)     |
| I <sub>OUT</sub><br>Sink   | Output Sink Current            | V <sub>O</sub> = 1.5V<br>V <sub>IN</sub> (diff) = 1V   | 5   | 4                              | 3                              | 5   | 4                              | 3                              | mA<br>(Min)     |
| I <sub>OUT</sub><br>Sink   | Output Sink Current            | V <sub>O</sub> = 1.5V<br>V <sub>CM</sub> = 0V          | 4   | 2                              | 1                              | 4   | 2                              | 1                              | mA<br>(Min)     |
| I <sub>SOURCE</sub>        | Output Short to GND            | V <sub>IN</sub> (diff) = 1V                            | 20  | 25<br><b>35</b>                | 35                             | 20  | 25<br><b>35</b>                | 35                             | mA<br>(Max)     |
| I <sub>SINK</sub>          | Output Short to V <sup>+</sup> | V <sub>IN</sub> (diff) = 1V                            | 15  | 30                             | 45                             | 15  | 30                             | 45                             | mA<br>(Max)     |
| V <sub>OS</sub> Drift      |                                |                                                        | 10  |                                |                                | 10  |                                |                                | μV/C°           |
| I <sub>OS</sub> Drift      |                                |                                                        | 10  |                                |                                | 10  |                                |                                | pA/C°           |
| GBW                        | Gain Bandwidth<br>Product      |                                                        | 100 |                                |                                | 100 |                                |                                | KHz             |
| SR                         | Slew Rate                      |                                                        | 50  |                                |                                | 50  |                                |                                | V/mS            |

<sup>(1)</sup> **Boldface** numbers apply at temperature extremes. All other numbers apply only at T<sub>A</sub> = T<sub>J</sub> = 25°C, V<sup>+</sup> = 5V, V<sub>cm</sub> = V/2, and R<sub>L</sub> =100k connected to GND unless otherwise specified.

Product Folder Links: LP2902-N LP324-N

Copyright © 1999–2013, Texas Instruments Incorporated

Submit Docu

<sup>(2)</sup> The LP2902-N may be operated from  $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ , and the LP324-N may be operated from  $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ .

<sup>(2)</sup> The LP2902-N operating supply range is 3V to 26V, and is not tested above 26V.

<sup>3)</sup> Specified and 100% production tested.

<sup>(4)</sup> Specified (but not 100% production tested) over the operating supply voltage range (3.0V to 32V for the LP324-N, LP324-N, and 3.0V to 26V for the LP2902-N), and the common mode range (0V to V<sup>+</sup> -1.5V), unless otherwise specified. These limits are not used to calculate outgoing quality levels.



# **Typical Performance Curves**















# **Typical Performance Curves (continued)**



t TIME ( $\mu$ S) **Figure 9.** 





Figure 13.







# **Typical Performance Curves (continued)**



#### **APPLICATION HINTS**

The LP324-N series is a micro-power pin-for-pin equivalent to the LM324 op amps. Power supply current, input bias current, and input offset current have all been reduced by a factor of 10 over the LM324. Like its predecessor, the LP324-N series op amps can operate on single supply, have true-differential inputs, and remain in the linear mode with an input common-mode voltage of  $0 V_{DC}$ .

The pinouts of the package have been designed to simplify PC board layouts. Inverting inputs are adjacent to outputs for all of the amplifiers and the outputs have also been placed at the corners of the package (pins 1, 7, 8, and 14).

Precautions should be taken to insure that the power supply for the integrated circuit never becomes reversed in polarity or the unit is not inadvertently installed backwards in the test socket as an unlimited current surge through the resulting forward diode within the IC could destroy the unit.

Large differential input voltages can be easily accommodated and, as input differential voltage protection diodes are not needed, no large input currents result from large differential input voltages. The differential input voltage may be larger than V⁺ without damaging the device. Protection should be provided to prevent the input voltages from going negative more than −0.3 V<sub>DC</sub> (at 25°C). An input clamp diode with a resistor to the IC input terminal can be used.

The amplifiers have a class B output stage which allows the amplifiers to both source and sink output currents. In applications where crossover distortion is undesirable, a resistor should be used from the output of the amplifier to ground. The resistor biases the output into class A operation.

The LP324-N has improved stability margin for driving capacitive loads. No special precautions are needed to drive loads in the 50 pF to 1000 pF range. It should be noted however that since the power supply current has been reduced by a factor of 10, so also has the slew rate and gain bandwidth product. This reduction can cause reduced performance in AC applications where the LM324 is being replaced by an LP324-N. Such situations usually occur when the LM324 has been operated near its power bandwidth.

Output short circuits either to ground or to the positive power supply should be of short time duration. Units can be destroyed, not as a result of the short circuit current causing metal fusing, but rather due to the large increase in IC chip dissipation which will cause eventual failure due to excessive junction temperatures. For example: If all four amplifiers were simultaneously shorted to ground on a 10V supply the junction temperature would rise by 110°C.

Exceeding the negative common-mode limit on either input will cause a reversal of phase to the output and force the amplifier to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. Exceeding the positive common-mode limit on a single input will not change the phase of the output. However, if both inputs exceed the limit, the output of the amplifier will be forced to a low state. In neither case does a latch occur since returning the input within the common mode range puts the input stage and thus the amplifier in a normal operating mode.



The circuits presented in the section on typical applications emphasize operation on only a single power supply voltage. If complementary power supplies are available, all of the standard op amp circuits can be used. In general, introducing a pseudo-ground (a bias voltage reference to  $V^+/2$ ) will allow operation above and below this value in single power supply systems. Many application circuits are shown which take advantage of the wide input common-mode voltage range which includes ground. In most cases, input biasing is not required and input voltages which range to ground can easily be accommodated.

Figure 16. Driving CMOS



Figure 17. Comparator with Hysteresis



Figure 18. Non-Inverting Amplifier



Figure 19. Adder/Subtractor



Figure 20. Unity Gain Buffer



Figure 21. Positive Integrator



Product Folder Links: LP2902-N LP324-N

Submit Documentation Feedback



# Figure 22. Differential Integrator



Figure 23. Howland Current Pump



Figure 24. Bridge Current Amplifier



Figure 25. µ Power Current Source



Figure 26. Lowpass Filter



Submit Documentation Feedback



Figure 27. 1 kHz Bandpass Active Filter



Figure 28. Band-Reject Filter



Figure 29. Pulse Generator



Figure 30. Window Comparator



Copyright © 1999–2013, Texas Instruments Incorporated

Submit Documentation Feedback



# **REVISION HISTORY**

| Changes from Revision B (March 2013) to Revision C |                                                    |  |   |  |
|----------------------------------------------------|----------------------------------------------------|--|---|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 9 |  |

www.ti.com

23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| LP2902M/NOPB          | Active | Production    | SOIC (D)   14   | 55   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LP2902M          |
| LP2902M/NOPB.B        | Active | Production    | SOIC (D)   14   | 55   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LP2902M          |
| LP2902MX/NOPB         | Active | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LP2902M          |
| LP2902MX/NOPB.B       | Active | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LP2902M          |
| LP2902N/NOPB          | Active | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | Level-1-NA-UNLIM           | -40 to 85    | LP2902N          |
| LP2902N/NOPB.B        | Active | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | Level-1-NA-UNLIM           | -40 to 85    | LP2902N          |
| LP324M/NOPB           | Active | Production    | SOIC (D)   14   | 55   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324M           |
| LP324M/NOPB.B         | Active | Production    | SOIC (D)   14   | 55   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324M           |
| LP324MT/NOPB          | Active | Production    | TSSOP (PW)   14 | 94   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324<br>MT      |
| LP324MT/NOPB.B        | Active | Production    | TSSOP (PW)   14 | 94   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324<br>MT      |
| LP324MTX/NOPB         | Active | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324<br>MT      |
| LP324MTX/NOPB.B       | Active | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324<br>MT      |
| LP324MX/NOPB          | Active | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324M           |
| LP324MX/NOPB.B        | Active | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LP324M           |
| LP324N/NOPB           | Active | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | Level-1-NA-UNLIM           | 0 to 70      | LP324N           |
| LP324N/NOPB.B         | Active | Production    | PDIP (N)   14   | 25   TUBE             | Yes  | NIPDAU                        | Level-1-NA-UNLIM           | 0 to 70      | LP324N           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | LP2902MX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
|   | LP324MTX/NOPB | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
|   | LP324MX/NOPB  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |



www.ti.com 23-May-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP2902MX/NOPB | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| LP324MTX/NOPB | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LP324MX/NOPB  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

# **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP2902M/NOPB   | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LP2902M/NOPB.B | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LP2902N/NOPB   | N            | PDIP         | 14   | 25  | 502    | 14     | 11938  | 4.32   |
| LP2902N/NOPB.B | N            | PDIP         | 14   | 25  | 502    | 14     | 11938  | 4.32   |
| LP324M/NOPB    | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LP324M/NOPB.B  | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LP324MT/NOPB   | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LP324MT/NOPB.B | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LP324N/NOPB    | N            | PDIP         | 14   | 25  | 502    | 14     | 11938  | 4.32   |
| LP324N/NOPB.B  | N            | PDIP         | 14   | 25  | 502    | 14     | 11938  | 4.32   |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated