

# LOW-POWER QUAD DIFFERENTIAL COMPARATOR

### **FEATURES**

- Qualified for Automotive Applications
- Wide Supply-Voltage Range . . . 3 V to 30 V
- Ultra-Low Power-Supply Current Drain . . . 60 μA Typ
- Low Input Biasing Current . . . 3 nA
- Low Input Offset Current . . . ±0.5 nA
- Low Input Offset Voltage . . . ±2 mV
- Common-Mode Input Voltage Includes Ground
- Output Voltage Compatible With MOS and CMOS Logic
- High Output Sink-Current Capability (30 mA at V<sub>O</sub> = 2 V)
- Power-Supply Input Reverse Voltage Protected
- Single Power-Supply Operation
- Pin-for-Pin Compatible With LM239, LM339, LM2901



### DESCRIPTION/ORDERING INFORMATION

The LP2901 is a low-power quadruple differential comparator. The device consists of four independent voltage comparators designed specifically to operate from a single power supply and, typically, to draw  $60-\mu A$  drain current over a wide range of voltages. Operation from split power supplies also is possible, and the ultra-low power-supply drain current is independent of the power-supply voltage.

Applications include limit comparators, simple analog-to-digital converters, pulse generators, square-wave generators, time-delay generators, voltage-controlled oscillators, multivibrators, and high-voltage logic gates. The LP2901 is designed specifically to interface with the CMOS logic family. The ultra-low power-supply current makes these products desirable in battery-powered applications.

The LP2901 is characterized for operation from -40°C to 85°C.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | V <sub>IO</sub> MAX<br>AT 25°C | PACK     | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|--------------------------------|----------|--------------------|-----------------------|------------------|
| –40°C to 85°C  | ±5 mV                          | SOIC - D | Reel of 2500       | LP2901IDRQ1           | LP2901IQ1        |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## SCHEMATIC DIAGRAM (EACH COMPARATOR)



# Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                                     | MIN               | MAX    | UNIT |
|-------------------|---------------------------------------------------|-------------------------------------|-------------------|--------|------|
| $V_{CC}$          | Supply voltage <sup>(2)</sup>                     |                                     | 36                | V      |      |
| $V_{\text{ID}}$   | Differential input voltage range (3)              |                                     |                   | ±36    | V    |
| $V_{I}$           | Input voltage range (either input)                |                                     | -0.3              | 36     | V    |
| II                | Input current <sup>(4)</sup>                      | V <sub>I</sub> ≤ -0.3 V             |                   | -50    | mA   |
|                   | Duration of output short-circuit to ground (5)    | L                                   |                   |        |      |
|                   | Continuous total power dissipation <sup>(6)</sup> | See Dis                             | sipation<br>Table | Rating |      |
| $\theta_{JA}$     | Package thermal impedance <sup>(7)(8)</sup>       |                                     |                   | 133.5  | °C/W |
| $T_A$             | Operating free-air temperature range              |                                     | -40               | 85     | °C   |
| TJ                | Operating virtual junction temperature            |                                     |                   | 150    | °C   |
| T <sub>lead</sub> | Lead temperature range                            | 1,6 mm (1/16 in) from case for 60 s |                   | 300    | °C   |
| T <sub>stg</sub>  | Storage temperature range                         |                                     | -65               | 150    | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential voltages, are with respect to the network ground.
- (3) Differential voltages are at IN+ with respect to IN-.
- (4) This input current exists only when the voltage at any of the inputs is driven negative. The current flows through the collector-base junction of the input clamping device. In addition to the clamping device action, there is lateral n-p-n parasitic transistor action. This action is not destructive, and normal output states are reestablished when the input voltage returns to a value more positive than -0.3 V at T<sub>A</sub> = 25°C.
- (5) Short circuits between outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction.
- (6) If the output transistors are allowed to saturate, the low-bias dissipation and the on-off characteristics of the outputs keep the dissipation very small (usually less than 100 mW).
- (7) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can impact reliability.
- (8) The package thermal impedance is calculated in accordance with JESD 51 (low-K board).

# **Dissipation Ratings**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR ABOVE<br>$T_A = 25$ °C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|-------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 936 mW                                | 7.49 mW/°C                                | 599 mW                                | 486 mW                                |

Submit Documentation Feedback



# **Recommended Operating Conditions**

|                                           |                                |                        | MIN | MAX | UNIT |
|-------------------------------------------|--------------------------------|------------------------|-----|-----|------|
| $V_{CC}$                                  | Supply voltage                 |                        | 3   | 30  | V    |
| V <sub>IC</sub> Common-mode input voltage | Common mode input voltage      | V <sub>CC</sub> = 5 V  | 0   | 3   | V    |
|                                           | Common-mode input voltage      | V <sub>CC</sub> = 30 V | 0   | 28  | V    |
| V                                         | lanut valtaga                  | V <sub>CC</sub> = 5 V  | 0   | 3   | V    |
| VI                                        | Input voltage                  | V <sub>CC</sub> = 30 V | 0   | 28  | V    |
| T <sub>A</sub>                            | Operating free-air temperature |                        | -40 | 85  | °C   |

## **Electrical Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                 | PARAMETER                                       | TEST                                     | CONDITIONS                                        | T <sub>A</sub> <sup>(1)</sup> | MIN                        | TYP  | MAX | UNIT |
|-----------------|-------------------------------------------------|------------------------------------------|---------------------------------------------------|-------------------------------|----------------------------|------|-----|------|
| V               | Innut offeet valtege                            | V <sub>CC</sub> = 5 V to 30              | $V, V_0 = 2 V^{(2)},$                             | 25°C                          |                            | ±2   | ±5  | mV   |
| $V_{IO}$        | Input offset voltage                            | RS = 0                                   |                                                   | Full range                    |                            |      | ±9  | liiv |
|                 | land offer at accomment                         |                                          |                                                   | 25°C                          |                            | ±0.5 | ±5  |      |
| I <sub>IO</sub> | Input offset current                            |                                          |                                                   | Full range                    |                            | ±1   | ±15 | nA   |
|                 | Input bias current <sup>(3)</sup>               |                                          |                                                   | 25°C                          |                            | -2.5 | -25 | - A  |
| I <sub>IB</sub> | input bias current                              |                                          |                                                   | Full range                    |                            | -4   | -40 | nA   |
| $V_{ICR}$       | Common-mode                                     | Cinala avente                            | C'anda asserta                                    |                               | 0 to V <sub>CC</sub> – 1.5 |      |     | V    |
|                 | input voltage range                             | Single supply                            |                                                   | Full range                    | 0 to V <sub>CC</sub> – 2   |      |     | V    |
| A <sub>VD</sub> | Large-signal differential voltage amplification | V <sub>CC</sub> = 15 V, R <sub>L</sub> = | $V_{CC} = 15 \text{ V}, R_L = 15 \text{ k}\Omega$ |                               |                            | 500  |     | V/mV |
|                 |                                                 |                                          | V 2 V(4)                                          |                               | 20                         | 30   |     |      |
|                 | Output sink current                             | $V_{I-} = 1 V,$<br>$V_{I+} = 0$          | $V_0 = 2 V^{(4)}$                                 | Full range                    | 15                         |      |     | mA   |
|                 |                                                 | V   + - O                                | V <sub>O</sub> = 0.4 V                            | 25°C                          | 0.2                        | 0.7  |     |      |
|                 | Outrot lealeans accoment                        | $V_{I+} = 1 V,$                          | V <sub>O</sub> = 5 V                              | 25°C                          |                            | 0.1  |     | nA   |
|                 | Output leakage current                          | $V_{I-} = 0$                             | V <sub>O</sub> = 30 V                             | Full range                    |                            |      | 1   | μΑ   |
| $V_{\text{ID}}$ | Differential input voltage                      | $V_{I} \le 0$ (or $V_{CC-}$ c            | $V_1 \le 0$ (or $V_{CC}$ on split supplies)       |                               |                            |      | 36  | ٧    |
| I <sub>CC</sub> | Supply current                                  | R <sub>L</sub> = ∞, All comp             | parators                                          |                               |                            | 60   | 100 | μΑ   |

<sup>(1)</sup> Full range is  $-40^{\circ}$ C to  $125^{\circ}$ C.

## **Switching Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C,  $R_L$  connected to 5 V through 5.1 k $\Omega$ 

| PARAMETER                  | TEST CONDITIONS                           | TYP | UNIT |
|----------------------------|-------------------------------------------|-----|------|
| Large-signal response time | TTI logic quing V 4.4 V                   | 1.3 |      |
| Response time              | TTL logic swing, V <sub>ref</sub> = 1.4 V | 8   | μs   |

Copyright © 2005–2008, Texas Instruments Incorporated

Submit Documentation Feedback

<sup>(2)</sup> V<sub>IO</sub> is measured over the full common-mode input voltage range.

<sup>(3)</sup> Because of the p-n-p input stage, the direction of the current is out of the device. This current essentially is constant (i.e., independent of the output state). No loading change exists on the reference or input lines as long as the common-mode input voltage range is not exceeded.

<sup>(4)</sup> The output sink current is a function of the output voltage. These devices have a bimodal output section that allows them to sink (via a Darlington connection) large currents at output voltages greater than 1.5 V and smaller currents at output voltages less than 1.5 V.



#### **APPLICATION INFORMATION**

Figure 1 shows the basic configuration for using the LP2901 comparator. Figure 2 shows the diagram for using it as a CMOS driver.



Figure 1. Basic Comparator



Figure 2. CMOS Driver

All pins of any unused comparators should be grounded. The bias network of the LP2901 establishes a drain current that is independent of the magnitude of the power-supply voltage over the range of 2 V to 30 V. It usually is necessary to use a bypass capacitor across the power-supply line.

The differential input voltage may be larger than  $V_{CC}$  without damaging the device. Protection should be provided to prevent the input voltages from going negative by more than -0.3 V. The output section has two distinct modes of operation, the Darlington mode and the ground-emitter mode. This unique drive circuit permits the device to sink 30 mA at  $V_O = 2$  V in the Darlington mode and 700  $\mu$ A at  $V_O = 0.4$  V in the ground-emitter mode. Figure 3 is a simplified schematic diagram of the output section. The output section is configured in a Darlington connection (ignoring Q3). If the output voltage is held high enough (above 1 V), Q1 is not saturated and the output current is limited only by the product of the  $h_{FE}$  of Q1, the  $h_{FE}$  of Q2, and  $I_1$  and the 60- $\Omega$  saturation resistance of Q2. The devices are capable of driving LEDs, relays, etc. in this mode while maintaining an ultra-low power-supply current of 60  $\mu$ A typical.



Figure 3. Output-Section Schematic Diagram

www.ti.com

Without transistor Q3, if the output voltage were allowed to drop below 0.8 V, transistor Q1 would saturate, and the output current would drop to zero. The circuit would be unable to pull low current loads down to ground or the negative supply, if used. Transistor Q3 has been included to bypass transistor Q1 under these conditions and apply the current  $I_1$  directly to the base of Q2. The output sink current now is approximately  $I_1$  times the  $I_2$  of Q2 (700  $I_1$ A at  $I_2$ C = 0.4 V). The output of the devices exhibits a bimodal characteristic, with a smooth transition between modes.

In both cases, the output is an uncommitted collector. Several outputs can be tied together to provide a dot logic function. An output pullup resistor can be connected to any available power-supply voltage within the permitted power-supply range, and there is no restriction on this voltage, based on the magnitude of the voltage that is supplied to  $V_{CC}$  of the package.

Copyright © 2005–2008, Texas Instruments Incorporated

Submit Documentation Feedback

11-Nov-2025 www.ti.com

### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LP2901IDRG4Q1         | Obsolete      | Production    | SOIC (D)   14  | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | LP2901IQ1        |
| LP2901IDRQ1           | Active        | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LP2901IQ1        |
| LP2901IDRQ1.A         | Active        | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | LP2901IQ1        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LP2901-Q1:

Catalog: LP2901

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Dec-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP2901IDRQ1 | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Dec-2024



## \*All dimensions are nominal

|   | Device      | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|---------------------|---|------|------|-------------|------------|-------------|--|
| ı | LP2901IDRQ1 | SOIC                | D | 14   | 2500 | 353.0       | 353.0      | 32.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025