







LMV931-N LMV932-N, LMV934-N

SNOS993P - NOVEMBER 2001 - REVISED APRIL 2017

# LMV93x-N Single, Dual, Quad 1.8-V, RRIO Operational Amplifiers

#### 1 Features

Texas

INSTRUMENTS

- Typical 1.8-V Supply Values; Unless Otherwise Noted
- Specified at 1.8 V, 2.7 V and 5 V
- **Output Swing** 
  - With 600-Ω Load 80 mV from Rail
- With 2-kΩ Load 30 mV from Rail
- V<sub>CM</sub> 200 mV Beyond Rails
- Supply Current (per Channel) 100 µA
- Gain Bandwidth Product 1.4 MHz
- Maximum V<sub>OS</sub> 4 mV
- **Ultra Tiny Packages**
- Temperature Range -40°C to +125°C
- Create a Custom Design Using the LMV93x-N With the WEBENCH<sup>®</sup> Power Designer

#### Applications 2

- Phones
- Tablets
- Wearables
- Health Monitoring
- Portable and Battery-Powered Electronic Equipment
- **Battery Monitoring**

# High-Side Current Sense Amplifier



# 3 Description

The LMV93x-N family (LMV931-N single, LMV932-N dual and LMV934-N quad) are low-voltage, lowpower operational amplifiers. The LMV93x-N family operates from 1.8-V to 5.5-V supply voltages and have rail-to-rail input and output. The input commonmode voltage extends 200 mV beyond the supplies which enables user enhanced functionality beyond the supply voltage range. The output can swing railto-rail unloaded and within 105 mV from the rail with 600-Ω load at 1.8-V supply. The LMV93x-N devices are optimized to work at 1.8 V, which make them ideal for portable two-cell, battery-powered systems and single-cell Li-Ion systems.

LMV93x-N devices exhibit an excellent speed-power ratio, achieving 1.4-MHz gain bandwidth product at 1.8-V supply voltage with very low supply current. The LMV93x-N devices can drive a 600-Ω load and up to 1000-pF capacitive load with minimal ringing. These devices also have a high DC gain of 101 dB, making them suitable for low-frequency applications.

The single LMV93x-N is offered in space-saving 5-pin SC70 and SOT-23 packages. The dual LMV932-N are in 8-pin VSSOP and SOIC packages and the quad LMV934-N are in 14-pin TSSOP and SOIC packages. These small packages are ideal solutions for area constrained PC boards and portable electronics such as mobile phones and tablets.

| Device Information <sup>(*)</sup> |            |                   |  |  |  |  |  |
|-----------------------------------|------------|-------------------|--|--|--|--|--|
| PART NUMBER                       | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |  |
| LMV931-N                          | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |  |
|                                   | SC-70 (5)  | 2.00 mm × 1.25 mm |  |  |  |  |  |
| LMV932-N                          | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |  |  |
| LIVI V 932-IN                     | SOIC (8)   | 4.90 mm × 3.91 mm |  |  |  |  |  |
|                                   | TSSOP (8)  | 5.00 mm × 4.40 mm |  |  |  |  |  |
| LMV934-N                          | SOIC (14)  | 8.60 mm × 3.90 mm |  |  |  |  |  |

### Device Information $^{(1)}$

(1) For all available packages, see the orderable addendum at the end of the datasheet.



# Table of Contents

| 1 | Feat | ures 1                                |
|---|------|---------------------------------------|
| 2 | App  | lications 1                           |
| 3 | Desc | cription 1                            |
| 4 | Revi | sion History 2                        |
| 5 |      | Configuration and Functions           |
| 6 |      | cifications 4                         |
|   | 6.1  | Absolute Maximum Ratings 4            |
|   | 6.2  | ESD Ratings (Commercial) 4            |
|   | 6.3  | Recommended Operating Ratings 4       |
|   | 6.4  | Thermal Information 4                 |
|   | 6.5  | DC Electrical Characteristics 1.8 V 5 |
|   | 6.6  | AC Electrical Characteristics 1.8 V 6 |
|   | 6.7  | DC Electrical Characteristics 2.7 V 6 |
|   | 6.8  | AC Electrical Characteristics 2.7 V 7 |
|   | 6.9  | Electrical Characteristics 5 V DC 9   |
|   | 6.10 | AC Electrical Characteristics 5 V 10  |
|   | 6.11 | Typical Characteristics 11            |
| 7 | Deta | iled Description 16                   |
|   | 7.1  | Overview 16                           |
|   | 7.2  | Functional Block Diagram 16           |
|   |      |                                       |

|    | 7.3  | Feature Description                             | 16 |
|----|------|-------------------------------------------------|----|
|    | 7.4  | Device Functional Modes                         | 16 |
| 8  | App  | lication and Implementation                     | 19 |
|    | 8.1  | Application Information                         | 19 |
|    | 8.2  | Typical Applications                            | 19 |
|    | 8.3  | Dos and Don'ts                                  | 23 |
| 9  | Pow  | er Supply Recommendations                       | 23 |
| 10 |      | out                                             |    |
|    | 10.1 | Layout Guidelines                               | 24 |
|    | 10.2 | -                                               |    |
| 11 | Dev  | ice and Documentation Support                   | 25 |
|    | 11.1 | Device Support                                  | 25 |
|    | 11.2 |                                                 |    |
|    | 11.3 |                                                 |    |
|    | 11.4 | Receiving Notification of Documentation Updates | 25 |
|    | 11.5 | Community Resources                             | 26 |
|    | 11.6 | Trademarks                                      | 26 |
|    | 11.7 | Electrostatic Discharge Caution                 | 26 |
|    | 11.8 | Glossary                                        | 26 |
| 12 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 26 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision O (December 2014) to Revision P

#### Page

| • | Deleted information specific to automotive grade - created separate automotive data sheet SNOSD49                   | . 1 |
|---|---------------------------------------------------------------------------------------------------------------------|-----|
| • | Added links for WEBENCH                                                                                             | . 1 |
| • | Moved storage temperature to Abs Max table and changed Handling Ratings tables to ESD Ratings tables per new format | . 4 |
| • | Changed values in the Thermal Information table to align with JEDEC standards                                       | . 4 |
| • | Changed Slew Rate vs Supply Voltage title to reflect LMV931 and LMV934 only                                         | 14  |
| • | Added Slew Rate vs Supply graph for LMV932 only                                                                     | 14  |
| • | Added Receiving Notification of Documentation Updates and Community Resources subsections                           | 25  |

#### Changes from Revision N (June 2014) to Revision O

| _    |
|------|
| Page |

Page

Page

 Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections

### Changes from Revision M (November 2013) to Revision N

Complete rewrite for GDS standard.
Added LMV934-N-Q1. The other Q grades were added in previous revision.
1

#### Changes from Revision L (March 2013) to Revision M

Added Automotive Q Grade.



# 5 Pin Configuration and Functions







DGK and D Package 14-Pin TSSOP and SOIC LMV934-N Top View



Pin Functions: LMV931

| PIN   |                 | I/O | DESCRIPTION        |  |  |
|-------|-----------------|-----|--------------------|--|--|
| NAME  | LMV931 DBV, DCK |     | DESCRIPTION        |  |  |
| +IN   | 1               | I   | Noninverting Input |  |  |
| -IN 3 |                 | I   | Inverting Input    |  |  |
| OUT   | 4               | 0   | Output             |  |  |
| V-    | 2               | Р   | Negative Supply    |  |  |
| V+    | 5               | Р   | Positive Supply    |  |  |

### Pin Functions: LMV932 and LMV934

|       | PIN           |              | 1/0   | DESCRIPTION                     |
|-------|---------------|--------------|-------|---------------------------------|
| NAME  | LMV932 D, DGK | LMV934 D, PW | - I/O | DESCRIPTION                     |
| +IN A | 3             | 3            | I     | Noninverting input, channel A   |
| +IN B | 5             | 5            | I     | Noninverting input, channel B   |
| +IN C | —             | 10           | I     | Noninverting input, channel C   |
| +IN D | —             | 12           | I     | Noninverting input, channel D   |
| –IN A | 2             | 2            | I     | Inverting input, channel A      |
| –IN B | 6             | 6            | I     | Inverting input, channel B      |
| –IN C | —             | 9            | I     | Inverting input, channel C      |
| –IN D | —             | 13           | I     | Inverting input, channel D      |
| OUT A | 1             | 1            | 0     | Output, channel A               |
| OUT B | 7             | 7            | 0     | Output, channel B               |
| OUT C | —             | 8            | 0     | Output, channel C               |
| OUT D | —             | 14           | 0     | Output, channel D               |
| V+    | 8             | 4            | Р     | Positive (highest) power supply |
| V–    | 4             | 11           | Р     | Negative (lowest) power supply  |

Copyright © 2001–2017, Texas Instruments Incorporated

# 6 Specifications

# 6.1 Absolute Maximum Ratings

See (1)(2).

|                                       | MIN                     | MAX                     | UNIT |
|---------------------------------------|-------------------------|-------------------------|------|
| Supply voltage ( $V^+ - V^-$ )        | -0.3                    | 6                       | V    |
| Differential input voltage            | V <sup>-</sup>          | V*                      | V    |
| Voltage at input/output pins          | (V <sup>-</sup> ) - 0.3 | (V <sup>+</sup> ) + 0.3 | V    |
| Junction temperature <sup>(3)</sup>   | -40                     | 150                     | °C   |
| Storage temperature, T <sub>stg</sub> | -65                     | 150                     | °C   |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not specified. For specifications and the test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/Distributors for availability and specifications.
(3) The maximum power dissipation is a function of T<sub>1</sub>, p<sub>1</sub>, and T<sub>2</sub>. The maximum allowable power dissipation at any amb

(3) The maximum power dissipation is a function of  $T_{J(max)}$ ,  $R_{0JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/R_{0JA}$ . All numbers apply for packages soldered directly into a PC board.

# 6.2 ESD Ratings (Commercial)

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |
|                    |                         | Machine model (MM) <sup>(3)</sup>                                              | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

(3) Machine model, 200  $\Omega$  in series with 100 pF.

# 6.3 Recommended Operating Ratings

See<sup>(1)</sup>.

|                                      | MIN | MAX | UNIT |
|--------------------------------------|-----|-----|------|
| Supply voltage range ( $V^+ - V^-$ ) | 1.8 | 5.5 | V    |
| Ambient temperature                  | -40 | 125 | °C   |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not specified. For specifications and the test conditions, see the Electrical Characteristics.

## 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                                 | LMV931-N        |               | LMV932-N    |                | LMV934-N    |               |      |
|-------------------------------|-------------------------------------------------|-----------------|---------------|-------------|----------------|-------------|---------------|------|
|                               |                                                 | DBV<br>(SOT-23) | DCK<br>(SC70) | D<br>(SOIC) | DGK<br>(VSSOP) | D<br>(SOIC) | PW<br>(TSSOP) | UNIT |
|                               |                                                 | 5 PINS          | 5 PINS        | 8 PINS      | 8 PINS         | 14 PINS     | 14 PINS       |      |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance          | 197.2           | 285.9         | 125.9       | 184.5          | 94.4        | 124.8         | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance       | 156.7           | 115.9         | 70.2        | 74.3           | 52.5        | 51.4          | °C/W |
| $R_{\theta J B}$              | Junction-to-board thermal resistance            | 55.6            | 63.7          | 66.5        | 105.1          | 48.9        | 67.2          | °C/W |
| ΨJT                           | Junction-to-top<br>characterization parameter   | 41.4            | 4.5           | 19.8        | 13.1           | 14.3        | 6.6           | °C/W |
| Ψјв                           | Junction-to-board characterization parameter    | 55              | 62.9          | 65.9        | 103.6          | 48.6        | 66.6          | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom)<br>thermal resistance | _               | _             | _           | _              | _           | _             | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 DC Electrical Characteristics 1.8 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 1.8 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1 MΩ.

|                   | PARAMETER                             | TEST CONDIT                                                            | IONS          | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT  |
|-------------------|---------------------------------------|------------------------------------------------------------------------|---------------|----------------------|--------------------|----------------------|-------|
|                   |                                       | LMV931 (Single)                                                        | 25°C          |                      | 1                  | 4                    |       |
| . ,               |                                       |                                                                        | Full Range    |                      |                    | 6                    | mV    |
| V <sub>OS</sub>   | Input Offset Voltage                  | LMV932 (Dual),                                                         | 25°C          |                      | 1                  | 5.5                  |       |
|                   |                                       | LMV934 (Quad)                                                          | Full Range    |                      |                    | 7.5                  | mV    |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift |                                                                        | Full Range    |                      | 5.5                |                      | μV/°C |
| I <sub>B</sub>    | Input Bias Current                    |                                                                        | 25°C          |                      | 15                 | 35                   |       |
|                   |                                       |                                                                        | Full Range    |                      |                    | 50                   | nA    |
| l <sub>os</sub>   | Input Offset Current                  |                                                                        | 25°C          |                      | 13                 | 25                   |       |
|                   |                                       |                                                                        | Full Range    |                      |                    | 40                   | nA    |
| I <sub>S</sub>    | Supply Current (per channel)          |                                                                        | 25°C          |                      | 103                | 185                  |       |
|                   |                                       |                                                                        | Full Range    |                      |                    | 205                  | μA    |
| CMRR              | Common-Mode Rejection Ratio           | LMV931, 0 ≤ V <sub>CM</sub> ≤ 0.6 V                                    | 25°C          | 60                   | 78                 |                      | 15    |
|                   |                                       | $1.4 \text{ V} \le \text{V}_{\text{CM}} \le 1.8 \text{ V}^{(2)}$       | Full Range    | 55                   |                    |                      | dB    |
|                   |                                       | LMV932 and LMV934                                                      | 25°C          | 55                   | 76                 |                      | dB    |
|                   |                                       | $0 \le V_{CM} \le 0.6 V$<br>1.4 V $\le V_{CM} \le 1.8 V^{(2)}$         | Full Range    | 50                   |                    |                      |       |
|                   |                                       | −0.2 V ≤ V <sub>CM</sub> ≤ 0 V<br>1.8 V ≤ V <sub>CM</sub> ≤ 2.0 V      | 25°C          | 50                   | 72                 |                      | dB    |
| PSRR              | Power Supply Rejection Ratio          | $1.8 \text{ V} \leq \text{V}^+ \leq 5 \text{ V}$                       | 25°C          | 75                   | 100                |                      |       |
|                   |                                       |                                                                        | Full Range    | 70                   |                    |                      | dB    |
| CMVR              | Input Common-Mode Voltage<br>Range    | For CMRR Range ≥ 50dB                                                  | 25°C          | V <sup>-</sup> - 0.2 | -0.2               | V <sup>+</sup> + 0.2 |       |
|                   |                                       |                                                                        | -40°C to 85°C | V <sup>-</sup>       | to                 | V+                   | V     |
|                   |                                       |                                                                        | 125°C         | V <sup>-</sup> + 0.2 | 2.1                | V <sup>+</sup> - 0.2 |       |
|                   |                                       | $R_{L} = 600 \Omega$ to 0.9 V,                                         | 25°C          | 77                   | 101                |                      |       |
|                   | Large Signal Voltage Gain             | $V_{O} = 0.2 V \text{ to } 1.6 V,$<br>$V_{CM} = 0.5 V$                 | Full Range    | 73                   |                    |                      | dB    |
|                   | LMV931-N (Single)                     | $R_L = 2 k\Omega \text{ to } 0.9 \text{ V},$                           | 25°C          | 80                   | 105                |                      |       |
|                   |                                       | $V_{O} = 0.2 V \text{ to } 1.6 V,$<br>$V_{CM} = 0.5 V$                 | Full Range    | 75                   |                    |                      | dB    |
| A <sub>V</sub>    |                                       | $R_{\rm I} = 600 \ \Omega \text{ to } 0.9 \text{ V},$                  | 25°C          | 75                   | 90                 |                      | dB    |
|                   | Large Signal Voltage Gain             | $V_{O} = 0.2 \text{ V to } 1.6 \text{ V},$<br>$V_{CM} = 0.5 \text{ V}$ | Full Range    | 72                   |                    |                      |       |
|                   | LMV932-N (Dual)<br>LMV934-N (Quad)    | $R_L = 2 k\Omega$ to 0.9 V,                                            | 25°C          | 78                   | 100                |                      |       |
|                   |                                       | $V_0 = 0.2 V$ to 1.6 V,<br>$V_{CM} = 0.5 V$                            | Full Range    | 75                   |                    |                      | dB    |
|                   |                                       | $R_L = 600 \Omega$ to 0.9 V                                            | 25°C          | 1.65                 | 1.72               | _                    |       |
|                   |                                       | V <sub>IN</sub> = ±100 mV                                              |               |                      | 0.077              | 0.105                |       |
|                   |                                       |                                                                        | Full Range    | 1.63                 |                    | 0.120                |       |
| Vo                | Output Swing                          | $R_L = 2 k\Omega$ to 0.9 V                                             | 25°C          | 1.75                 | 1.77               |                      |       |
|                   |                                       | $V_{IN} = \pm 100 \text{ mV}$                                          |               |                      | 0.024              | 0.035                | V     |
|                   |                                       |                                                                        | Full Range    | 1.74                 |                    | 0.04                 | , v   |

<sup>(1)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.

<sup>(2)</sup> For specified temperature ranges, see the CMVR parameter in *DC Electrical Characteristics 1.8* V for the input common-mode voltage specifications.

# DC Electrical Characteristics 1.8 V (continued)

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 1.8 V, V<sup>-</sup> = 0 V,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1 M\Omega$ .

|    | PARAMETER                                                  | TEST CONDITIO             | MIN        | TYP <sup>(1)</sup> | MAX | UNIT |     |
|----|------------------------------------------------------------|---------------------------|------------|--------------------|-----|------|-----|
|    | Sourcing, $V_0 = 0 V$                                      | 25°C                      | 4          | 8                  |     | ~ ^  |     |
|    | V <sub>IN</sub> = 100 mV                                   | Full Range                | 3.3        |                    |     | mA   |     |
| 10 | I <sub>O</sub> Output Short Circuit Current <sup>(3)</sup> | Sinking, $V_0 = 1.8 V$    | 25°C       | 7                  | 9   |      | ~ ^ |
|    |                                                            | V <sub>IN</sub> = −100 mV | Full Range | 5                  |     |      | mA  |

(3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of 45 mA over long term may adversely affect reliability.

# 6.6 AC Electrical Characteristics 1.8 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 1.8 V, V<sup>-</sup> = 0 V,  $V_{CM} = V^{+}/2$ ,  $V_O = V^{+}/2$  and  $R_L > 1 M\Omega$ .

|                | PARAMETER                        | TEST CONDITIONS                                                                                     | MIN TYP <sup>(1)</sup> MAX | UNIT   |
|----------------|----------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------|--------|
| SR             | Slew Rate                        | See <sup>(2)</sup> .                                                                                | 0.35                       | V/μs   |
| GBW            | Gain-Bandwidth Product           |                                                                                                     | 1.4                        | MHz    |
| $\Phi_{m}$     | Phase Margin                     |                                                                                                     | 67                         | deg    |
| G <sub>m</sub> | Gain Margin                      |                                                                                                     | 7                          | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise     | $f = 10 \text{ kHz}, \text{ V}_{CM} = 0.5 \text{ V}$                                                | 60                         | nV/√Hz |
| i <sub>n</sub> | Input-Referred Current Noise     | f = 10 kHz                                                                                          | 0.08                       | pA/√Hz |
| THD            | Total Harmonic Distortion        | $      f = 1 \text{ kHz}, A_V = +1 \\ R_L = 600 \ \Omega, V_{\text{IN}} = 1 \text{ V}_{\text{PP}} $ | 0.023%                     |        |
|                | Amplifier-to-Amplifier Isolation | See <sup>(3)</sup>                                                                                  | 123                        | dB     |

(1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.

(2) Connected as voltage follower with input step from  $V^-$  to  $V^+$ . Number specified is the slower of the positive and negative slew rates.

(3) Input referred,  $R_L = 100 \text{ k}\Omega$  connected to V<sup>+</sup>/2. Each amplifier excited in turn with 1 kHz to produce  $V_O = 3 V_{PP}$  (For supply voltages < 3 V,  $V_O = V^+$ ).

# 6.7 DC Electrical Characteristics 2.7 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 2.7 V, V<sup>-</sup> = 0 V,  $V_{CM} = V^+/2$ ,  $V_O = V^+/2$  and  $R_L > 1$  M $\Omega$ .

| PARAME            | ETER                                  | TEST COM        | DITIONS    | MIN TYP <sup>(1)</sup> | MAX | UNIT  |
|-------------------|---------------------------------------|-----------------|------------|------------------------|-----|-------|
|                   |                                       | LMV931 (Single) | 25°C       | 1                      | 4   |       |
| M                 | land Offerst Vielters                 |                 | Full Range |                        | 6   | mV    |
| V <sub>OS</sub>   | Input Offset Voltage                  | LMV932 (Dual)   | 25°C       | 1                      | 5.5 |       |
|                   |                                       | LMV934 (Quad)   | Full Range | 7.5                    |     | mV    |
| TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift |                 | Full Range | 5.5                    |     | μV/°C |
| I <sub>B</sub>    | Input Bias Current                    |                 | 25°C       | 15                     | 35  | ~^    |
|                   |                                       |                 | Full Range |                        | 50  | nA    |
| I <sub>OS</sub>   | Input Offset Current                  |                 | 25°C       | 8                      | 25  | - 4   |
|                   |                                       |                 | Full Range |                        | 40  | nA    |
| I <sub>S</sub>    | Supply Current (per channel)          |                 | 25°C       | 105                    | 190 |       |
|                   |                                       |                 | Full Range |                        | 210 | μA    |

(1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.



# DC Electrical Characteristics 2.7 V (continued)

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 2.7 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = V<sup>+</sup>/2, V<sub>O</sub> = V<sup>+</sup>/2 and R<sub>L</sub> > 1 M $\Omega$ .

| PARAME          | ETER                                        | TEST CONDITI                                                   | ONS           | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT |
|-----------------|---------------------------------------------|----------------------------------------------------------------|---------------|----------------------|--------------------|----------------------|------|
|                 |                                             | LMV931, 0 ≤ V <sub>CM</sub> ≤ 1.5 V                            | 25°C          | 60                   | 81                 |                      | 15   |
|                 |                                             | $2.3 V \le V_{CM} \le 2.7 V^{(2)}$                             | Full Range    | 55                   |                    |                      | dB   |
| 01455           |                                             | LMV932 and LMV934                                              | 25°C          | 55                   | 80                 |                      |      |
| CMRR            | Common-Mode Rejection Ratio                 | $0 \le V_{CM} \le 1.5 V$<br>2.3 V $\le V_{CM} \le 2.7 V^{(2)}$ | Full Range    | 50                   |                    |                      | dB   |
|                 |                                             | $-0.2 V \le V_{CM} \le 0 V$ $2.7 V \le V_{CM} \le 2.9 V$       | 25°C          | 50                   | 74                 |                      | dB   |
|                 | Deven Comply Dais sting Datio               | 1.8 V ≤ V <sup>+</sup> ≤ 5 V                                   | 25°C          | 75                   | 100                |                      |      |
| PSRR            | Power Supply Rejection Ratio                | V <sub>CM</sub> = 0.5 V                                        | Full Range    | 70                   |                    |                      | dB   |
|                 |                                             | For CMRR Range ≥ 50 dB                                         | 25°C          | V <sup>-</sup> - 0.2 |                    | V <sup>+</sup> + 0.2 |      |
| V <sub>CM</sub> | Input Common-Mode Voltage<br>Range          |                                                                | -40°C to 85°C | V <sup>-</sup>       | to<br>3.0 -        | V <sup>+</sup>       | V    |
|                 | Kange                                       |                                                                | 125°C         | V <sup>-</sup> + 0.2 | 0.0 -              | V <sup>+</sup> - 0.2 |      |
| -               |                                             | $R_{L} = 600 \Omega$ to 1.35 V,                                | 25°C          | 87                   | 104                |                      | ٩D   |
|                 | Large Signal Voltage Gain                   | $V_0 = 0.2 V \text{ to } 2.5 V$                                | Full Range    | 86                   |                    |                      | dB   |
|                 | LMV931-N (Single)                           | $R_L = 2 \ k\Omega$ to 1.35 V,                                 | 25°C          | 92                   | 110                |                      | dB   |
| Δ.,             |                                             | $V_{O} = 0.2 V \text{ to } 2.5 V$                              | Full Range    | 91                   |                    |                      | uв   |
| A <sub>V</sub>  |                                             | $R_L = 600 \Omega$ to 1.35 V,                                  | 25°C          | 78                   | 90                 |                      |      |
|                 | Large Signal Voltage Gain                   | $V_{O}$ = 0.2 V to 2.5 V                                       | Full Range    | 75                   |                    |                      | dB   |
|                 | LMV932-N (Dual)<br>LMV934-N (Quad)          | $R_L = 2 k\Omega$ to 1.35 V,                                   | 25°C          | 81                   | 100                |                      |      |
|                 |                                             | $V_0 = 0.2$ V to 2.5 V                                         | Full Range    | 78                   |                    |                      | dB   |
|                 |                                             | $R_L = 600 \Omega$ to 1.35 V                                   | 25°C          | 2.55                 | 2.62               |                      |      |
|                 |                                             | $V_{IN} = \pm 100 \text{ mV}$                                  |               |                      | 0.083              | 0.110                | V    |
| V               | Output Swing                                |                                                                | Full Range    | 2.53                 |                    | 0.130                |      |
| Vo              | Output Swing                                | $R_L = 2 k\Omega$ to 1.35 V                                    | 25°C          | 2.65                 | 2.675              |                      |      |
|                 |                                             | $V_{IN} = \pm 100 \text{ mV}$                                  |               |                      | 0.025              | 0.04                 | V    |
|                 |                                             |                                                                | Full Range    | 2.64                 |                    | 0.045                |      |
|                 |                                             | Sourcing, $V_0 = 0 V$                                          | 25°C          | 20                   | 30                 |                      | ~ ^  |
|                 |                                             | V <sub>IN</sub> = +100 mV                                      | Full Range    | 15                   |                    |                      | mA   |
| lo              | Output Short Circuit Current <sup>(3)</sup> | Sinking,                                                       | 25°C          | 18                   | 25                 |                      |      |
|                 |                                             | V <sub>O</sub> = 2.7 V<br>V <sub>IN</sub> = -100 mV            | Full Range    | 12                   |                    |                      | mA   |

(2) For specified temperature ranges, see the CMVR parameter in *DC Electrical Characteristics 1.8 V* for the input common-mode voltage specifications.

(3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of 45 mA over long term may adversely affect reliability.

# 6.8 AC Electrical Characteristics 2.7 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 2.7 V, V<sup>-</sup> = 0 V,  $V_{CM} = 1.0$  V,  $V_O = 1.35$  V and  $R_L > 1$  M $\Omega$ .

| PARAM          | ETER                         | TEST CONDITIONS                                      | MIN TYP <sup>(1)</sup> MA | X UNIT |
|----------------|------------------------------|------------------------------------------------------|---------------------------|--------|
| SR             | Slew Rate                    | See <sup>(2)</sup>                                   | 0.4                       | V/µs   |
| GBW            | Gain-Bandwidth Product       |                                                      | 1.4                       | MHz    |
| $\Phi_{m}$     | Phase Margin                 |                                                      | 70                        | deg    |
| G <sub>m</sub> | Gain Margin                  |                                                      | 7.5                       | dB     |
| e <sub>n</sub> | Input-Referred Voltage Noise | $f = 10 \text{ kHz}, \text{ V}_{CM} = 0.5 \text{ V}$ | 57                        | nV√Hz  |
| i <sub>n</sub> | Input-Referred Current Noise | f = 10 kHz                                           | 0.08                      | pA/√Hz |

(1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.

(2) Connected as voltage follower with input step from V<sup>-</sup> to V<sup>+</sup>. Number specified is the slower of the positive and negative slew rates.

7

# AC Electrical Characteristics 2.7 V (continued)

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 2.7 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = 1.0 V, V<sub>O</sub> = 1.35 V and R<sub>L</sub> > 1 MΩ.

| PARAM | IETER                     | TEST CONDITIONS                                                                                                                             | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| THD   | Total Harmonic Distortion | $      f = 1 \text{ kHz},  \text{A}_{\text{V}} = +1 \\ \text{R}_{\text{L}} = 600  \Omega,  \text{V}_{\text{IN}} = 1  \text{V}_{\text{PP}} $ |     | 0.022%             |     |      |
|       | Amp-to-Amp Isolation      | See <sup>(3)</sup>                                                                                                                          |     | 123                |     | dB   |

(3) Input referred,  $R_L = 100 \text{ k}\Omega$  connected to V<sup>+</sup>/2. Each amplifier excited in turn with 1 kHz to produce  $V_O = 3 V_{PP}$  (For supply voltages < 3 V,  $V_O = V^+$ ).

Copyright © 2001–2017, Texas Instruments Incorporated



# 6.9 Electrical Characteristics 5 V DC

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V,  $V_{CM} = V^{+}/2$ ,  $V_O = V^{+}/2$  and  $R_L > 1 M\Omega$ .

| PARAME            | ETER                                           | TEST CONDI                                                              | TIONS                           | MIN                  | TYP <sup>(1)</sup> | MAX                  | UNIT         |    |
|-------------------|------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|----------------------|--------------------|----------------------|--------------|----|
|                   |                                                | LMV931 (Single)                                                         | 25°C                            |                      | 1                  | 4                    | <i>x</i> -11 |    |
| . ,               |                                                |                                                                         | Full Range                      |                      |                    | 6                    | mV           |    |
| V <sub>OS</sub>   | Input Offset Voltage                           | LMV932 (Dual)                                                           | 25°C                            |                      | 1                  | 5.5                  |              |    |
|                   |                                                | LMV934 (Quad)                                                           | Full Range                      |                      |                    | 7.5                  | mV           |    |
| TCV <sub>OS</sub> | Input Offset Voltage Average<br>Drift          |                                                                         |                                 |                      | 5.5                |                      | μV/°C        |    |
| I <sub>B</sub>    | Input Bias Current                             |                                                                         | 25°C                            |                      | 14                 | 35                   |              |    |
|                   |                                                |                                                                         | Full Range                      |                      |                    | 50                   | nA           |    |
| l <sub>os</sub>   | Input Offset Current                           |                                                                         | 25°C                            |                      | 9                  | 25                   |              |    |
|                   |                                                |                                                                         | Full Range                      |                      |                    | 40                   | nA           |    |
| I <sub>S</sub>    | Supply Current (per channel)                   |                                                                         | 25°C                            |                      | 116                | 210                  | •            |    |
|                   |                                                |                                                                         | Full Range                      |                      |                    | 230                  | μA           |    |
|                   |                                                | $0 \le V_{CM} \le 3.8 V$                                                | 25°C                            | 60                   | 86                 |                      |              |    |
| CMRR              | Common-Mode Rejection Ratio                    | $4.6 \text{ V} \le \text{V}_{CM} \le 5 \text{ V}^{(2)}$                 | Full Range                      | 55                   |                    |                      | dB           |    |
| CIVILAT           |                                                | $-0.2 V \le V_{CM} \le 0 V$<br>5 V $\le V_{CM} \le 5.2 V$               | 25°C                            | 50                   | 78                 |                      | dB           |    |
|                   | Davies Currely Daia stien Datia                | 1.8 V ≤ V <sup>+</sup> ≤ 5 V                                            | 25°C                            | 75                   | 100                |                      | ٦Ŀ           |    |
| PSRR              | Power Supply Rejection Ratio                   | V <sub>CM</sub> = 0.5 V                                                 | Full Range                      | 70                   |                    |                      | dB           |    |
|                   |                                                | For CMRR Range ≥ 50 dB                                                  | 25°C                            | V <sup>-</sup> - 0.2 | -0.2               | V <sup>+</sup> + 0.2 |              |    |
| CMVR              | Input Common-Mode Voltage<br>Range             |                                                                         | -40°C to 85°C                   | V <sup>-</sup>       | to                 | V+                   | V            |    |
|                   | Kango                                          |                                                                         | 125°C                           | V <sup>-</sup> + 0.3 | 5.3                | V <sup>+</sup> - 0.3 |              |    |
|                   | Large Signal Voltage Gain<br>LMV931-N (Single) | $R_L = 600 \Omega$ to 2.5 V,                                            | 25°C                            | 88                   | 102                |                      | ٦D           |    |
|                   |                                                | Large Signal Voltage Gain<br>LMV931-N (Single) $R_L = 2 k\Omega$ to 2.5 | $V_0 = 0.2 V \text{ to } 4.8 V$ | Full Range           | 87                 |                      |              | dB |
|                   |                                                |                                                                         | $R_L = 2 \ k\Omega$ to 2.5 V,   | 25°C                 | 94                 | 113                  |              | ٦D |
| •                 |                                                | $V_0 = 0.2 V \text{ to } 4.8 V$                                         | Full Range                      | 93                   |                    |                      | dB           |    |
| A <sub>V</sub>    |                                                | $R_L = 600 \Omega$ to 2.5 V,                                            | 25°C                            | 81                   | 90                 |                      |              |    |
|                   | Large Signal Voltage Gain                      | $V_0 = 0.2 V \text{ to } 4.8 V$                                         | Full Range                      | 78                   |                    |                      | dB           |    |
|                   | LMV932-N (Dual)<br>LMV934-N (Quad)             | $R_L = 2 k\Omega$ to 2.5 V,                                             | 25°C                            | 85                   | 100                |                      |              |    |
|                   |                                                | $V_0 = 0.2 V \text{ to } 4.8 V$                                         | Full Range                      | 82                   |                    |                      | dB           |    |
|                   | -                                              | $R_L = 600 \Omega$ to 2.5 V                                             | 25°C                            | 4.855                | 4.890              |                      |              |    |
|                   |                                                | $V_{IN} = \pm 100 \text{ mV}$                                           |                                 |                      | 0.120              | 0.160                | V            |    |
| .,                |                                                |                                                                         | Full Range                      | 4.835                |                    | 0.180                |              |    |
| Vo                | Output Swing                                   | $R_L = 2 \text{ k}\Omega \text{ to } 2.5 \text{ V}$                     | 25°C                            | 4.945                | 4.967              |                      |              |    |
|                   |                                                | $V_{IN} = \pm 100 \text{ mV}$                                           |                                 |                      | 0.037              | 0.065                | V            |    |
|                   |                                                |                                                                         | Full Range                      | 4.935                |                    | 0.075                |              |    |
|                   |                                                | LMV931, Sourcing, $V_0 = 0$                                             | 25°C                            | 80                   | 100                |                      |              |    |
| o                 | Output Short Circuit Current <sup>(3)</sup>    | V<br>V <sub>IN</sub> = +100 mV                                          | Full Range                      | 68                   |                    |                      | mA           |    |
| U I               | • • • • • • • • • • • • • •                    | Sinking, $V_0 = 5 V$                                                    | 25°C                            | 58                   | 65                 |                      | m۸           |    |
|                   |                                                | $V_{IN} = -100 \text{ mV}$                                              | Full Range                      | 45                   |                    |                      | mA           |    |

(1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.

(2) For specified temperature ranges, see the CMVR parameter in *DC Electrical Characteristics 1.8 V* for the input common-mode voltage specifications.

(3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of 45 mA over long term may adversely affect reliability.



# 6.10 AC Electrical Characteristics 5 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}$ C. V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V,  $V_{CM} = V^{+}/2$ ,  $V_O = 2.5$  V and  $R_{\perp} > 1$  M $\Omega$ .

|                | PARAMETER                        | TEST CONDITIONS                                                             | MIN | TYP <sup>(1)</sup> | MAX | UNIT               |
|----------------|----------------------------------|-----------------------------------------------------------------------------|-----|--------------------|-----|--------------------|
| SR             | Slew Rate                        | See . <sup>(2)</sup>                                                        |     | 0.42               |     | V/µs               |
| GBW            | Gain-Bandwidth Product           |                                                                             |     | 1.5                |     | MHz                |
| $\Phi_{m}$     | Phase Margin                     |                                                                             |     | 71                 |     | deg                |
| G <sub>m</sub> | Gain Margin                      |                                                                             |     | 8                  |     | dB                 |
| e <sub>n</sub> | Input-Referred Voltage Noise     | f = 10 kHz, V <sub>CM</sub> = 1 V                                           |     | 50                 |     | nV/√ <del>Hz</del> |
| i <sub>n</sub> | Input-Referred Current Noise     | f = 10 kHz                                                                  |     | 0.08               |     | pA/√ <del>Hz</del> |
| THD            | Total Harmonic Distortion        | $      f = 1 \text{ kHz}, A_V = 1 \\ R_L = 600 \ \Omega, V_O = 1 \ V_{PP} $ |     | 0.022%             |     |                    |
|                | Amplifier-to-Amplifier Isolation | See <sup>(3)</sup>                                                          |     | 123                |     | dB                 |

(1) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. Connected as voltage follower with input step from V<sup>-</sup> to V<sup>+</sup>. Number specified is the slower of the positive and negative slew rates. Input referred,  $R_L = 100 \text{ k}\Omega$  connected to V<sup>+</sup>/2. Each amplifier excited in turn with 1 kHz to produce V<sub>O</sub> = 3 V<sub>PP</sub> (For supply voltages < 3

(2)

(3)  $V, V_0 = V^+$ ).



# 6.11 Typical Characteristics



# LMV931-N LMV932-N, LMV934-N

SNOS993P - NOVEMBER 2001 - REVISED APRIL 2017

TEXAS INSTRUMENTS

www.ti.com

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

www.ti.com

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 7 Detailed Description

### 7.1 Overview

The LMV93x-N are low-voltage, low-power operational amplifiers (op-amp) operating from 1.8-V to 5.5-V supply voltages and have rail-to-rail input and output. LMV93x-N input common-mode voltage extends 200 mV beyond the supplies which enables user enhanced functionality beyond the supply voltage range.

## 7.2 Functional Block Diagram



Texas Instruments Incorporated

(Each Amplifier)

#### 7.3 Feature Description

The differential inputs of the amplifier consist of a noninverting input (+IN) and an inverting input (-IN). The amplifier amplifies only the difference in voltage between the two inputs, which is called the differential input voltage. The output voltage of the op-amp  $V_{OUT}$  is given by Equation 1:

 $V_{OUT} = A_{OL} (IN^+ - IN^-)$ 

where

 $A_{OL}$  is the open-loop gain of the amplifier, typically around 100 dB (100,000x, or 10  $\mu$ V per volt). (1)

#### 7.4 Device Functional Modes

#### 7.4.1 Input and Output Stage

The rail-to-rail input stage of this family provides more flexibility for the designer. The LMV93x-N use a complimentary PNP and NPN input stage in which the PNP stage senses common-mode voltage near V<sup>-</sup> and the NPN stage senses common-mode voltage near V<sup>+</sup>. The transition from the PNP stage to NPN stage occurs 1 V below V<sup>+</sup>. Because both input stages have their own offset voltage, the offset of the amplifier becomes a function of the input common-mode voltage and has a crossover point at 1 V below V<sup>+</sup>.



## **Device Functional Modes (continued)**



Copyright © 2016, Texas Instruments Incorporated



This  $V_{OS}$  crossover point can create problems for both DC- and AC-coupled signals if proper care is not taken. Large input signals that include the  $V_{OS}$  crossover point will cause distortion in the output signal. One way to avoid such distortion is to keep the signal away from the crossover. For example, in a unity gain buffer configuration with  $V_S = 5 V$ , a 5-V peak-to-peak signal will contain input-crossover distortion while a 3-V peak-to-peak signal centered at 1.5 V will not contain input-crossover distortion as it avoids the crossover point. Another way to avoid large signal distortion is to use a gain of -1 circuit which avoids any voltage excursions at the input terminals of the amplifier. In that circuit, the common-mode DC voltage can be set at a level away from the  $V_{OS}$  cross-over point. For small signals, this transition in  $V_{OS}$  shows up as a  $V_{CM}$  dependent spurious signal in series with the input signal and can effectively degrade small signal parameters such as gain and common-mode rejection ratio. To resolve this problem, the small signal should be placed such that it avoids the  $V_{OS}$  crossover point. In addition to the rail-to-rail performance, the output stage can provide enough output current to drive 600- $\Omega$  loads. Because of the high-current capability, take care not to exceed the 150°C maximum junction temperature specification.

#### 7.4.2 Input Bias Current Consideration

The LMV93x-N family has a complementary bipolar input stage. The typical input bias current ( $I_B$ ) is 15 nA. The input bias current can develop a significant offset voltage. This offset is primarily due to  $I_B$  flowing through the negative feedback resistor,  $R_F$ . For example, if  $I_B$  is 50 nA and  $R_F$  is 100 k $\Omega$ , then an offset voltage of 5 mV will develop ( $V_{OS} = I_B \times R_F$ ). Using a compensation resistor ( $R_C$ ), as shown in Figure 30, cancels this effect. But the input offset current ( $I_{OS}$ ) will still contribute to an offset voltage in the same manner.



# **Device Functional Modes (continued)**



Figure 30. Canceling the Offset Voltage due to Input Bias Current



# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LMV93x-N devices bring performance, economy and ease-of-use to low-voltage, low-power systems. They provide rail-to-rail input and rail-to-rail output swings into heavy loads.

## 8.2 Typical Applications

#### 8.2.1 High-Side Current-Sensing Application



Figure 31. High-Side Current Sensing

#### 8.2.1.1 Design Requirements

The high-side current-sensing circuit (Figure 31) is commonly used in a battery charger to monitor charging current to prevent overcharging. A sense resistor  $R_{SENSE}$  is connected to the battery directly. This system requires an op amp with rail-to-rail input. The LMV93x-N are ideal for this application because its common-mode input range extends up to the positive supply.

#### 8.2.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMV93x-N device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

Texas Instruments

www.ti.com

(2)

(3)

# **Typical Applications (continued)**

#### 8.2.1.2 Detailed Design Procedure

As seen in Figure 31, the  $I_{CHARGE}$  current flowing through sense resistor  $R_{SENSE}$  develops a voltage drop equal to  $V_{SENSE}$ . The voltage at the negative sense point will now be less than the positive sense point by an amount proportional to the  $V_{SENSE}$  voltage.

The low-bias currents of the LMV93x cause little voltage drop through  $R_2$ , so the negative input of the LMV93x amplifier is at essentially the same potential as the negative sense input.

The LMV93x will detect this voltage error between its inputs and servo the transistor base to conduct more current through Q1, increasing the voltage drop across  $R_1$  until the LMV93x inverting input matches the noninverting input. At this point, the voltage drop across  $R_1$  now matches  $V_{\text{SENSE}}$ .

 $I_{G}$ , a current proportional to  $I_{CHARGE}$ , will flow according to the following relation:

 $I_{G} = V_{RSENSE} / R_{1} = (R_{SENSE} * I_{CHARGE}) / R_{1}$ 

 $I_G$  also flows through the gain resistor  $R_3$  developing a voltage drop equal to:

 $V_3 = I_G * R_3 = (V_{RSENSE} / R_1) * R_3 = ((R_{SENSE} * I_{CHARGE}) / R_2) * R_3$ 



# **Typical Applications (continued)**

```
V_{OUT} = (R_{SENSE} * I_{CHARGE}) * G
where
• G = R_3 / R_1
```

The other channel of the LMV93x may be used to buffer the voltage across R3 to drive the following stages.

## 8.2.1.3 Application Curve

Figure 32 shows the results of the example current sense circuit.



NOTE: the error after 4 V where transistor Q1 runs out of headroom and saturates, limiting the upper output swing.

Figure 32. Current Sense Amplifier Results

## 8.2.2 Half-Wave Rectifier Applications



Figure 33. Half-Wave Rectifier With Rail-To-Ground Output Swing Referenced to Ground



Figure 34. Half-Wave Rectifier With Negative-Going Output Referenced to V<sub>CC</sub>

#### Copyright © 2001–2017, Texas Instruments Incorporated

# **Typical Applications (continued)**

#### 8.2.2.1 Design Requirements

Because the LMV931-N, LMV932-N, LMV934-N input common-mode range includes both positive and negative supply rails and the output can also swing to either supply, achieving half-wave rectifier functions in either direction is an easy task. All that is needed are two external resistors; there is no need for diodes or matched resistors. The half-wave rectifier can have either positive or negative going outputs, depending on the way the circuit is arranged.

#### 8.2.2.2 Detailed Design Procedure

In Figure 33 the circuit is referenced to ground, while in Figure 34 the circuit is biased to the positive supply. These configurations implement the half-wave rectifier because the LMV93x-N can not respond to one-half of the incoming waveform. It can not respond to one-half of the incoming because the amplifier cannot swing the output beyond either rail therefore the output disengages during this half cycle. During the other half cycle, however, the amplifier achieves a half wave that can have a peak equal to the total supply voltage. R<sub>1</sub> should be large enough not to load the LMV93x-N.

#### 8.2.2.3 Application Curve





Figure 36. Output of Rail-to-Ground Circuit

#### 8.2.3 Instrumentation Amplifier With Rail-to-Rail Input and Output Application



Figure 37. Rail-to-Rail Instrumentation Amplifier

#### 8.2.3.1 Design Requirements

Using three of the LMV93x-N amplifiers, an instrumentation amplifier with rail-to-rail inputs and outputs can be made as shown in Figure 37.

#### 8.2.3.2 Detailed Design Procedure

In this example, amplifiers on the left side act as buffers to the differential stage. These buffers assure that the input impedance is very high. They also assure that the difference amp is driven from a voltage source. This is necessary to maintain the CMRR set by the matching  $R_1$ - $R_2$  with  $R_3$ - $R_4$ . The gain is set by the ratio of  $R_2/R_1$  and  $R_3$  should equal  $R_1$  and  $R_4$  equal  $R_2$ . With both rail-to-rail input and output ranges, the input and output are only limited by the supply voltages. Remember that even with rail-to-rail outputs, the output can not swing past the supplies so the combined common-mode voltages plus the signal should not be greater that the supplies or limiting will occur.



### **Typical Applications (continued)**

### 8.2.3.3 Application Curve

Figure 38 shows the results of the instrumentation amplifier with  $R_1$  and  $R_3 = 1$  K, and  $R_2$  and  $R_4 = 100$  k $\Omega$ , for a gain of 100, running on a single 5-V supply with a input of  $V_{CM} = V_S/2$ . The combined effects of the individual offset voltages can be seen as a shift in the offset of the curve.



Figure 38. Instrumentation Amplifier Output Results

### 8.3 Dos and Don'ts

Do properly bypass the power supplies.

Do add series resistence to the output when driving capacitive loads, particularly cables, Muxes and ADC inputs.

Do add series current limiting resistors and external schottky clamp diodes if input voltage is expected to exceed the supplies. Limit the current to 1 mA or less (1 k $\Omega$  per volt).

# 9 Power Supply Recommendations

For proper operation, the power supplies must be properly decoupled. For decoupling the supply lines, TI recommends that 10-nF capacitors be placed as close as possible to the op amp power supply pins. For single-supply, place a capacitor between V<sup>+</sup> and V<sup>-</sup> supply leads. For dual supplies, place one capacitor between V<sup>+</sup> and ground, and one capacitor between V<sup>-</sup> and ground.



# 10 Layout

## 10.1 Layout Guidelines

The V<sup>+</sup> pin must be bypassed to ground with a low-ESR capacitor.

The optimum placement is closest to the V<sup>+</sup> and ground pins.

Take care to minimize the loop area formed by the bypass capacitor connection between V<sup>+</sup> and ground.

The ground pin must be connected to the PCB ground plane at the pin of the device.

The feedback components should be placed as close as possible to the device minimizing strays.

## 10.2 Layout Example



Figure 39. SOT-23 Layout Example



# **11** Device and Documentation Support

# 11.1 Device Support

# 11.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMV93x-N device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 11.1.2 Development Support

LMV931 PSPICE Model (also applicable to the LMV932 and LMV934), http://www.ti.com/lit/zip/snom028

TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti

DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm

TI Universal Operational Amplifier Evaluation Module, http://www.ti.com/tool/opampevm

TI Filterpro Software, http://www.ti.com/tool/filterpro

# **11.2 Documentation Support**

### 11.2.1 Related Documentation

For additional applications, see

AN-31 Op Amp Circuit Collection

## 11.3 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

| PARTS    | PRODUCT FOLDER | ORDER NOW  | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|------------|------------------------|---------------------|---------------------|
| LMV931-N | Click here     | Click here | Click here             | Click here          | Click here          |
| LMV932-N | Click here     | Click here | Click here             | Click here          | Click here          |
| LMV934-N | Click here     | Click here | Click here             | Click here          | Click here          |

#### Table 1. Related Links

# 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

Copyright © 2001–2017, Texas Instruments Incorporated



# 11.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.6 Trademarks

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.8 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
| LMV931MF/NOPB         | Active        | Production           | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A79A                |
| LMV931MF/NOPB.A       | Active        | Production           | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A79A                |
| LMV931MFX/NOPB        | Active        | Production           | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A79A                |
| LMV931MFX/NOPB.A      | Active        | Production           | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A79A                |
| LMV931MG/NOPB         | Active        | Production           | SC70 (DCK)   5   | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A74                 |
| LMV931MG/NOPB.A       | Active        | Production           | SC70 (DCK)   5   | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A74                 |
| LMV931MGX/NOPB        | Active        | Production           | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A74                 |
| LMV931MGX/NOPB.A      | Active        | Production           | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A74                 |
| LMV932MA/NOPB         | Active        | Production           | SOIC (D)   8     | 95   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV9<br>32MA        |
| LMV932MA/NOPB.A       | Active        | Production           | SOIC (D)   8     | 95   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV9<br>32MA        |
| LMV932MAX/NOPB        | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV9<br>32MA        |
| LMV932MAX/NOPB.A      | Active        | Production           | SOIC (D)   8     | 2500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV9<br>32MA        |
| LMV932MM/NOPB         | Active        | Production           | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes                | NIPDAUAG   SN                 | Level-1-260C-UNLIM         | -40 to 125   | A86A                |
| LMV932MM/NOPB.A       | Active        | Production           | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A86A                |
| LMV932MMX/NOPB        | Active        | Production           | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes                | NIPDAUAG   SN                 | Level-1-260C-UNLIM         | -40 to 125   | A86A                |
| LMV932MMX/NOPB.A      | Active        | Production           | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A86A                |
| LMV934MA/NOPB         | Active        | Production           | SOIC (D)   14    | 55   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV934MA            |
| LMV934MA/NOPB.A       | Active        | Production           | SOIC (D)   14    | 55   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV934MA            |
| LMV934MAX/NOPB        | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV934MA            |
| LMV934MAX/NOPB.A      | Active        | Production           | SOIC (D)   14    | 2500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV934MA            |
| LMV934MT/NOPB         | Active        | Production           | TSSOP (PW)   14  | 94   TUBE             | Yes                | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | LMV93<br>4MT        |
| LMV934MT/NOPB.A       | Active        | Production           | TSSOP (PW)   14  | 94   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LMV93<br>4MT        |
| LMV934MT/NOPBG4.A     | Active        | Production           | TSSOP (PW)   14  | 94   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LMV93<br>4MT        |



| Orderable part number | Status<br>(1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|---------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |               |                 |                       |                    | (4)                           | (5)                        |              |                     |
| LMV934MTX/NOPB        | Active        | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes                | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | LMV93<br>4MT        |
| LMV934MTX/NOPB.A      | Active        | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LMV93<br>4MT        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV931-N, LMV932-N, LMV934-N :

Automotive : LMV931-N-Q1, LMV932-N-Q1, LMV934-N-Q1



NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter |         | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|------------------|---------|------------|------------|------------|------------|-----------|------------------|
|                | 0.07.00         |                    |    | 1000 | (mm)             | W1 (mm) |            |            |            | 4.0        |           |                  |
| LMV931MF/NOPB  | SOT-23          | DBV                | 5  | 1000 | 180.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV931MF/NOPB  | SOT-23          | DBV                | 5  | 1000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV931MFX/NOPB | SOT-23          | DBV                | 5  | 3000 | 178.0            | 8.4     | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV931MG/NOPB  | SC70            | DCK                | 5  | 1000 | 178.0            | 8.4     | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV931MGX/NOPB | SC70            | DCK                | 5  | 3000 | 178.0            | 8.4     | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV932MAX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0            | 12.4    | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV932MM/NOPB  | VSSOP           | DGK                | 8  | 1000 | 178.0            | 12.4    | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV932MMX/NOPB | VSSOP           | DGK                | 8  | 3500 | 330.0            | 12.4    | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV934MAX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0            | 16.4    | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LMV934MTX/NOPB | TSSOP           | PW                 | 14 | 2500 | 330.0            | 12.4    | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

23-May-2025



| Device         | Package Type  | Package Drawing  | Pins   | SPQ  | Length (mm)  | Width (mm)   | Height (mm)    |
|----------------|---------------|------------------|--------|------|--------------|--------------|----------------|
| Bettice        | T donage Type | r aonage Drawing | 1 1115 | 0.4  | Longer (min) | main (iiiii) | neight (iiiii) |
| LMV931MF/NOPB  | SOT-23        | DBV              | 5      | 1000 | 210.0        | 185.0        | 35.0           |
| LMV931MF/NOPB  | SOT-23        | DBV              | 5      | 1000 | 208.0        | 191.0        | 35.0           |
| LMV931MFX/NOPB | SOT-23        | DBV              | 5      | 3000 | 208.0        | 191.0        | 35.0           |
| LMV931MG/NOPB  | SC70          | DCK              | 5      | 1000 | 208.0        | 191.0        | 35.0           |
| LMV931MGX/NOPB | SC70          | DCK              | 5      | 3000 | 208.0        | 191.0        | 35.0           |
| LMV932MAX/NOPB | SOIC          | D                | 8      | 2500 | 367.0        | 367.0        | 35.0           |
| LMV932MM/NOPB  | VSSOP         | DGK              | 8      | 1000 | 208.0        | 191.0        | 35.0           |
| LMV932MMX/NOPB | VSSOP         | DGK              | 8      | 3500 | 367.0        | 367.0        | 35.0           |
| LMV934MAX/NOPB | SOIC          | D                | 14     | 2500 | 367.0        | 367.0        | 35.0           |
| LMV934MTX/NOPB | TSSOP         | PW               | 14     | 2500 | 367.0        | 367.0        | 35.0           |

# TEXAS INSTRUMENTS

www.ti.com

23-May-2025

# TUBE



# - B - Alignment groove width

| *All dimensions are | e nominal |
|---------------------|-----------|
|---------------------|-----------|

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMV932MA/NOPB     | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMV932MA/NOPB.A   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMV934MA/NOPB     | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LMV934MA/NOPB.A   | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LMV934MT/NOPB     | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600   | 3.5    |
| LMV934MT/NOPB     | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LMV934MT/NOPB.A   | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600   | 3.5    |
| LMV934MT/NOPB.A   | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LMV934MT/NOPBG4.A | PW           | TSSOP        | 14   | 94  | 530    | 10.2   | 3600   | 3.5    |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DGK0008A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



#### DGK0008A

### **EXAMPLE BOARD LAYOUT**

#### <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



#### DGK0008A

### **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **D0014A**



#### **PACKAGE OUTLINE**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



### D0014A

### **EXAMPLE BOARD LAYOUT**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### D0014A

### **EXAMPLE STENCIL DESIGN**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **DCK0005A**



### **PACKAGE OUTLINE**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



#### **DCK0005A**

### **EXAMPLE BOARD LAYOUT**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### DCK0005A

### **EXAMPLE STENCIL DESIGN**

#### SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### D0008A



#### **PACKAGE OUTLINE**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



#### D0008A

### **EXAMPLE BOARD LAYOUT**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### D0008A

### **EXAMPLE STENCIL DESIGN**

#### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **PW0014A**



#### **PACKAGE OUTLINE**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



#### PW0014A

### **EXAMPLE BOARD LAYOUT**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### PW0014A

### **EXAMPLE STENCIL DESIGN**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated