











#### LMV551, LMV552, LMV554

SNOSAQ5H-FEBRUARY 2007-REVISED AUGUST 2016

# LMV55x 3-MHz, Micropower RRO Amplifiers

#### **Features**

- Specified 3-V and 5-V Performance
- High Unity Gain Bandwidth 3 MHz
- Supply Current (Per Amplifier) 37 µA
- CMRR 93 dB
- PSRR 90 dB
- Slew Rate 1 V/µs
- Output Swing With 100-kΩ Load 70 mV From Rail
- Total Harmonic Distortion: 0.003% at 1 kHz, 2 kΩ
- Temperature Range: -40°C to 125°C

## **Applications**

- Active Filters
- Portable Equipment
- Automotive
- **Battery Powered Systems**
- Sensors and Instrumentation

# 3 Description

The LMV55x are high-performance, operational amplifiers implemented with advanced VIP50 process. They feature 3 MHz of bandwidth while consuming only 37 µA of current per amplifier, which is an exceptional bandwidth to power ratio in this op amp class. These ultra-low power amplifiers are unity gain stable and provide an excellent solution for ultra-low power applications requiring a wide bandwidth.

The LMV55x have a rail-to-rail output stage and an input common mode range that extends below ground.

The LMV55x have an operating supply voltage range from 2.7 V to 5.5 V. These amplifiers can operate over a wide temperature range (-40°C to 125°C), making them a great choice for automotive applications, sensor applications as well as portable instrumentation applications. The LMV551 is offered in the ultra tiny 5-Pin SC70 and 5-Pin SOT-23 package. The LMV552 is offered in an 8-Pin VSSOP package. The LMV554 is offered in the 14-Pin TSSOP.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| LM551       | SOT-23 (5) | 2.90 mm × 1.60 mm |
| LIVIOOI     | SC70 (5)   | 2.00 mm x 1.25 mm |
| LMV552      | VSSOP (8)  | 3.00 mm × 3.00 mm |
| LMV554      | TSSOP (14) | 5.00 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Schematic**



Copyright © 2016, Texas Instruments Incorporated

#### Open Loop Gain and Phase vs Frequency





# **Table of Contents**

| 1 | Features 1                           | 8 Application and Implementation 18                    |
|---|--------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                       | 8.1 Application Information 18                         |
| 3 | Description 1                        | 8.2 Typical Application 18                             |
| 4 | Revision History2                    | 8.3 Do's and Don'ts                                    |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations 2                       |
| 6 | Specifications5                      | 10 Layout 2                                            |
| • | 6.1 Absolute Maximum Ratings5        | 10.1 Layout Guidelines2                                |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example2                                   |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 22                 |
|   | 6.4 Thermal Information              | 11.1 Device Support2                                   |
|   | 6.5 Electrical Characteristics: 3 V  | 11.2 Documentation Support2                            |
|   | 6.6 Electrical Characteristics: 5 V  | 11.3 Related Links2                                    |
|   | 6.7 Typical Characteristics9         | 11.4 Receiving Notification of Documentation Updates 2 |
| 7 | Detailed Description 14              | 11.5 Community Resource                                |
|   | 7.1 Overview                         | 11.6 Trademarks                                        |
|   | 7.2 Functional Block Diagram         | 11.7 Electrostatic Discharge Caution                   |
|   | 7.3 Feature Description              | 11.8 Glossary2                                         |
|   | 7.4 Device Functional Modes          | 12 Mechanical, Packaging, and Orderable Information2   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C        | hanges from Revision G (February 2013) to Revision H                                                                                                                                                                                                                                | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| <u>•</u> | Changed values in the <i>Thermal Information</i> table to align with JEDEC standards                                                                                                                                                                                                | 5    |
| C        | hanges from Revision F (February 2013) to Revision G                                                                                                                                                                                                                                | Page |
| •        | Changed layout of National Semiconductor Data Sheet to TI format.                                                                                                                                                                                                                   | 18   |

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions









## Pin Functions: LMV551

| PIN  |              |                     |                    |  |  |
|------|--------------|---------------------|--------------------|--|--|
| NAME | LMV551       | TYPE <sup>(1)</sup> | DESCRIPTION        |  |  |
| NAME | SOT-23, SC70 |                     |                    |  |  |
| +IN  | 1            | I                   | Noninverting Input |  |  |
| -IN  | 3            | I                   | Inverting Input    |  |  |
| OUT  | 4            | 0                   | Output             |  |  |
| V-   | 2            | Р                   | Negative Supply    |  |  |
| V+   | 5            | Р                   | Positive Supply    |  |  |

(1) I = Input; O = Output; P = Power

## Pin Functions: LMV552 and LMV554

|       | PIN         |             |         |                                 |
|-------|-------------|-------------|---------|---------------------------------|
| NAME  | LMV552      | LMV554      | TYPE(1) | DESCRIPTION                     |
| NAME  | SOIC, VSSOP | SOIC, TSSOP |         |                                 |
| +IN A | 3           | 3           | I       | Noninverting input, channel A   |
| +IN B | 5           | 5           | - 1     | Noninverting input, channel B   |
| +IN C | _           | 10          | I       | Noninverting input, channel C   |
| +IN D | _           | 12          | I       | Noninverting input, channel D   |
| −IN A | 2           | 2           | I       | Inverting input, channel A      |
| –IN B | 6           | 6           | I       | Inverting input, channel B      |
| –IN C | _           | 9           | - 1     | Inverting input, channel C      |
| –IN D | _           | 13          | I       | Inverting input, channel D      |
| OUT A | 1           | 1           | 0       | Output, channel A               |
| OUT B | 7           | 7           | 0       | Output, channel B               |
| OUT C | _           | 8           | 0       | Output, channel C               |
| OUT D | _           | 14          | 0       | Output, channel D               |
| V+    | 8           | 4           | Р       | Positive (highest) power supply |
| V-    | 4           | 11          | Р       | Negative (lowest) power supply  |

(1) I = Input; O = Output; P = Power

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                     | MIN                 | MAX                 | UNIT |
|-----------------------------------------------------|---------------------|---------------------|------|
| $V_{IN}$ Differential (at $V^+ = 5 V$ )             |                     | ±2.5                | V    |
| Supply voltage (V <sup>+</sup> – V <sup>-</sup> )   |                     | 6                   | V    |
| Voltage at input/output pins                        | V <sup>-</sup> -0.3 | V <sup>+</sup> +0.3 | V    |
| Junction temperature, T <sub>J</sub> <sup>(3)</sup> |                     | 150                 | °C   |
| Storage temperature, T <sub>stg</sub>               | -65                 | 150                 | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office / Distributors for availability and specifications.
- (3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## 6.2 ESD Ratings

|                                            |            |                                       |                 | VALUE | UNIT |
|--------------------------------------------|------------|---------------------------------------|-----------------|-------|------|
|                                            |            | Human-body model (HBM) <sup>(1)</sup> |                 | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge |            | Machine model (MM) <sup>(2)</sup>     | LMV551          | ±100  | V    |
|                                            | disoriarge | Machine model (MM)                    | LMV552 / LMV554 | ±250  | ·    |

<sup>(1)</sup> Human Body Model, applicable std. MIL-STD-883, Method 3015.7.

## 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                                   | MIN | NOM MAX | UNIT |
|---------------------------------------------------|-----|---------|------|
| Temperature <sup>(1)</sup>                        | -40 | 125     | ů    |
| Supply voltage (V <sup>+</sup> – V <sup>-</sup> ) | 2.7 | 5.5     | V    |

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## 6.4 Thermal Information

|                               |                                              | LM\                                             | /551   | LMV552         | LMV554        |      |
|-------------------------------|----------------------------------------------|-------------------------------------------------|--------|----------------|---------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | THERMAL METRIC <sup>(1)</sup> DBV (SOT-23) (SC7 |        | DGK<br>(VSSOP) | PW<br>(TSSOP) | UNIT |
|                               |                                              | 5 PINS                                          | 5 PINS | 8 PINS         | 14 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 213.6                                           | 303.5  | 200.3          | 134.9         | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 174.8                                           | 135.5  | 89.1           | 60.9          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 72.6                                            | 81.1   | 120.9          | 77.3          | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 56.6                                            | 8.4    | 21.7           | 11.5          | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 72.2                                            | 80.4   | 119.4          | 76.7          | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | n/a                                             | n/a    | n/a            | n/a           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: LMV551 LMV552 LMV554

<sup>(2)</sup> Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).



#### 6.5 Electrical Characteristics: 3 V

Unless otherwise specified, all limits are ensured for  $T_A = 25$ °C,  $V^+ = 3$  V,  $V^- = 0$  V,  $V_{CM} = V^+/2 = V_O$ . (1)

|                  | PARAMETER                    |                                                                       | TEST CONDITIO                      | NS                                                  | MIN<br>(2) | TYP <sup>(2)</sup> | MAX <sup>(2)</sup> | UNIT    |
|------------------|------------------------------|-----------------------------------------------------------------------|------------------------------------|-----------------------------------------------------|------------|--------------------|--------------------|---------|
| .,               |                              | T <sub>A</sub> = 25°C                                                 |                                    |                                                     |            | 1                  | 3                  | .,      |
| Vos              | Input offset voltage         | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$           |                                    |                                                     |            |                    | 4.5                | mV      |
| TC Vos           | Input offset average drift   | $T_A = -40^{\circ}C$ to 125°C                                         |                                    |                                                     |            | 3.3                |                    | μV/°C   |
| I <sub>B</sub>   | Input bias current(3)        | T <sub>A</sub> = 25°C                                                 |                                    |                                                     |            | 20                 | 38                 | nA      |
| Ios              | Input offset current         | T <sub>A</sub> = 25°C                                                 |                                    |                                                     |            | 1                  | 20                 | nA      |
| CMDD             | Common mode rejection        | 01/41/ 01/                                                            | T <sub>A</sub> = 25°C              |                                                     | 74         | 92                 |                    | -ID     |
| CMRR             | ratio                        | 0 V ≤ V <sub>CM</sub> 2 V                                             | $T_A = -40^{\circ}\text{C to } +1$ | 25°C                                                | 72         |                    |                    | dB      |
|                  |                              |                                                                       | LMV551 and                         | T <sub>A</sub> = 25°C                               | 80         | 92                 |                    |         |
|                  |                              | 3 ≤ V <sup>+</sup> ≤ 5 V,                                             | LMV551 and<br>LMV552               | $T_A = -40$ °C to +125°C                            | 78         |                    |                    |         |
|                  |                              | $V_{CM} = 0.5 \text{ V}$                                              |                                    | T <sub>A</sub> = 25°C                               | 78         | 92                 |                    |         |
| PSRR             |                              |                                                                       | LMV554                             | $T_A = -40^{\circ}\text{C to} +125^{\circ}\text{C}$ | 76         |                    |                    | -       |
| PSKK             | Power supply rejection ratio |                                                                       | LMV551 and                         | T <sub>A</sub> = 25°C                               | 80         | 92                 |                    | dB      |
|                  |                              | 2.7 ≤ V <sup>+</sup> ≤ 5.5 V,                                         | LMV551 and<br>LMV552               | $T_A = -40$ °C to +125°C                            | 78         |                    |                    |         |
|                  |                              | $V_{CM} = 0.5 \text{ V}$                                              |                                    | T <sub>A</sub> = 25°C                               | 78         | 92                 |                    |         |
|                  |                              |                                                                       | LMV554                             | T <sub>A</sub> = -40°C to<br>+125°C                 | 76         |                    |                    |         |
| CMAV/D           | l                            | CMRR ≥ 68 dB                                                          | T <sub>A</sub> = 25°C              |                                                     | 0          |                    | 2.1                |         |
| CMVR             | Input common-mode voltage    | CMRR ≥ 60 dB                                                          | $T_A = -40$ °C to +125°C 0         |                                                     |            |                    | 2.1                | V       |
|                  |                              | $0.4 \le V_0 \le 2.6$ , $R_L = 100 \text{ k}\Omega \text{ to } V^+/2$ | LMV551 and<br>LMV552               | T <sub>A</sub> = 25°C                               | 81         | 90                 |                    | - dB    |
|                  |                              |                                                                       |                                    | $T_A = -40$ °C to +125°C                            | 78         |                    |                    |         |
|                  |                              |                                                                       | LMV554                             | T <sub>A</sub> = 25°C                               | 79         | 90                 |                    |         |
| A <sub>VOL</sub> | Large signal voltage gain    |                                                                       |                                    | $T_A = -40$ °C to<br>+125°Ce                        | 77         |                    |                    |         |
|                  |                              | 0.4 ≤ V <sub>O</sub> ≤ 2.6, R <sub>L</sub> =                          | T <sub>A</sub> = 25°C              |                                                     | 71         | 80                 |                    |         |
|                  |                              | 10 k $\Omega$ to V <sup>+</sup> /2 $T_A = -40$ °C to +12              |                                    | 25°C                                                | 68         |                    |                    |         |
|                  |                              |                                                                       |                                    | T <sub>A</sub> = 25°C                               |            | 40                 | 48                 |         |
|                  | Output quing high            | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                          |                                    | $T_A = -40$ °C to<br>+125°C                         |            |                    | 58                 |         |
|                  | Output swing high            |                                                                       |                                    | T <sub>A</sub> = 25°C                               |            | 85                 | 100                |         |
| \/               |                              | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                           |                                    | $T_A = -40$ °C to<br>+125°C                         |            |                    | 120                | mV from |
| Vo               |                              |                                                                       |                                    | T <sub>A</sub> = 25°C                               |            | 50                 | 65                 | rail    |
|                  |                              | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                          |                                    | $T_A = -40$ °C to<br>+125°C                         |            |                    | 77                 |         |
|                  | Output swing low             |                                                                       |                                    | T <sub>A</sub> = 25°C                               |            | 95                 | 110                |         |
|                  |                              | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                           |                                    | $T_A = -40$ °C to +125°C                            |            |                    | 130                |         |
| ı                | Output abort circuit aures-t | Sourcing (4)                                                          |                                    |                                                     |            | 10                 |                    | m A     |
| I <sub>SC</sub>  | Output short circuit current | Sinking (4)                                                           |                                    |                                                     |            | 25                 |                    | mA      |
| ı                | Cumply oursest !''           | T <sub>A</sub> = 25°C                                                 |                                    |                                                     |            | 34                 | 42                 |         |
| l <sub>S</sub>   | Supply current per amplifier | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                  | 0                                  |                                                     |            |                    | 52                 | μA      |
| SR               | Slew rate                    | A <sub>V</sub> = +1,<br>10% to 90% <sup>(5)</sup>                     |                                    |                                                     |            | 1                  |                    | V/µs    |

<sup>(1)</sup> Electrical Table values apply only for factor testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> = T<sub>A</sub>.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using

Submit Documentation Feedback

Copyright © 2007-2016, Texas Instruments Incorporated

statistical quality control (SQC) method.

Positive current corresponds to current flowing into the device.

The part is not short-circuit protected and is not recommended for operation with heavy resistive loads.

<sup>(5)</sup> Slew rate is the average of the rising and falling slew rates.



## **Electrical Characteristics: 3 V (continued)**

Unless otherwise specified, all limits are ensured for  $T_A = 25$ °C,  $V^+ = 3$  V,  $V^- = 0$  V,  $V_{CM} = V^+/2 = V_O$ . (1)

|                                | PARAMETER                    | TEST CONDITIONS                                       | MIN (2) TYP <sup>(2)</sup> | MAX <sup>(2)</sup> | UNIT               |
|--------------------------------|------------------------------|-------------------------------------------------------|----------------------------|--------------------|--------------------|
| Φт                             | Phase margin                 | $R_L = 10 \text{ k}\Omega, C_L = 20 \text{ pF}$       | 75                         |                    | 0                  |
| GBW                            | Gain bandwidth product       |                                                       | 3                          |                    | MHz                |
| a lanut referred voltage point | f = 100 kHz                  | 70                                                    |                            | nV/√ <del>Hz</del> |                    |
| e <sub>n</sub>                 | Input-referred voltage noise | f = 1 kHz                                             | 70                         |                    | IIV/VIIZ           |
|                                | lanut referred current poice | f = 100 kHz                                           | 0.1                        |                    | pA/√ <del>Hz</del> |
| 'n                             | Input-referred current noise | f = 1 kHz                                             | 0.15                       |                    | pa/vnz             |
| THD                            | Total harmonic distortion    | $f = 1 \text{ kHz}, A_V = 2, R_L = 2 \text{ k}\Omega$ | 0.003%                     |                    |                    |

## 6.6 Electrical Characteristics: 5 V

Unless otherwise specified, all limits are ensured for  $T_A = 25$ °C,  $V^+ = 5$  V,  $V^- = 0$  V,  $V_{CM} = V^+/2 = V_O$ . (1)

|                    | PARAMETER                      | TEST CONDI                                                                         | TIONS                                                | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT    |
|--------------------|--------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------|--------------------|--------------------|--------------------|---------|
| .,                 |                                | T <sub>A</sub> = 25°C                                                              |                                                      |                    | 1                  | 3                  | .,      |
| Vos                | Input offset voltage           | $T_A = -40$ °C to +125°C                                                           |                                                      |                    |                    | 4.5                | mV      |
| TC V <sub>OS</sub> | Input offset average drift     | T <sub>A</sub> = 25°C                                                              |                                                      |                    | 3.3                |                    | μV/°C   |
| I <sub>B</sub>     | Input bias current (4)         | T <sub>A</sub> = 25°C                                                              |                                                      |                    | 20                 | 38                 | nA      |
| Ios                | Input offset current           |                                                                                    |                                                      |                    | 1                  | 20                 | nA      |
| OMDD               | Comment and a majoration matic | T <sub>A</sub> = 25°C                                                              |                                                      | 76                 | 93                 |                    | A       |
| CMRR               | Common mode rejection ratio    | $T_A = -40$ °C to +125°C                                                           |                                                      | 74                 |                    |                    | nA      |
|                    |                                |                                                                                    | T <sub>A</sub> = 25°C                                | 78                 | 90                 |                    |         |
| PSRR               | Davis and the said of the said | $3 \text{ V} \le \text{V}^+ \le 5 \text{ V to V}_{CM} = 0.5 \text{ V}$             | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 75                 |                    |                    | ٩D      |
|                    | Power supply rejection ratio   |                                                                                    | T <sub>A</sub> = 25°C                                | 78                 | 90                 |                    | dB      |
|                    |                                | $2.7 \text{ V} \le \text{V}^+ \le 5.5 \text{ V} \text{ to V}_{CM} = 0.5 \text{ V}$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 75                 |                    |                    |         |
| CMVR               | land the same and the same     | CMRR ≥ 68 dB                                                                       | T <sub>A</sub> = 25°C                                | 0                  |                    | 4.1                | V       |
| CIVIVR             | Input common-mode voltage      | CMRR ≥ 60 dB                                                                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0                  |                    | 4.1                |         |
|                    | Large signal voltage gain      | $0.4 \le V_0 \le 4.6$ , $R_L = 100 \text{ k}\Omega$ to $V^+/2$                     |                                                      | 78                 | 90                 |                    | - dB    |
|                    |                                |                                                                                    |                                                      | 75                 |                    |                    |         |
| A <sub>VOL</sub>   |                                | $0.4 \le V_O \le 4.6$ , $R_L = 10 \text{ k}\Omega$ to $V^+/2$                      |                                                      | 75                 | 80                 |                    |         |
|                    |                                |                                                                                    |                                                      | 72                 |                    |                    |         |
|                    |                                | D 400 LO 4 1/1/0                                                                   | T <sub>A</sub> = 25°C                                |                    | 70                 | 92                 |         |
|                    | Cutaut auriag high             | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                    |                    | 122                |         |
|                    | Output swing high              | D 40 1:0 to 1/1/0                                                                  | T <sub>A</sub> = 25°C                                |                    | 125                | 155                |         |
|                    |                                | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                    |                    | 210                | mV from |
| Vo                 |                                | D 400101 1/4/0                                                                     | T <sub>A</sub> = 25°C                                |                    | 60                 | 70                 | rail    |
|                    | Output output law              | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                    |                    | 82                 |         |
|                    | Output swing low               | D 40 1:0 to 1/1/0                                                                  | T <sub>A</sub> = 25°C                                |                    | 110                | 130                |         |
|                    |                                | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                    |                    | 155                |         |
|                    | Output abort airquit aurrant   | Sourcing (5)                                                                       |                                                      |                    | 10                 |                    | mΛ      |
| I <sub>SC</sub>    | Output short-circuit current   | Sinking (5)                                                                        | Sinking (5)                                          |                    | 25                 |                    | mA      |
|                    | Cupply ourrent per amplifier   | T <sub>A</sub> = 25°C                                                              |                                                      |                    | 37                 | 46                 |         |
| I <sub>S</sub>     | Supply current per amplifier   | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                               |                                                      |                    |                    | 54                 | μA      |

<sup>(1)</sup> Electrical Table values apply only for factor testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> = T<sub>A</sub>.

Submit Documentation Feedback

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>4)</sup> Positive current corresponds to current flowing into the device.

<sup>(5)</sup> The part is not short-circuit protected and is not recommended for operation with heavy resistive loads.



# **Electrical Characteristics: 5 V (continued)**

Unless otherwise specified, all limits are ensured for  $T_A = 25$ °C,  $V^+ = 5$  V,  $V^- = 0$  V,  $V_{CM} = V^+/2 = V_O$ . (1)

|       | PARAMETER                                   | TEST CONDITIONS                                                 | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT               |                    |
|-------|---------------------------------------------|-----------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| SR    | Slew rate                                   | $A_V = +1$ , $V_O = 1$ $V_{PP}$ $10\%$ to $90\%$ <sup>(6)</sup> |                    | 1                  |                    | V/µs               |                    |
| Φm    | Phase margin                                | $R_L = 10 \text{ k}\Omega$ , $C_L = 20 \text{ pF}$              |                    | 75                 |                    | 0                  |                    |
| GBW   | Gain bandwidth product                      |                                                                 |                    | 3                  |                    | MHz                |                    |
|       | e <sub>n</sub> Input-referred voltage noise | Input referred veltere poice                                    | f = 100 kHz        |                    | 70                 |                    | nV/√ <del>Hz</del> |
| en    |                                             | f = 1 kHz                                                       |                    | 70                 |                    | IIV/VIIZ           |                    |
|       | Input referred current noise                | f = 100 kHz                                                     |                    | 0.1                |                    | pA/√ <del>Hz</del> |                    |
| In In | Input-referred current noise                | f = 1 kHz                                                       |                    | 0.15               |                    | pA/\nz             |                    |
| THD   | Total harmonic distortion                   | $f = 1 \text{ kHz}, A_V = 2, R_L = 2 \text{ k}\Omega$           |                    | 0.003%             |                    |                    |                    |

<sup>(6)</sup> Slew rate is the average of the rising and falling slew rates.

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



## 6.7 Typical Characteristics





Figure 1. Open-Loop Gain and Phase With Capacitive Load







Figure 3. Open-Loop Gain and Phase With Resistive Load







Figure 5. Open-Loop Gain and Phase With Resistive Load

Figure 6. Slew Rate vs Supply voltage



## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The LMV55x are high performance, low power operational amplifiers implemented with TI's advanced VIP50 process. They feature 3 MHz of bandwidth while consuming only 37 µA of current per amplifier, which is an exceptional bandwidth to power ratio in this op amp class. These amplifiers are unity gain stable and provide an excellent solution for low power applications requiring a wide bandwidth.

## 7.2 Functional Block Diagram



(Each Amplifier)

## 7.3 Feature Description

The differential inputs of the amplifier consist of a noninverting input (+IN) and an inverting input (-IN). The amplifier amplifies only the difference in voltage between the two inputs, which is called the differential input voltage. The output voltage of the op-amp  $V_{OUT}$  is given by Equation 1:

$$V_{OUT} = A_{OL} (IN^+ - IN^-)$$

where

• A<sub>OL</sub> is the open-loop gain of the amplifier, typically around 100 dB (100,000x, or 10 uV per volt). (1)

#### 7.3.1 Low Voltage and Low Power Operation

The LMV55x have performance ensured at supply voltages of 3 V and 5 V and are ensured to be operational at all supply voltages from 2.7 V to 5.5 V. For this supply voltage range, the LMV55x draw the extremely low supply current of less than 37  $\mu$ A per amp.

#### 7.3.2 Wide Bandwidth

The bandwidth to power ratio of 3 MHz to 37  $\mu$ A per amplifier is one of the best bandwidth to power ratios ever achieved. This makes these devices ideal for low power signal processing applications such as portable media players and instrumentation.

#### 7.3.3 Low Input Referred Noise

The LMV55x provide a flatband input referred voltage noise density of 70 nV/ $\sqrt{\text{Hz}}$ , which is significantly better than the noise performance expected from an ultra low power op amp. They also feature the exceptionally low 1/f noise corner frequency of 4 Hz. This noise specification makes the LMV55x ideal for low power applications such as PDAs and portable sensors.

## 7.3.4 Ground Sensing and Rail-to-Rail Output

The LMV55x each have a rail-to-rail output stage, which provides the maximum possible output dynamic range. This is especially important for applications requiring a large output swing. The input common mode range includes the negative supply rail which allows direct sensing at ground in a single supply operation.

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated



## Feature Description (continued)

#### 7.3.5 Small Size

The small footprints of the LMV55x packages save space on printed circuit boards, and enable the design of smaller and more compact electronic products. Long traces between the signal source and the op amp make the signal path susceptible to noise. By using a physically smaller package, the amplifiers can be placed closer to the signal source, reducing noise pickup and enhancing signal integrity.

#### 7.4 Device Functional Modes

## 7.4.1 Stability Of Op Amp Circuits

#### 7.4.1.1 Stability and Capacitive Loading

As seen in the Phase Margin vs Capacitive Load graph, the phase margin reduces significantly for  $C_L$  greater than 100 pF. This is because the op amp is designed to provide the maximum bandwidth possible for a low supply current. Stabilizing them for higher capacitive loads would have required either a drastic increase in supply current, or a large internal compensation capacitance, which would have reduced the bandwidth of the op amp. Hence, if the LMV55x are to be used for driving higher capacitive loads, they must be externally compensated.



Figure 26. Gain vs Frequency for an Op Amp

An op amp, ideally, has a dominant pole close to DC, which causes its gain to decay at the rate of 20 dB/decade with respect to frequency. If this rate of decay, also known as the rate of closure (ROC), remains the same until the op amp's unity gain bandwidth, the op amp is stable. If, however, a large capacitance is added to the output of the op amp, it combines with the output impedance of the op amp to create another pole in its frequency response before its unity gain frequency (Figure 26). This increases the ROC to 40 dB/ decade and causes instability.

In such a case a number of techniques can be used to restore stability to the circuit. The idea behind all these schemes is to modify the frequency response such that it can be restored to an ROC of 20 dB/decade, which ensures stability.

## 7.4.1.1.1 In the Loop Compensation

Figure 27 illustrates a compensation technique, known as 'in the loop' compensation, that employs an RC feedback circuit within the feedback loop to stabilize a non-inverting amplifier configuration. A small series resistance,  $R_S$ , is used to isolate the amplifier output from the load capacitance,  $C_L$ , and a small capacitance,  $C_F$ , is inserted across the feedback resistor to bypass  $C_L$  at higher frequencies.

Copyright © 2007–2016, Texas Instruments Incorporated

Submit Documentation Feedback



## **Device Functional Modes (continued)**



Figure 27. In the Loop Compensation

The values for  $R_S$  and  $C_F$  are decided by ensuring that the zero attributed to  $C_F$  lies at the same frequency as the pole attributed to  $C_L$ . This ensures that the effect of the second pole on the transfer function is compensated for by the presence of the zero, and that the ROC is maintained at 20 dB/decade. For the circuit shown in Figure 27 the values of  $R_S$  and  $C_F$  are given by Equation 2. Values of  $R_S$  and  $C_F$  required for maintaining stability for different values of  $C_L$ , as well as the phase margins obtained, are shown in Table 1.  $R_F$ ,  $R_{IN}$ , and  $R_L$  are to be 10  $k\Omega$ , while  $R_{OLT}$  is  $340\Omega$ .

$$R_{S} = \frac{R_{OUT}R_{IN}}{R_{F}}$$

$$C_{F} = \left(1 + \frac{1}{A_{CL}}\right) \left(\frac{R_{F} + 2R_{IN}}{R_{F}^{2}}\right) C_{L}R_{OUT}$$
(2)

**Table 1. Phase Margins** 

| C <sub>L</sub> (pF) | R <sub>S</sub> (Ω) | C <sub>F</sub> (pF) | PHASE MARGIN (°) |
|---------------------|--------------------|---------------------|------------------|
| 50                  | 340                | 8                   | 47               |
| 100                 | 340                | 15                  | 42               |
| 150                 | 340                | 22                  | 40               |

Although this methodology provides circuit stability for any load capacitance, it does so at the price of bandwidth. The closed loop bandwidth of the circuit is now limited by  $R_F$  and  $C_F$ .

Submit Documentation Feedback



#### 7.4.1.1.2 Compensation by External Resistor

In some applications it is essential to drive a capacitive load without sacrificing bandwidth. In such a case, in the loop compensation is not viable. A simpler scheme for compensation is shown in Figure 28. A resistor,  $R_{\rm ISO}$ , is placed in series between the load capacitance and the output. This introduces a zero in the circuit transfer function, which counteracts the effect of the pole formed by the load capacitance and ensures stability. The value of  $R_{\rm ISO}$  to be used should be decided depending on the size of  $C_L$  and the level of performance desired. Values ranging from 5  $\Omega$  to 50  $\Omega$  are usually sufficient to ensure stability. A larger value of  $R_{\rm ISO}$  results in a system with less ringing and overshoot, but also limits the output swing and the short-circuit current of the circuit.



Copyright © 2016, Texas Instruments Incorporated

Figure 28. Compensation by Isolation Resistor

Product Folder Links: LMV551 LMV552 LMV554



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LMV55x have an operating supply voltage range from 2.7 V to 5.5 V. These amplifiers can operate over a wide temperature range (-40°C to 125°C), making them a great choice for automotive applications, sensor applications as well as portable instrumentation applications.

With a wide unity gain bandwidth of 3 MHz, low input referred noise density and an excellent BW to supply current ratio, the LMV55x are well suited for low-power filtering applications. Active filter topologies, such as the Sallen-Key low pass filter shown in Figure 29, are very versatile, and can be used to design a wide variety of filters (Chebyshev, Butterworth or Bessel). For best results, the amplifier must have a bandwidth that is eight to ten times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier and premature roll-off. The Sallen-Key topology, in particular, can be used to attain a wide range of Q, by using positive feedback to reject the undesired frequency range.

#### 8.2 Typical Application



Figure 29. Two Pole Sallen-Key Low Pass Filter

#### 8.2.1 Design Requirements

As a design example:

Require:  $A_{IP} = 10$ , less than 1dB passband ripple, and a cutoff frequency of 1kHz.

#### 8.2.2 Detailed Design Procedure

There are many resources discussing the Sallen-Key lowpass filter topology.

Texas Instruments has made filter design easy by creating on-line and stand alone design tools, such as Webench Filter Designer and Filter Pro Desktop.

For this design, the stand-alone Filter Pro Desktop is used.

For the design, the following parameters are entered into the Filterpro software:

- 1. Filter Type = Lowpass
- 2. Gain = 10 V/V (20dB)
- 3. Passband Frequency = 1 kHz

Submit Documentation Feedback



## Typical Application (continued)

- 4. Allowable Ripple = 1 dB
- 5. Filter Order = Checked and set to 2
- 6. Response Type = Butterworth
- 7. Filter Topology = Sallen-Key
- 8. Component Tolerance Resistor = E96 1%
- 9. Component Tolerance Capacitor = E6 20%

After entering these values, FilterPro returns the following recommended values:

- 1. R1 = 44.2 k $\Omega$
- 2.  $R2 = 38.3 \text{ k}\Omega$
- 3. R3 =  $2.49 \text{ k}\Omega$
- 4. R4 = 22.6 kΩ
- 5. C1 = 10 nF
- 6. C2 = 1.5 nF

The LMV55x is targeted for low power operation. The above resistor values are assumed for a *standard* power application. To save power, both quiescent and dynamic, the values of the resistors can be increased.

The largest consumer of power is the gain setting feedback resistors R3 and R4, as these are DC coupled and represent a constant DC load to the amplifier. If the output is biased at 2.5 V, then 2.5 V / (22.6 k + 2.49 k) = 99.6  $\mu$ A is flowing through the feedback network. This is significantly more than the 37uA quiescent current of the amplifier alone! Increasing the size of the feedback resistors by a decade from 22.6k to 226k, the current in the feedback network can be reduced down to 9.9uA.

Increasing the resistor values requires a proportional decrease in the values of the capacitors. If a resistor value is increased 10x, then the corresponding capacitor value must be decreased 10x. However, note that increasing the resistor values increases the contributed noise, and decreasing the capacitors to small values increases the sensitivity to stray capacitance.

There is a decision to be made about also scaling the filter components (R1, R2, C1 & C2). R1 and R2 are AC coupled to the output, so the only DC current flowing through these resistors is the input bias current of the LMV55x (typically 20 nA). However, large AC currents can flow through C2 and C1 during large signal swings. Scaling the filter components also reduces the peak AC signal currents. If the AC signals are expected to large (several Vpp) and frequent, then scaling the filter values may be beneficial to overall power consumption. If the expected AC signals are small, it may not be worth the noise tradeoff to scale these values.

Because the LMV55x has a bipolar input, to maintain DC accuracy, the equivalent resistance seen by each amplifier input should be equal to cancel the bias current effects.

To maintain DC accuracy through bias current cancelling, the following relationship should be maintained:

$$(R1 + R2) = (R3 // R4)$$
 (3)

Fortunately, the filter Pro software makes changing and recalculating the values easy. By changing the value of any of the filter components (R1, R2, C1 & C2) in the schematic tab, the program automatically recalculates and scale these components. Conversely, changing the gain feedback components (R3 or R4) also causes the other feedback resistor to scale. However, Filter Pro does NOT maintain the relationship between the feedback and filter elements as described in Equation 3 above. The feedback resistor values can be 'seeded' and scaled appropriately, as long as the original feedback resistor ratio is maintained.

Copyright © 2007–2016, Texas Instruments Incorporated



## **Typical Application (continued)**



Figure 30. 1kHz Sallen-Key Low Pass Filter with Values

## 8.2.3 Application Curve

Figure 31 shows the simulated results of the example 1-KHz Sallen-Key Low Pass Filter.



Figure 31. 1KHz, 2-Pole Sallen-Key Low Pass Filter Results

## 8.3 Do's and Don'ts

Do properly bypass the power supplies.

Do add series resistence to the output when driving capacitive loads, particularly cables, Muxes and ADC inputs.

Do add series current limiting resistors and external Schottky clamp diodes if input voltage is expected to exceed the supplies. Limit the current to 1 mA or less (1  $k\Omega$  per volt).

Submit Documentation Feedback



## 9 Power Supply Recommendations

For proper operation, the power supplies must be properly decoupled. For decoupling the supply lines, TI recommends that 10-nF capacitors be placed as close as possible to the op amp power supply pins. For single-supply, place a capacitor between  $V^+$  and  $V^-$  supply leads. For dual supplies, place one capacitor between  $V^+$  and ground, and one capacitor between  $V^-$  and ground.

## 10 Layout

## 10.1 Layout Guidelines

The V<sup>+</sup> pin should be bypassed to ground with a low-ESR capacitor.

The optimum placement is closest to the V<sup>+</sup> and ground pins.

Take care to minimize the loop area formed by the bypass capacitor connection between V<sup>+</sup> and ground.

The ground pin should be connected to the PCB ground plane at the pin of the device.

The feedback components should be placed as close to the device as possible minimizing strays.

## 10.2 Layout Example



Figure 32. SOT-23 Layout Example



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Development Support

LMV551 PSPICE Model (SNOM060)

LMV552 PSPICE Model (SNOM061)

LMV554 PSPICE Model (SNOM062)

TINA-TI SPICE-Based Analog Simulation Program

**DIP Adapter Evaluation Module** 

TI Universal Operational Amplifier Evaluation Module

TI Filterpro Software

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For additional applications, see the following: AN-31 Op Amp Circuit Collection (SNLA140)

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|---------------------|---------------------|
| LMV551 | Click here     | Click here   | Click here          | Click here          | Click here          |
| LMV552 | Click here     | Click here   | Click here          | Click here          | Click here          |
| LMV554 | Click here     | Click here   | Click here          | Click here          | Click here          |

## 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.5 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.6 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

Submit Documentation Feedback

Copyright © 2007-2016, Texas Instruments Incorporated



## 11.7 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: LMV551 LMV552 LMV554

www.ti.com

24-Jul-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | . ,    | ` '           |                  |                       | , ,  | (4)                           | (5)                        |              | . ,          |
| LMV551MF/NOPB         | Active | Production    | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AF3A         |
| LMV551MF/NOPB.A       | Active | Production    | SOT-23 (DBV)   5 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AF3A         |
| LMV551MFX/NOPB        | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AF3A         |
| LMV551MFX/NOPB.A      | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AF3A         |
| LMV551MFX/NOPB.B      | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | -    | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AF3A         |
| LMV551MG/NOPB         | Active | Production    | SC70 (DCK)   5   | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV551MG/NOPB.A       | Active | Production    | SC70 (DCK)   5   | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV551MG/NOPB.B       | Active | Production    | SC70 (DCK)   5   | 1000   SMALL T&R      | -    | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV551MGX/NOPB        | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV551MGX/NOPB.A      | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV551MGX/NOPB.B      | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | -    | SN                            | Level-1-260C-UNLIM         | -40 to 125   | A94          |
| LMV552MM/NOPB         | Active | Production    | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | АНЗА         |
| LMV552MM/NOPB.A       | Active | Production    | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | АНЗА         |
| LMV552MM/NOPB.B       | Active | Production    | VSSOP (DGK)   8  | 1000   SMALL T&R      | -    | SN                            | Level-1-260C-UNLIM         | -40 to 125   | АНЗА         |
| LMV552MMX/NOPB        | Active | Production    | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | АНЗА         |
| LMV552MMX/NOPB.A      | Active | Production    | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | AH3A         |
| LMV552MMX/NOPB.B      | Active | Production    | VSSOP (DGK)   8  | 3500   LARGE T&R      | -    | SN                            | Level-1-260C-UNLIM         | -40 to 125   | АНЗА         |
| LMV554MT/NOPB         | Active | Production    | TSSOP (PW)   14  | 94   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV55<br>4MT |
| LMV554MT/NOPB.A       | Active | Production    | TSSOP (PW)   14  | 94   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV55<br>4MT |
| LMV554MTX/NOPB        | Active | Production    | TSSOP (PW)   14  | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV55<br>4MT |
| LMV554MTX/NOPB.A      | Active | Production    | TSSOP (PW)   14  | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LMV55<br>4MT |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

## PACKAGE OPTION ADDENDUM

www.ti.com 24-Jul-2025

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV551:

Automotive : LMV551-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 1-Aug-2025

## TAPE AND REEL INFORMATION





| _  | Tanana and a same and a same and a same and a same a s |
|----|----------------------------------------------------------------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width                                                          |
| В0 | Dimension designed to accommodate the component length                                                         |
| K0 | Dimension designed to accommodate the component thickness                                                      |
| W  | Overall width of the carrier tape                                                                              |
| P1 | Pitch between successive cavity centers                                                                        |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV551MF/NOPB  | SOT-23          | DBV                | 5  | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV551MFX/NOPB | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV551MG/NOPB  | SC70            | DCK                | 5  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV551MGX/NOPB | SC70            | DCK                | 5  | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV552MM/NOPB  | VSSOP           | DGK                | 8  | 1000 | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV552MMX/NOPB | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV554MTX/NOPB | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 1-Aug-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV551MF/NOPB  | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV551MFX/NOPB | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMV551MG/NOPB  | SC70         | DCK             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV551MGX/NOPB | SC70         | DCK             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMV552MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV552MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV554MTX/NOPB | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

## **TUBE**



## \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMV554MT/NOPB   | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |
| LMV554MT/NOPB.A | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated