

# LMR14206 SIMPLE SWITCHER® 42Vin, 0.6A Step-Down Voltage Regulator in SOT-23

Check for Samples: LMR14206

All trademarks are the property of their respective owners.

#### **Features**

- Input Voltage Range of 4.5V to 42V
- Output Voltage Range of 0.765V to 34V
- Output Vurrent up to 0.6A
- 1.25 MHz Switching Frequency
- Low Shutdown Iq, 16 µA Typical
- **Short Circuit Protected**
- Internally Compensated
- Soft-Start Function
- Thin 6-Pin SOT Package (2.97 x 1.65 x 1mm)
- Fully Enabled for WEBENCH® Power Designer

#### Performance Benefits

- Tight Accuracy for Powering Digital ICs
- Extremely Easy to Use
- Tiny Overall Solution Reduces System Cost

### **Applications**

- Point-of-Load Conversions from 5V, 12V, and 24V
- **Space Constrained Applications**
- **Battery Powered Equipment**
- **Industrial Distributed Power Applications**
- **Power Meters**
- Portable Hand-Held Instruments

### 4 Description

The LMR14206 is a PWM DC/DC buck (step-down) regulator. With a wide input range from 4.5V-42V, they are suitable for a wide range of applications such as power conditioning from unregulated sources. They feature a low  $R_{DSON}$  (0.9 $\Omega$  typical) internal switch for maximum efficiency (85% typical). Operating frequency is fixed at 1.25 MHz allowing the use of small external components while still being able to have low output voltage ripple. Soft-start can be implemented using the shutdown pin with an external RC circuit allowing the user to tailor the softstart time to a specific application.

The LMR14206 is optimized for up to 600 mA load current with a 0.765V nominal feedback voltage.

Additional features include: thermal shutdown, VIN under-voltage lockout, and gate drive under-voltage lockout. The LMR14206 is available in a low profile 6pin SOT package.



### 4.1 System Performance







Figure 1.

## 4.2 Connection Diagram



Figure 2. 6-Pin SOT (Top View) See DDC Package

2



## **Connection Diagram (continued)**

### **PIN DESCRIPTIONS**

| Pin | Name            | Function                                                                                                                                                             |
|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | СВ              | SW FET gate bias voltage. Connect C <sub>BOOT</sub> cap between CB and SW.                                                                                           |
| 2   | GND             | Ground connection.                                                                                                                                                   |
| 3   | FB              | Feedback pin: Set feedback voltage divider ratio with $V_{OUT} = V_{FB}$ (1+(R1/R2)). Resistors should be in the 100-10K range to avoid input bias errors.           |
| 4   | SHDN            | Logic level shutdown input. Pull to GND to disable the device and pull high to enable the device. If this function is not used tie to $V_{\text{IN}}$ or leave open. |
| 5   | V <sub>IN</sub> | Power input voltage pin: 4.5V to 42V normal operating range.                                                                                                         |
| 6   | SW              | Power FET output: Connect to inductor, diode, and C <sub>BOOT</sub> cap.                                                                                             |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 5 Absolute Maximum Ratings (1)(2)

| V <sub>IN</sub>                          | -0.3V to +45V                         |
|------------------------------------------|---------------------------------------|
| SHDN                                     | -0.3V to (V <sub>IN</sub> +0.3V) <45V |
| SW Voltage                               | -0.3V to +45V                         |
| CB Voltage above SW Voltage              | 7V                                    |
| FB Voltage                               | -0.3V to +5V                          |
| Maximum Junction Temperature             | 150°C                                 |
| Power Dissipation <sup>(3)</sup>         | Internally Limited                    |
| Lead Temperature                         | 300°C                                 |
| Vapor Phase (60 sec.)                    | 215°C                                 |
| Infrared (15 sec.)                       | 220°C                                 |
| ESD Susceptibility Human Body Model (4)  | 1.5 kV                                |
| For soldering specifications see SNOA549 |                                       |
|                                          |                                       |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is intended to be functional, but device parameter specifications may not be ensured. For ensured specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>D</sub> (MAX) = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub>=175°C (typ.) and disengages at T<sub>J</sub>=155°C (typ).
- (4) Human Body Model, applicable std. JESD22-A114-C.

## 6 Operating Conditions

| Operating Junction Temperature Range (1) | -40°C to +125°C |
|------------------------------------------|-----------------|
| Storage Temperature                      | −65°C to +150°C |
| Input Voltage V <sub>IN</sub>            | 4.5V to 42V     |
| SW Voltage                               | Up to 42V       |

(1) All limits specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).



#### 7 Electrical Characteristics

Specifications in standard type face are for  $T_J$  = 25°C and those with **boldface type** apply over the full **Operating Temperature Range** ( $T_J$  = -40°C to +125°C). Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = +25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 12V.

| Symbol            | Parameter                                              | Conditions                         | Min <sup>(1)</sup> | Typ <sup>(2)</sup> | Max <sup>(1)</sup> | Units |  |
|-------------------|--------------------------------------------------------|------------------------------------|--------------------|--------------------|--------------------|-------|--|
| IQ                | Quiescent current                                      | SHDN = 0V                          |                    | 16                 | 40                 | μA    |  |
|                   |                                                        | Device On, Not Switching           | 1.30               | 1.75               | 0                  |       |  |
|                   |                                                        | Device On, No Load                 |                    | 1.35               | 1.85               | mA    |  |
| R <sub>DSON</sub> | Switch ON resistance                                   | See (3)                            |                    | 0.9                | 1.6                | Ω     |  |
| I <sub>LSW</sub>  | Switch leakage current                                 | V <sub>IN</sub> = 42V              |                    | 0.0                | 0.5                | μA    |  |
| I <sub>CL</sub>   | Switch current limit                                   | See (4)                            |                    | 1.15               |                    | Α     |  |
| I <sub>FB</sub>   | Feedback pin bias current                              | See (5)                            |                    | 0.1                | 1.0                | μA    |  |
| V <sub>FB</sub>   | FB Pin reference voltage                               |                                    | 0.747              | 0.765              | 0.782              | V     |  |
| t <sub>MIN</sub>  | Minimum ON time                                        |                                    |                    | 100                |                    | ns    |  |
| $f_{SW}$          | Constabling for succession                             | $V_{FB} = 0.5V$ <b>0.95</b>        |                    | 1.25               | 1.50               | MHz   |  |
|                   | Switching frequency                                    | V <sub>FB</sub> = 0V               |                    | 0.35               |                    | IVIMZ |  |
| D <sub>MAX</sub>  | Maximum duty cycle                                     |                                    | 81                 | 87                 |                    | %     |  |
| V <sub>UVP</sub>  | Undervoltage lockout                                   | On threshold                       | 4.4                | 3.7                |                    | V     |  |
|                   | thresholds                                             | Off threshold                      |                    | 3.5                | 3.25               | V     |  |
| V <sub>SHDN</sub> | Shutdown threshold                                     | Device on                          | 2.3                | 1.0                |                    | V     |  |
|                   |                                                        | Device off                         |                    | 0.9                | 0.3                |       |  |
| I <sub>SHDN</sub> | Shutdown pin input bias current                        | $V_{\overline{SHDN}} = 2.3V^{(5)}$ |                    | 0.05               | 1.5                |       |  |
|                   |                                                        | V <sub>SHDN</sub> = 0V             |                    | 0.02               | 1.5                | μA    |  |
| THERMAL S         | PECIFICATIONS                                          |                                    |                    |                    |                    |       |  |
| $R_{\theta JA}$   | Junction-to-Ambient Thermal<br>Resistance, SOT Package | See (6)                            |                    | 121                |                    | °C/W  |  |

<sup>(1)</sup> All limits specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

<sup>(2)</sup> Typical numbers are at 25°C and represent the most likely norm.

<sup>(3)</sup> Includes the bond wires, R<sub>DSON</sub> from V<sub>IN</sub> pin to SW pin.

<sup>(4)</sup> Current limit at 0% duty cycle.

<sup>(5)</sup> Bias currents flow into pin.

<sup>(6)</sup> All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2 oz. copper on 4 layers in still air in accordance to JEDEC standards. Thermal resistance varies greatly with layout, copper thickness, number of layers in PCB, power distribution, number of thermal vias, board size, ambient temperature, and air flow.



## Typical Performance Characteristics



Figure 3.



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $I_{OUT}$  = 200 mA Top trace: V<sub>OUT</sub>, 10 mV/div, AC Coupled Bottom trace: SW, 5V/div, DC Coupled  $T = 1 \mu s/div$ 

Figure 5.



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $I_{OUT}$  = 50 mA Top trace: V<sub>OUT</sub>, 1V/div, DC Coupled Bottom trace: SHDN, 2V/div, DC Coupled  $T = 40 \mu s/div$ 

Figure 7.



SHDN PIN VOLTAGE (V)



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $I_{OUT}$  = 300 mA to 200 mA to 300 mA Top trace: V<sub>OUT</sub>, 20 mV/div, AC Coupled Bottom trace: I<sub>OUT</sub>, 100 mA/div, DC Coupled  $T = 200 \mu s/div$ 

Figure 6.



Figure 8.

Submit Documentation Feedback



## 8.1 Block Diagram





#### 9 APPLICATION INFORMATION

#### 9.1 PROTECTION

The LMR14206 has dedicated protection circuitry running during normal operation to protect the IC. The thermal shutdown circuitry turns off the power device when the die temperature reaches excessive levels. The UVLO comparator protects the power device during supply power startup and shutdown to prevent operation at voltages less than the minimum input voltage. A gate drive (CB) under-voltage lockout is included to ensured that there is enough gate drive voltage to drive the MOSFET before the device tries to start switching. The LMR14206 also features a shutdown mode decreasing the supply current to approximately 16 µA.

#### 9.2 CONTINUOUS CONDUCTION MODE

The LMR14206 contains a current-mode, PWM buck regulator. A buck regulator steps the input voltage down to a lower output voltage. In continuous conduction mode (when the inductor current never reaches zero at steady state), the buck regulator operates in two cycles. The power switch is connected between  $V_{\text{IN}}$  and SW. In the first cycle of operation the transistor is closed and the diode is reverse biased. Energy is collected in the inductor and the load current is supplied by  $C_{\text{OUT}}$  and the rising current through the inductor. During the second cycle the transistor is open and the diode is forward biased due to the fact that the inductor current cannot instantaneously change direction. The energy stored in the inductor is transferred to the load and output capacitor. The ratio of these two cycles determines the output voltage. The output voltage is defined approximately as:

 $D=V_{OUT}/V_{IN}$  and D'=(1-D)

where

D and D' will be required for design calculations.

#### 9.3 DESIGN PROCEDURE

This section presents guidelines for selecting external components.

#### 9.4 SETTING THE OUTPUT VOLTAGE

The output voltage is set using the feedback pin and a resistor divider connected to the output as shown on the front page schematic, Figure 1. The feedback pin voltage is 0.765V, so the ratio of the feedback resistors sets the output voltage according to the following equation:

$$V_{OLIT} = 0.765V(1 + (R1/R2))$$
 (2)

Typically R2 will be given as  $100\Omega$ -10 k $\Omega$  for a starting value. To solve for R1 given R2 and V<sub>OUT</sub>, use:

$$R1 = R2((V_{OUT}/0.765V)-1). (3)$$

#### 9.5 INPUT CAPACITOR

A low ESR ceramic capacitor ( $C_{IN}$ ) is needed between the  $V_{IN}$  pin and GND pin. This capacitor prevents large voltage transients from appearing at the input. Use a 2.2  $\mu$ F-10  $\mu$ F value with X5R or X7R dielectric. Depending on construction, a ceramic capacitor's value can decrease up to 50% of its nominal value when rated voltage is applied. Consult with the capacitor manufacturer's data sheet for information on capacitor derating over voltage and temperature.

#### 9.6 INDUCTOR SELECTION

The most critical parameters for the inductor are the inductance, peak current, and the DC resistance. The inductance is related to the peak-to-peak inductor ripple current, the input and the output voltages.

$$L = \frac{(V_{IN} - V_{OUT})V_{OUT}}{V_{IN} \times I_{RIPPLE} \times f_{SW}}$$
(4)



#### INDUCTOR SELECTION (continued)

A higher value of ripple current reduces inductance, but increases the conductance loss, core loss, and current stress for the inductor and switch devices. It also requires a bigger output capacitor for the same output voltage ripple requirement. A reasonable value is setting the ripple current to be 30% of the DC output current. Since the ripple current increases with the input voltage, the maximum input voltage is always used to determine the inductance. The DC resistance of the inductor is a key parameter for the efficiency. Lower DC resistance is available with a bigger winding area. A good tradeoff between the efficiency and the core size is letting the inductor copper loss equal 2% of the output power. See AN-1197 for more information on selecting inductors. A good starting point for most applications is a 10  $\mu$ H to 22  $\mu$ H with 1.1A or greater current rating. Using such a rating will enable the LMR14206 to current limit without saturating the inductor. This is preferable to the device going into thermal shutdown mode and the possibility of damaging the inductor if the output is shorted to ground or other longterm overload.

#### 9.7 OUTPUT CAPACITOR

The selection of  $C_{OUT}$  is driven by the maximum allowable output voltage ripple. The output ripple in the constant frequency, PWM mode is approximated by:

$$V_{RIPPLE} = I_{RIPPLE}(ESR + (1/(8f_{SW}C_{OUT})))$$
(5)

The ESR term usually plays the dominant role in determining the voltage ripple. Low ESR ceramic capacitors are recommended. Capacitors in the range of 22  $\mu$ F-100  $\mu$ F are a good starting point with an ESR of 0.1 $\Omega$  or less.

#### 9.8 BOOTSTRAP CAPACITOR

A 0.15  $\mu$ F ceramic capacitor or larger is recommended for the bootstrap capacitor ( $C_{BOOT}$ ). For applications where the input voltage is less than twice the output voltage a larger capacitor is recommended, generally 0.15  $\mu$ F to 1  $\mu$ F to ensure plenty of gate drive for the internal switches and a consistently low  $R_{DSON}$ .

#### 9.9 SOFT-START COMPONENTS

The LMR14206 has circuitry that is used in conjunction with the SHDN pin to limit the inrush current on start-up of the DC/DC switching regulator. The SHDN pin in conjunction with a RC filter is used to tailor the soft-start for a specific application. When a voltage applied to the SHDN pin is between 0V and up to 2.3V it will cause the cycle by cycle current limit in the power stage to be modulated for minimum current limit at 0V up to the rated current limit at 2.3V. Thus controlling the output rise time and inrush current at startup. The resistor value should be selected so the current sourced into the SHDN pin will be greater then the leakage current of the SHDN pin (1.5 µA) when the voltage at SHDN is equal or greater then 2.3V.

#### 9.10 SHUTDOWN OPERATION

The  $\overline{SHDN}$  pin of the LMR14206 is designed so that it may be controlled using 2.3V or higher logic signals. If the shutdown function is not to be used the  $\overline{SHDN}$  pin may be tied to  $V_{IN}$ . The maximum voltage to the  $\overline{SHDN}$  pin should not exceed 42V. If the use of a higher voltage is desired due to system or other constraints it may be used, however a 100 k $\Omega$  or larger resistor is recommended between the applied voltage and the  $\overline{SHDN}$  pin to protect the device.

### 9.11 SCHOTTKY DIODE

The breakdown voltage rating of the diode (D1) is preferred to be 25% higher than the maximum input voltage. The current rating for the diode should be equal to the maximum output current for best reliability in most applications. In cases where the duty cycle is greater than 50%, the average diode current is lower. In this case it is possible to use a diode with a lower average current rating, approximately (1-D)I<sub>OUT</sub>, however the peak current rating should be higher than the maximum load current. A 0.5A to 1A rated diode is a good starting point.



#### 9.12 LAYOUT CONSIDERATIONS

To reduce problems with conducted noise pick up, the ground side of the feedback network should be connected directly to the GND pin with its own connection. The feedback network, resistors R1 and R2, should be kept close to the FB pin, and away from the inductor to minimize coupling noise into the feedback pin. The input bypass capacitor  $C_{IN}$  must be placed close to the  $V_{IN}$  pin. This will reduce copper trace resistance which effects input voltage ripple of the IC. The inductor L1 should be placed close to the SW pin to reduce EMI and capacitive coupling. The output capacitor,  $C_{OUT}$  should be placed close to the junction of L1 and the diode D1. The L1, D1, and  $C_{OUT}$  trace should be as short as possible to reduce conducted and radiated noise and increase overall efficiency. The ground connection for the diode,  $C_{IN}$ , and  $C_{OUT}$  should be as small as possible and tied to the system ground plane in only one spot (preferably at the  $C_{OUT}$  ground point) to minimize conducted noise in the system ground plane. For more detail on switching power supply layout considerations see Application Note AN-1149: Layout Guidelines for Switching Power Supplies SNVA021.

### 9.13 Typical Applications



Figure 9. Application Circuit, 3.3V Output



Figure 10. Application Circuit, 5V Output

Submit Documentation Feedback



## **Typical Applications (continued)**



Figure 11. Application Circuit, 12V Output



Figure 12. Application Circuit, 15V Output

Copyright © 2011–2013, Texas Instruments Incorporated

Submit Documentation Feedback



## **Typical Applications (continued)**



Figure 13. Application Circuit, 0.8V Output



## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (April 2013) to Revision D  Changed layout of National Data Sheet to TI format |                                                    | Page |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|
| •                                                                                                      | Changed layout of National Data Sheet to TI format | 12   |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins            | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| LMR14206XMK/NOPB      | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |
| LMR14206XMK/NOPB.A    | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 1000   SMALL T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |
| LMR14206XMKE/NOPB     | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |
| LMR14206XMKE/NOPB.A   | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |
| LMR14206XMKX/NOPB     | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |
| LMR14206XMKX/NOPB.A   | Active | Production    | SOT-23-<br>THIN (DDC)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | SJ2B             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR14206XMK/NOPB  | SOT-23-<br>THIN | DDC                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR14206XMKE/NOPB | SOT-23-<br>THIN | DDC                | 6 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMR14206XMKX/NOPB | SOT-23-<br>THIN | DDC                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022



### \*All dimensions are nominal

| Device            | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|------------------------------|-----|------|------|-------------|------------|-------------|
| LMR14206XMK/NOPB  | SOT-23-THIN                  | DDC | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LMR14206XMKE/NOPB | SOT-23-THIN                  | DDC | 6    | 250  | 208.0       | 191.0      | 35.0        |
| LMR14206XMKX/NOPB | SOT-23-THIN                  | DDC | 6    | 3000 | 208.0       | 191.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated