# LMK00334 Four-Output Clock Buffer and Level Translator for PCle® Gen 1 to Gen 7 ### 1 Features - 3:1 Input multiplexer - Two universal inputs operate up to 400MHz and accept LVPECL, LVDS, CML, SSTL, HSTL, HCSL, or single-ended clocks - One crystal input accepts a 10MHz to 40MHz crystal or single-ended clock - Two banks with two differential outputs each - HCSL, or Hi-Z (selectable) - Additive RMS phase jitter for PCIe<sup>®</sup> Specification - 7.2fs RMS for Gen 5 (typical) - 5fs RMS for Gen 6 (typical) - 3.5fs RMS for Gen 7 (typical) - High PSRR: -72dBc at 156.25MHz - LVCMOS output with synchronous enable input - Pin-controlled configuration - $V_{CC}$ core supply: 3.3V ± 5% - Three independent V<sub>CCO</sub> output supplies: 3.3V, $2.5V \pm 5\%$ - Industrial temperature range: -40°C to +105°C - 32-pin WQFN (5mm × 5mm) # 2 Applications - Data center switches - Core routers - Servers, computing, PCIe Gen 3.0 to 5.0 - Remote radio units and baseband units ## 3 Description The LMK00334 device is a 4-output HCSL fanout buffer intended for high-frequency, low-jitter clock, data distribution, and level translation. The device is capable of distributing the reference clock for ADCs. DACs, multi-gigabit Ethernet, XAUI, fibre channel, SATA/SAS, SONET/SDH, CPRI, and high-frequency backplanes. The input clock can be selected from two universal inputs or one crystal input. The selected input clock is distributed to two banks of two HCSL outputs and one LVCMOS output. The LVCMOS output has a synchronous enable input for runtpulse-free operation when enabled or disabled. The LMK00334 operates from a 3.3V core supply and three independent 3.3V or 2.5V output supplies. The LMK00334 provides high performance, versatility, and power efficiency, making the device designed for replacing fixed-output buffer devices while increasing timing margin in the system. Package Information | | • | | | | |-------------|------------------------|-----------------|--|--| | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | | | | LMK00334 | RTV (WQFN, 32) | 5.00mm × 5.00mm | | | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. LMK00334 Functional Block Diagram ## **Table of Contents** | 1 Features1 | 7.3 Feature Description13 | |-----------------------------------------------------|-------------------------------------------------------| | 2 Applications1 | 7.4 Device Functional Modes15 | | 3 Description1 | 8 Application and Implementation16 | | 4 Pin Configuration and Functions3 | 8.1 Application Information | | 5 Specifications4 | 8.2 Typical Application16 | | 5.1 Absolute Maximum Ratings4 | 8.3 Power Supply Recommendations20 | | 5.2 ESD Ratings4 | 8.4 Layout24 | | 5.3 Recommended Operating Conditions5 | 9 Device and Documentation Support26 | | 5.4 Thermal Information5 | 9.1 Documentation Support26 | | 5.5 Electrical Characteristics5 | 9.2 Receiving Notification of Documentation Updates26 | | 5.6 Timing Requirements, Propagation Delay, and | 9.3 Support Resources26 | | Output Skew8 | 9.4 Trademarks26 | | 5.7 Typical Characteristics9 | 9.5 Electrostatic Discharge Caution26 | | 6 Parameter Measurement Information12 | 9.6 Glossary26 | | 6.1 Differential Voltage Measurement Terminology 12 | 10 Revision History26 | | 7 Detailed Description13 | 11 Mechanical, Packaging, and Orderable | | 7.1 Overview13 | Information27 | | 7.2 Functional Block Diagram13 | | # **4 Pin Configuration and Functions** Figure 4-1. RTV Package 32-Pin WQFN Top View **Table 4-1. Pin Functions** | PIN | | TYPE(1) (4) | DESCRIPTION | | | | |------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | IE NO. | | DESCRIPTION | | | | | DAP | DAP | GND | Die Attach Pad. Connect to the PCB ground plane for heat dissipation. | | | | | CLKin_SEL0 | 13 | ı | Clock input selection pins (3) | | | | | CLKin_SEL1 | 16 | I | Clock input selection pins (3) | | | | | CLKin0 | 14 | ı | Universal clock input 0 (differential/single-ended) | | | | | CLKin0* | 15 | I | Universal clock input 0 (differential/single-ended) | | | | | CLKin1 | 27 | I | Universal clock input 1 (differential/single-ended) | | | | | CLKin1* | 26 | I | Universal clock input 1 (differential/single-ended) | | | | | CLKout_EN | 9 | ı | Bank A and Bank B low active output buffer enable. (3) | | | | | CLKoutA0 | 3 | 0 | Differential clock output A0. | | | | | CLKoutA0* | 4 | 0 | Differential clock output A0. | | | | | CLKoutA1 | 6 | 0 | Differential clock output A1. | | | | | CLKoutA1* | 7 | 0 | Differential clock output A1. | | | | | CLKoutB1 | 19 | 0 | Differential clock output B1. | | | | | CLKoutB1* | 18 | 0 | Differential clock output B1. | | | | | CLKoutB0 | 22 | 0 | Differential clock output B0. | | | | | CLKoutB0* | 21 | 0 | Differential clock output B0. | | | | | GND | 1, 8 17, 24 | GND | Ground | | | | | NC | 25 | _ | Not connected internally. Pin can be floated, grounded, or otherwise tied to any potential within the Supply Voltage range stated in the <i>Absolute Maximum Ratings</i> . | | | | | OSCin | 11 | I | Input for crystal. Can also be driven by a XO, TCXO, or other external single-ended clock. | | | | | OSCout | 12 | 0 | Output for crystal. Leave OSCout floating if OSCin is driven by a single-ended clock. | | | | | REFout | 29 | 0 | LVCMOS reference output. Enable output by pulling REFout_EN pin high. | | | | | REFout_EN | 31 | 1 | REFout enable input. Enable signal is internally synchronized to selected clock input. (3) | | | | ## Table 4-1. Pin Functions (continued) | PIN | | TYPE(1) (4) | DESCRIPTION | |-------------------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | V <sub>CC</sub> | 10, 28, 32 | PWR | Power supply for Core and Input Buffer blocks. The $V_{CC}$ supply operates from 3.3V. Bypass with a 0.1 $\mu$ F, low-ESR capacitor placed very close to each $V_{CC}$ pin. | | V <sub>CCOA</sub> | 2, 5 | PWR | Power supply for Bank A Output buffers. $V_{CCOA}$ operates from 3.3V or 2.5V. The $V_{CCOA}$ pins are internally tied together. Bypass with a 0.1µF, low-ESR capacitor placed very close to each $V_{CCO}$ pin. $^{(2)}$ | | V <sub>CCOB</sub> | 20, 23 | PWR | Power supply for Bank B Output buffers. $V_{CCOB}$ operates from 3.3V or 2.5V. The $V_{CCOB}$ pins are internally tied together. Bypass with a 0.1µF, low-ESR capacitor placed very close to each $V_{CCO}$ pin. $^{(2)}$ | | V <sub>CCOC</sub> | 30 | PWR | Power supply for REFout buffer. $V_{CCOC}$ operates from 3.3V or 2.5V. Bypass with a 0.1 $\mu$ F, low-ESR capacitor placed very close to each $V_{CCO}$ pin. $^{(2)}$ | - (1) I = Input, O = Output, GND = Ground, PWR = Power - (2) The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) is called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type. - (3) CMOS control input with internal pulldown resistor. - (4) Any unused output pins must be left floating with minimum copper length (see note in Clock Outputs), or properly terminated if connected to a transmission line, or disabled/Hi-Z if possible. See Clock Outputs for output configuration and Termination and Use of Clock Drivers for output interface and termination techniques. ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |------------------------------------|------------------------------|------|------------------|------| | V <sub>CC</sub> , V <sub>CCO</sub> | Supply voltages | -0.3 | 3.6 | V | | V <sub>IN</sub> | Input voltage | -0.3 | $(V_{CC} + 0.3)$ | V | | T <sub>L</sub> | Lead temperature (solder 4s) | | 260 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | | | | Machine model (MM) | ±150 | | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------|---------------------|--|----------|-----|----------|------| | T <sub>A</sub> | Ambient temperature | Ambient temperature | | | 25 | 85 | °C | | TJ | Junction temperature | | | | | 125 | °C | | V <sub>CC</sub> | Core supply voltage | | | 3.15 | 3.3 | 3.45 | V | | V | Output supply voltage <sup>(1)</sup> (2) | 3.3V range | | 3.3 – 5% | 3.3 | 3.3 + 5% | 1/ | | V <sub>CCO</sub> | | 2.5V range | | 2.5 – 5% | 2.5 | 2.5 + 5% | 1 V | <sup>(1)</sup> The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) is called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type. #### 5.4 Thermal Information | | | LMK00334 (2) | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC(1) | RTV (WQFN) | UNIT | | | | 32 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 38.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 7.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 12 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.9 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. #### 5.5 Electrical Characteristics Unless otherwise specified: $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 3.3V \pm 5\%$ , $2.5V \pm 5\%$ , $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , CLKin driven differentially, input slew rate $\ge 3V/ns$ . Typical values represent the most likely parametric norms at $V_{CC} = 3.3V$ , $V_{CCO} 3.$ | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------|-----|-----|-----------------|------| | CURRENT CO | DNSUMPTION (1) | , | | | | • | | | ICC CORE | Core supply current, all outputs | CLKinX selected | | | 8.5 | 10.5 | mA | | ICC_CORE | disabled | OSCin selected | | | 10 | 13.5 | mA | | ICC_HCSL | | | | | 50 | 58.5 | mA | | ICC_CMOS | | | | | 3.5 | 5.5 | mA | | ICCO_HCSL | Additive output supply current, HCSL banks enabled | Includes output bank bias and load currents for both banks, $R_T = 50\Omega$ on all outputs | | | 65 | 81.5 | mA | | ICCO CMOS | Additive output supply current, LVCMOS output enabled | 200MHz, C <sub>L</sub> = 5pF | V <sub>CCO</sub> = 3.3V ±5% | | 9 | 10 | mA | | ICCO_CIVIOS | | | V <sub>CCO</sub> = 2.5V ± 5% | | 7 | 8 | mA | | POWER SUPP | PLY RIPPLE REJECTION (PSRR) | | | | | | | | Debb | Ripple-induced phase spur level <sup>(2)</sup> | 156.25MHz | | | -72 | | dBc | | PSRR <sub>HCSL</sub> | Differential HCSL Output | 312.5MHz | | -63 | | | ubc | | CMOS CONTE | ROL INPUTS (CLKin_SELn, CLKout | TYPEn, REFout_EN) | | | | | | | V <sub>IH</sub> | High-level input voltage | | | 1.6 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | | | GND | | 0.4 | V | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> V<sub>CCO</sub> for any output bank must be less than or equal to V<sub>CC</sub> (V<sub>CCO</sub> ≤ V<sub>CC</sub>). <sup>(2)</sup> Specification assumes 5 thermal vias connect the die attach pad (DAP) to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the package. TI recommends using the maximum number of vias in the board layout. Unless otherwise specified: $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 3.3V \pm 5\%$ , $2.5V \pm 5\%$ , $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , CLKin driven differentially, input slew rate $\ge 3V/ns$ . Typical values represent the most likely parametric norms at $V_{CC} = 3.3V$ , $V_{CCO} 3.$ | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------|------|--------|-----------------------|--------| | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CC</sub> , internal pul | Idown resistor | | | 50 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0V, internal pulldown resistor | | -5 | 0.1 | | μA | | | TS (CLKin0/CLKin0*, CLKin1/CLKin | 1*) | ı | | | | _ | | f <sub>CLKin</sub> | Input frequency range <sup>(8)</sup> | Functional up to 400M<br>Output frequency rang<br>per output type (refer<br>specifications) | ge and timing specified | DC | | 400 | MHz | | V <sub>IHD</sub> | Differential input high voltage | specifications) | | | | Vcc | V | | V <sub>ILD</sub> | Differential input low voltage | CLKin driven differenti | ally | GND | | | V | | V <sub>ID</sub> | Differential input voltage swing <sup>(3)</sup> | | | 0.15 | | 1.3 | V | | | 5.5 | V <sub>ID</sub> = 150mV | | 0.25 | | V <sub>CC</sub> – 1.2 | | | $V_{CMD}$ | Differential input CMD common-<br>mode voltage | V <sub>ID</sub> = 350mV | | 0.25 | | V <sub>CC</sub> – 1.1 | V | | | mode vellage | V <sub>ID</sub> = 800mV | | 0.25 | | V <sub>CC</sub> - 0.9 | | | V <sub>IH</sub> | Single-ended input IH high voltage | | | | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Single-ended input IL low voltage | CLKinX driven single- | ended (AC- or DC- | GND | | | V | | V <sub>I_SE</sub> | Single-ended input voltage swing <sup>(8)</sup> | coupled), CLKinX* AC | • | 0.3 | | 2 | Vpp | | V <sub>CM</sub> | Single-ended input CM common-<br>mode voltage | externally biased withi | n V <sub>CM</sub> range | 0.25 | | V <sub>CC</sub> – 1.2 | V | | | | | f <sub>CLKin0</sub> = 100MHz | | -84 | | | | 100 | Mux isolation, CLKin0 to CLKin1 | f <sub>OFFSET</sub> > 50kHz, | f <sub>CLKin0</sub> = 200MHz | | -82 | | i.e. | | ISO <sub>MUX</sub> | | P <sub>CLKinX</sub> = 0dBm | f <sub>CLKin0</sub> = 500MHz | | -71 | | dBc | | | | | f <sub>CLKin0</sub> = 1000MHz | | -65 | | | | CRYSTAL INT | TERFACE (OSCin, OSCout) | | | | | | 1 | | F <sub>CLK</sub> | External clock frequency range <sup>(8)</sup> | OSCin driven single-e | nded, OSCout floating | | | 250 | MHz | | F <sub>XTAL</sub> | Crystal frequency range | Fundamental mode cr<br>to 30MHz) ESR ≤ 125 | | 10 | | 40 | MHz | | C <sub>IN</sub> | OSCin input capacitance | | | | 1 | | pF | | HCSL OUTPU | JTS (CLKoutAn/CLKoutAn*, CLKout | Bn/CLKoutBn*) | | | | | l | | f <sub>CLKout</sub> | Output frequency range <sup>(8)</sup> | $R_L = 50\Omega$ to GND, $C_L$ | ≤ 5pF | DC | | 400 | MHz | | Jitter <sub>ADD_PCle</sub> | Additive RMS phase jitter for PCIe 7.0 <sup>(8)</sup> | PCle Gen 7 filter | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 3.51 | 5.45 | fs | | Jitter <sub>ADD_PCle</sub> | Additive RMS phase jitter for PCIe 6.0 <sup>(8)</sup> | PCle Gen 6 filter | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 5.04 | 7.78 | fs | | Jitter <sub>ADD_PCle</sub> | Additive RMS phase jitter for PCIe 5.0 <sup>(8)</sup> | PCle Gen 5 filter | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 7.17 | 12.8 | fs | | Jitter <sub>ADD_PCle</sub> | Additive RMS phase jitter for PCle $4.0^{(8)}$ | PCIe Gen 4,<br>PLL BW = 2-5MHz,<br>CDR = 10MHz | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 20.3 | 30.5 | fs | | Jitter <sub>ADD_PCle</sub> | Additive RMS phase jitter for PCle $3.0^{(8)}$ | PCIe Gen 3,<br>PLL BW = 2–5MHz,<br>CDR = 10MHz | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 20.3 | 30.5 | fs | | Jitter <sub>ADD</sub> | Additive RMS jitter integration bandwidth 12MHz to 20MHz <sup>(5)</sup> | $V_{CCO} = 3.3V$ ,<br>$R_T = 50\Omega$ to GND | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | | 77 | | fs | | Noise Floor | Noise floor f <sub>OFFSET</sub> ≥ 10MHz <sup>(6)</sup> (7) | $V_{CCO}$ = 3.3V,<br>R <sub>T</sub> = 50Ω to GND | CLKin: 100MHz,<br>slew rate ≥ 3V/ns | - | -161.3 | | dBc/Hz | | DUTY | Duty cycle <sup>(8)</sup> | 50% input clock duty | cycle | 45% | | 55% | | Unless otherwise specified: $V_{CC} = 3.3V \pm 5\%$ , $V_{CCO} = 3.3V \pm 5\%$ , $2.5V \pm 5\%$ , $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , CLKin driven differentially, input slew rate $\ge 3V/ns$ . Typical values represent the most likely parametric norms at $V_{CC} = 3.3V$ , $V_{CCO} 3.$ | | PARAMETER | TEST COM | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------|--------|-----|--------| | V <sub>OH</sub> | Output high voltage | $T_A$ = 25°C, DC measurement,<br>$R_T$ = 50 $\Omega$ to GND | | 520 | 810 | 920 | mV | | V <sub>OL</sub> | Output low voltage | | | -150 | 0.5 | 150 | mV | | V <sub>CROSS</sub> | Absolute crossing voltage <sup>(8)</sup> (9) | | | 250 | 350 | 460 | mV | | ΔV <sub>CROSS</sub> | Total variation of V <sub>CROSS</sub> <sup>(8)</sup> (9) | $\frac{1}{2}$ R <sub>L</sub> = 50 $\Omega$ to GND, C <sub>L</sub> $\leq$ | R <sub>L</sub> = 50Ω to GND, C <sub>L</sub> $\leq$ 5pF | | | 140 | mV | | t <sub>R</sub> | Output rise time 20% to 80% <sup>(9) (12)</sup> | 250MHz, uniform trans | | | 225 | 400 | ps | | t <sub>F</sub> | Output fall time 80% to 20% <sup>(9)</sup> (12) | in. with $50\Omega$ characteris $50\Omega$ to GND, $C_L \le 5pF$ | stic impedance, R <sub>L</sub> = | | 225 | 400 | ps | | LVCMOS OU | TPUT (REFout) | | | | | | | | f <sub>CLKout</sub> | Output frequency range <sup>(8)</sup> | C <sub>L</sub> ≤ 5pF | | DC | | 250 | MHz | | Jitter <sub>ADD</sub> | Additive RMS jitter integration bandwidth 1MHz to 20MHz <sup>(5)</sup> | $V_{CCO} = 3.3V$ ,<br>$C_L \le 5pF$ | 100MHz, input slew rate ≥ 3V/ns | 95 | | | fs | | Noise Floor | Noise floor f <sub>OFFSET</sub> ≥ 10MHz <sup>(6)</sup> (7) | $V_{CCO} = 3.3V$ ,<br>$C_L \le 5pF$ | 100MHz, input slew rate ≥ 3V/ns | | -159.3 | | dBc/Hz | | DUTY | Duty cycle <sup>(8)</sup> | 50% input clock duty cy | /cle | 45% | | 55% | | | V <sub>OH</sub> | Output high voltage | 1mA load | | V <sub>CCO</sub> – 0.1 | | | V | | V <sub>OL</sub> | Output low voltage | | | | | 0.1 | V | | I <sub>OH</sub> | Output high current (source) | | V <sub>CCO</sub> = 3.3V | | 28 | | mA | | | | V <sub>0</sub> = V <sub>CCO</sub> / 2 | V <sub>CCO</sub> = 2.5V | | 20 | | mA | | I <sub>OL</sub> | Output low current (sink) | V <sub>0</sub> - V <sub>CCO</sub> / 2 | V <sub>CCO</sub> = 3.3V | | 28 | | mA | | | | | V <sub>CCO</sub> = 2.5V | | 20 | | IIIA | | t <sub>R</sub> | Output rise time 20% to 80% <sup>(9)</sup> (12) | 250MHz, uniform trans | | | 225 | 400 | ps | | t <sub>F</sub> | Output fall time 80% to 20% <sup>(10)</sup> (12) | in. with $50\Omega$ characteristic impedance, $R_L$ = $50\Omega$ to GND, $C_L \le 5pF$ | | | 225 | 400 | ps | | t <sub>EN</sub> | Output enable time <sup>(10)</sup> | - C <sub>1</sub> ≤ 5pF | | | | 3 | cycles | | t <sub>DIS</sub> | Output disable time <sup>(10)</sup> | OL = Opi | | | | 3 | cycles | - (1) See Power Supply Recommendations and Thermal Management for more information on current consumption and power dissipation calculations - (2) Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the V<sub>CCO</sub> supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 × 10(PSRR / 20)) / (π × f<sub>CLK</sub>) ] × 1E12 - (3) See *Differential Voltage Measurement Terminology* for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages. - (4) The ESR requirements stated must be met to verify that the oscillator circuitry has no start-up issues. However, lower ESR values for the crystal is not always necessary to stay below the maximum power dissipation (drive level) specification of the crystal. Refer to Crystal Interface for crystal drive level considerations. - (5) For the 100MHz and 156.25MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub> <sup>2</sup> J<sub>SOURCE</sub> <sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2 × 10<sup>dBc/10</sup>) / (2 × π × f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 12kHz to 20MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10 × log<sub>10</sub>(20MHz 12kHz). - (6) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10MHz, but for lower frequencies this measurement offset can be as low as 5MHz due to measurement equipment limitations. - (7) Phase noise floor degrades as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) is less susceptible to degradation in noise floor at lower slew rates due to the common-mode noise rejection. However, TI recommends using the highest possible input slew rate for differential clocks to achieve the best noise floor performance at the device outputs. - (8) Specification is verified by characterization and is not tested in production. - 9) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading. - (10) Output Enable Time is the number of input clock cycles required for the output to be enabled after REFout\_EN is pulled high. Similarly, Output Disable Time is the number of input clock cycles required for the output to be disabled after REFout\_EN is pulled low. The REFout\_EN signal must have an edge transition much faster than that of the input clock period for accurate measurement. Copyright © 2025 Texas Instruments Incorporated - (11) Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions. - (12) Parameter is specified by design, not tested in production. ## 5.6 Timing Requirements, Propagation Delay, and Output Skew | | | | | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------|------|------|------|------| | t <sub>PD_HCSL</sub> | Propagation delay CLKin-to-HCSL (1) (2) | $R_T = 50\Omega$ to GNE | $R_T = 50\Omega$ to GND, $C_L \le 5pF$ | | 590 | 885 | ps | | t <sub>PD_CMOS</sub> | Propagation delay CLKin-to-LVCMOS <sup>(1)</sup> (2) | C <sub>1</sub> ≤ 5pF | V <sub>CCO</sub> = 3.3V | 900 | 1475 | 2300 | no. | | | | CL ≥ 5pr | V <sub>CCO</sub> = 2.5V | 1000 | 1550 | 2700 | ps | | t <sub>SK(O)</sub> | Output skew <sup>(11)</sup> (9) (4) | | Skew specified between any two CLKouts. | | 30 | 50 | ps | | t <sub>SK(PP)</sub> | Part-to-part output skew <sup>(1) (2) (3)</sup> | Load conditions are the same as propagation delay specifications. | | | 80 | 120 | ps | - (1) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading. - (2) Parameter is specified by design, not tested in production. - (3) Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions. - (4) Specification is verified by characterization and is not tested in production. ## 5.7 Typical Characteristics Unless otherwise specified: V<sub>CC</sub> = 3.3V, V<sub>CCO</sub> = 3.3V, T<sub>A</sub> = 25°C, CLKin driven differentially, input slew rate ≥ 3V/ns. ## **5.7 Typical Characteristics (continued)** Unless otherwise specified: V<sub>CC</sub> = 3.3V, V<sub>CCO</sub> = 3.3V, T<sub>A</sub> = 25°C, CLKin driven differentially, input slew rate ≥ 3V/ns. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated # **5.7 Typical Characteristics (continued)** Unless otherwise specified: $V_{CC}$ = 3.3V, $V_{CCO}$ = 3.3V, $T_A$ = 25°C, CLKin driven differentially, input slew rate $\geq$ 3V/ns. ## **6 Parameter Measurement Information** ## 6.1 Differential Voltage Measurement Terminology The differential voltage of a differential signal can be described by two different definitions, causing confusion when reading data sheets or communicating with other engineers. This section addresses the measurement and description of a differential signal so that the reader is able to understand and discern between the two different definitions when used. The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and noninverting signal. The symbol for this first measurement is typically $V_{ID}$ or $V_{OD}$ depending on if an input or output voltage is being described. The second definition used to describe a differential signal is to measure the potential of the noninverting signal with respect to the inverting signal. The symbol for this second measurement is $V_{SS}$ and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground; the signal only exists in reference to the differential pair. $V_{SS}$ can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of $V_{OD}$ as described in the first description. Figure 6-1 illustrates the two different definitions side-by-side for inputs and Figure 6-2 illustrates the two different definitions side-by-side for outputs. The $V_{ID}$ (or $V_{OD}$ ) definition show the DC levels, $V_{IH}$ and $V_{OL}$ (or $V_{OH}$ and $V_{OL}$ ), that the noninverting and inverting signals toggle between with respect to ground. $V_{SS}$ input and output definitions show that if the inverting signal is considered the voltage potential reference, the noninverting signal voltage potential is now increasing and decreasing above and below the noninverting reference. Thus the peak-to-peak voltage of the differential signal can be measured. $V_{ID}$ and $V_{OD}$ are often defined as volts (V) and $V_{SS}$ is often defined as volts peak-to-peak ( $V_{PP}$ ). Figure 6-1. Two Different Definitions for Differential Input Signals Figure 6-2. Two Different Definitions for Differential Output Signals Refer to the Common Data Transmission Parameters and Their Definitions application note for more information. ## 7 Detailed Description #### 7.1 Overview The LMK00334 is a 4-output HCSL clock fanout buffer with low additive jitter that can operate up to 400MHz. The device features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of two HCSL outputs, one LVCMOS output, and three independent output buffer supplies. The input selection and output buffer modes are controlled through pin strapping. The device is offered in a 32-pin WQFN package and leverages much of the high-speed, low-noise circuit design employed in the LMK04800 family of clock conditioners. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Crystal Power Dissipation vs R<sub>I IM</sub> For Figure 5-10, the following applies: - The typical RMS jitter values in the plots show the total output RMS jitter (J<sub>OUT</sub>) for each output buffer type and the source clock RMS jitter (J<sub>SOURCE</sub>). From these values, the Additive RMS Jitter can be calculated as: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub> <sup>2</sup> J<sub>SOURCE</sub> <sup>2</sup>). - 20MHz crystal characteristics: Abracon ABL series, AT cut, $C_L$ = 18pF, $C_0$ = 4.4pF measured (7pF maximum), ESR = 8.5 $\Omega$ measured (40 $\Omega$ maximum), and Drive Level = 1mW maximum (100 $\mu$ W typical). - 40MHz crystal characteristics: Abracon ABLS2 series, AT cut, $C_L$ = 18pF, $C_0$ = 5pF measured (7pF maximum), ESR = 5 $\Omega$ measured (40 $\Omega$ maximum), and Drive Level = 1mW maximum (100 $\mu$ W typical). Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ### 7.3.2 Clock Inputs The input clock can be selected from CLKin0/CLKin0\*, CLKin1/CLKin1\*, or OSCin. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in Table 7-1. Refer to *Driving the Clock Inputs* for clock input requirements. When CLKin0 or CLKin1 is selected, the crystal circuit is powered down. When OSCin is selected, the crystal oscillator circuit starts up and the clock is distributed to all outputs. Refer to *Crystal Interface* for more information. Alternatively, OSCin can be driven by a single-ended clock (up to 250MHz) instead of a crystal. Table 7-1. Input Selection | CLKin_SEL1 | CLKin_SEL0 | SELECTED INPUT | | | | | |------------|------------|-----------------|--|--|--|--| | 0 | 0 | CLKin0, CLKin0* | | | | | | 0 | 1 | CLKin1, CLKin1* | | | | | | 1 | X | OSCin | | | | | Table 7-2 shows the output logic state versus input state when either CLKin0/CLKin0\* or CLKin1/CLKin1\* is selected. When OSCin is selected, the output state is an inverted copy of the OSCin input state. Table 7-2. CLKin Input vs. Output States | STATE OF<br>SELECTED CLKin | STATE OF<br>ENABLED OUTPUTS | |--------------------------------------------|-----------------------------| | CLKinX and CLKinX* inputs floating | Logic low | | CLKinX and CLKinX* inputs shorted together | Logic low | | CLKin logic low | Logic low | | CLKin logic high | Logic high | #### 7.3.3 Clock Outputs The HCSL output buffer for both Bank A and B outputs are can be disabled to Hi-Z using the CLKout\_EN [1:0] as shown in Table 7-3. For applications where all differential outputs are not needed, any unused output pin must be left floating with a minimum copper length (see the following note) to minimize capacitance and potential coupling and reduce power consumption. If all differential outputs are not used, TI recommends disabling (Hi-Z) the banks to reduce power. Refer to *Termination and Use of Clock Drivers* for more information on output interface and termination techniques. #### Note For best soldering practices, the minimum trace length for any unused pin must extend to include the pin solder mask. This way during reflow, the solder has the same copper area as connected pins. This allows for good, uniform fillet solder joints helping to keep the IC level during reflow. Table 7-3. Differential Output Buffer Type Selection | CLKout_EN | CLKoutX BUFFER TYPE<br>(BANK A AND B) | |-----------|---------------------------------------| | 0 | HCSL | | 1 | Disabled (Hi-Z) | #### 7.3.3.1 Reference Output The reference output (REFout) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the $V_{CCO}$ voltage. REFout can be enabled or disabled using the enable input pin, REFout\_EN, as shown in Table 7-4. Table 7-4. Reference Output Enable | | • | |-----------|-----------------| | REFout_EN | REFout STATE | | 0 | Disabled (Hi-Z) | | 1 | Enabled | The REFout\_EN input is internally synchronized with the selected input clock by the SYNC block. This synchronizing function prevents glitches and runt pulses from occurring on the REFout clock when enabled or disabled. REFout is enabled within three cycles (t<sub>EN</sub>) of the input clock after REFout\_EN is toggled high. REFout is disabled within three cycles (t<sub>DIS</sub>) of the input clock after REFout\_EN is toggled low. When REFout is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if REFout is configured with a $1k\Omega$ load to ground, then the output is pulled to low when disabled. #### 7.4 Device Functional Modes ## 7.4.1 V<sub>CC</sub> and V<sub>CCO</sub> Power Supplies The LMK00334 has separate 3.3V core supplies ( $V_{CC}$ ) and three independent 3.3V or 2.5V output power supplies ( $V_{CCOA}$ , $V_{CCOB}$ , $V_{CCOC}$ ). Output supply operation at 2.5V enables lower power consumption and output-level compatibility with 2.5V receiver devices. The output levels for HCSL are relatively constant over the specified $V_{CCO}$ range. Refer to *Power Supply Recommendations* for additional supply related considerations, such as power dissipation, power supply bypassing, and power supply ripple rejection (PSRR). #### **Note** Take care to verify that the $V_{CCO}$ voltages do not exceed the $V_{CC}$ voltage to prevent turning-on the internal ESD protection circuitry. ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information A common PCIe application, such as a server card, consists of several building blocks, which all need a reference clock. In the mostly used Common RefClk architecture, the clock is distributed from a single source to both RX and TX. This requires either a Clock generator with high output count or a buffer like the LMK00334. The buffer simplifies the clocking tree and provides a cost and space-optimized design. While using a buffer to distribute the clock, the additive jitter must be considered. The LMK00334 is an ultra-low additive jitter PCIe clock buffer designed for all current and future PCIe Generations. ## 8.2 Typical Application Figure 8-1. Example PCI Express Application ## 8.2.1 Design Requirements ## 8.2.1.1 Driving the Clock Inputs The LMK00334 has two universal inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*) that can accept DC-coupled, 3.3V or 2.5V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet the input requirements specified in *Electrical Characteristics*. The device can accept a wide range of signals because of the wide input common-mode voltage range ( $V_{CM}$ ) and input voltage swing ( $V_{ID}$ ) / dynamic range. For 50% duty cycle and DC-balanced signals, AC coupling can also be employed to shift the input signal to within the $V_{CM}$ range. Refer to *Termination and Use of Clock Drivers* for signal interfacing and termination techniques. To achieve the best possible phase noise and jitter performance, the input must have a high slew rate of 3V/ns (differential) or higher. Driving the input with a lower slew rate degrades the noise floor and jitter. For this reason, a differential signal input is recommended over single-ended because differential signal input typically provides higher slew rate and common-mode rejection. Refer to the *Noise Floor vs. CLKin Slew Rate* and *RMS Jitter vs. CLKin Slew Rate* plots in *Typical Characteristics*. While TI recommends driving the CLKin/CLKin\* pair with a differential signal input, driving the pair with a single-ended clock is possible if the clock conforms to the single-ended input specifications for CLKin pins listed in the *Electrical Characteristics*. For large single-ended input signals, such as 3.3V or 2.5V LVCMOS, a $50\Omega$ load resistor must be placed near the input for signal attenuation to prevent input overdrive as well as for line termination to minimize reflections. Again, the single-ended input slew rate must be as high as possible to minimize performance degradation. The CLKin input has an internal bias voltage of about 1.4V, so the input can be AC coupled as shown in Figure 8-2. The output impedance of the LVCMOS driver plus Rs must be close to $50\Omega$ to match the characteristic impedance of the transmission line and load termination. Figure 8-2. Single-Ended LVCMOS Input, AC Coupling A single-ended clock can also be DC-coupled to CLKinX as shown in Figure 8-3. A $50\Omega$ load resistor must be placed near the CLKin input for signal attenuation and line termination. Because half of the single-ended swing of the driver ( $V_{O,PP}$ / 2) drives CLKinX, CLKinX\* must be externally biased to the midpoint voltage of the attenuated input swing (( $V_{O,PP}$ / 2) × 0.5). The external bias voltage must be within the specified input common voltage ( $V_{CM}$ ) range. This can be achieved using external biasing resistors in the k $\Omega$ range ( $R_{B1}$ and $R_{B2}$ ) or another low-noise voltage reference. This verifies that the input swing crosses the threshold voltage at a point where the input slew rate is the highest. Figure 8-3. Single-Ended LVCMOS Input, DC Coupling With Common-Mode Biasing If the crystal oscillator circuit is not used, driving the OSCin input with an single-ended external clock as shown in Figure 8-4 is possible. The input clock must be AC-coupled to the OSCin pin, which has an internally-generated input bias voltage, and the OSCout pin must be left floating. While OSCin provides an alternative input to multiplex an external clock, TI recommends using either universal input (CLKinX) because those inputs offers higher operating frequency, better common-mode and power supply noise rejection, and greater performance over supply voltage and temperature variations. Figure 8-4. Driving OSCin With a Single-Ended Input #### 8.2.1.2 Crystal Interface The LMK00334 has an integrated crystal oscillator circuit that supports a fundamental mode, AT-cut crystal. The crystal interface is shown in Figure 8-5. Figure 8-5. Crystal Interface The load capacitance ( $C_L$ ) is specific to the crystal, but usually on the order of 18pF to 20pF. While $C_L$ is specified for the crystal, the OSCin input capacitance ( $C_{IN}$ = 1pF typical) of the device and PCB stray capacitance (CSTRAY is approximately around 1pF to 3pF) can affect the discrete load capacitor values, C1 and For the parallel resonant circuit, the discrete capacitor values can be calculated as follows: $$C_{L} = (C_{1} \times C_{2}) / (C_{1} + C_{2}) + C_{IN} + C_{STRAY}$$ (1) Typically, $C_1 = C_2$ for optimum symmetry, so Equation 1 can be rewritten in terms of $C_1$ only: $$C_L = C_1^2 / (2 \times C_1) + C_{IN} + C_{STRAY}$$ (2) Finally, solve for C<sub>1</sub>: $$C_1 = (C_L - C_{IN} - C_{STRAY}) \times 2 \tag{3}$$ *Electrical Characteristics* provides crystal interface specifications with conditions that verify start-up of the crystal, but the *Electrical Characteristics* does not specify crystal power dissipation. The designer must verify the crystal power dissipation does not exceed the maximum drive level specified by the crystal manufacturer. Overdriving the crystal can cause premature aging, frequency shift, and eventual failure. Drive level must be held at a sufficient level necessary to start up and maintain steady-state operation. The power dissipated in the crystal, P<sub>XTAL</sub>, can be computed by: $$P_{XTAL} = I_{RMS}^2 \times R_{ESR} \times (1 + C_0/C_L)^2$$ (4) #### where - I<sub>RMS</sub> is the RMS current through the crystal. - R<sub>ESR</sub> is the maximum equivalent series resistance specified for the crystal - C<sub>L</sub> is the load capacitance specified for the crystal - C<sub>0</sub> is the minimum shunt capacitance specified for the crystal $I_{RMS}$ can be measured using a current probe (Tektronix CT-6 or equivalent, for example) placed on the leg of the crystal connected to OSCout with the oscillation circuit active. As shown in Figure 8-5, an external resistor, $R_{LIM}$ , can be used to limit the crystal drive level, if necessary. If the power dissipated in the selected crystal is higher than the drive level specified for the crystal with $R_{LIM}$ shorted, then a larger resistor value is mandatory to avoid overdriving the crystal. However, if the power dissipated in the crystal is less than the drive level with $R_{LIM}$ shorted, then a zero value for $R_{LIM}$ can be used. As a starting point, a suggested value for $R_{LIM}$ is $1.5 k\Omega$ . ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Termination and Use of Clock Drivers When terminating clock drivers, keep these guidelines in mind for optimum phase noise and jitter performance: - Transmission line theory must be followed for good impedance matching to prevent reflections. - Clock drivers must be presented with the proper loads. - HCSL drivers are switched current outputs and require a DC path to ground through 50Ω termination. - Receivers must be presented with a signal biased to the specified DC bias level (common-mode voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage level; in this case, the signal must normally be AC coupled. #### 8.2.2.2 Termination for DC-Coupled Differential Operation For DC-coupled operation of an HCSL driver, terminate with $50\Omega$ to ground near the driver output as shown in Figure 8-6. Series resistors, Rs, can be used to limit overshoot due to the fast transient current. Because HCSL drivers require a DC path to ground, AC coupling is not allowed between the output drivers and the $50\Omega$ termination resistors. Figure 8-6. HCSL Operation, DC Coupling Copyright © 2025 Texas Instruments Incorporated #### 8.2.2.3 Termination for AC-Coupled Differential Operation AC coupling allows for shifting the DC bias level (common-mode voltage) when driving different receiver standards. Because AC-coupling prevents the driver from providing a DC bias voltage at the receiver, verify that the receiver is biased to the best DC level. ### 8.2.3 Application Curve Figure 8-7. HCSL Phase Noise at 100MHz ### 8.3 Power Supply Recommendations #### 8.3.1 Current Consumption and Power Dissipation Calculations The current consumption values specified in *Electrical Characteristics* can be used to calculate the total power dissipation and IC power dissipation for any device configuration. The total $V_{CC}$ core supply current ( $I_{CC\_TOTAL}$ ) can be calculated using Equation 5: $$I_{CC\_TOTAL} = I_{CC\_CORE} + I_{CC\_BANKS} + I_{CC\_CMOS}$$ (5) ### where - I<sub>CC\_CORE</sub> is the V<sub>CC</sub> current for core logic and input blocks and depends on selected input (CLKinX or OSCin). - I<sub>CC HCSL</sub> is the V<sub>CC</sub> current for Banks A and B - I<sub>CC CMOS</sub> is the V<sub>CC</sub> current for the LVCMOS output (or 0mA if REFout is disabled). Because the output supplies ( $V_{CCOA}$ , $V_{CCOB}$ , $V_{CCOC}$ ) can be powered from three independent voltages, the respective output supply currents ( $I_{CCO\_BANK\_A}$ , $I_{CCO\_BANK\_B}$ , and $I_{CCO\_CMOS}$ ) must be calculated separately. $I_{CCO\_BANK}$ for either Bank A or B can be taken as 50% of the corresponding output supply current specified for two banks ( $I_{CCO\_HCSL}$ ) provided the output loading matches the specified conditions. Otherwise, $I_{CCO\_BANK}$ must be calculated per bank as shown in Equation 6: $$I_{CCO BANK} = I_{BANK BIAS} + (N \times I_{OUT LOAD})$$ (6) #### where - I<sub>BANK</sub> BIAS is the output bank bias current (fixed value). - I<sub>OUT LOAD</sub> is the DC load current per loaded output pair. - N is the number of loaded output pairs (N = 0 to 2). Table 8-1 shows the typical I<sub>BANK</sub> BIAS values and I<sub>OUT</sub> LOAD expressions for HCSL. Table 8-1. Typical Output Bank Bias and Load Currents | CURRENT PARAMETER | HCSL | |------------------------|---------------------------------| | I <sub>BANK_BIAS</sub> | 2.4mA | | I <sub>OUT_LOAD</sub> | V <sub>OH</sub> /R <sub>T</sub> | Once the current consumption is known for each supply, the total power dissipation ( $P_{TOTAL}$ ) can be calculated by Equation 7: $$P_{\text{TOTAL}} = (V_{\text{CC}} \times I_{\text{CC}} \text{ TOTAL}) + (V_{\text{CCOA}} \times I_{\text{CCO}} \text{ BANK}) + (V_{\text{CCOB}} \times I_{\text{CCO}} \text{ BANK}) + (V_{\text{CCOC}} \times I_{\text{CCO}} \text{ CMOS})$$ (7) If the device is configured with HCSL outputs, then calculating the power dissipated in any termination resistors ( $P_{RT\ HCSL}$ ) is also necessary. The external power dissipation values can be calculated by Equation 8: $$P_{RT \ HCSL}$$ (per HCSL pair) = $V_{OH}^2 / R_T$ (8) Finally, the IC power dissipation ( $P_{DEVICE}$ ) can be computed by subtracting the external power dissipation values from $P_{TOTAL}$ as shown in Equation 9: $$P_{DEVICE} = P_{TOTAL} - N \times P_{RT \ HCSL}$$ (9) #### where N is the number of HCSL output pairs with termination resistors to GND. ## 8.3.1.1 Power Dissipation Example: Worst-Case Dissipation This example shows how to calculate IC power dissipation for a configuration to estimate **worst-case power dissipation**. In this case, the maximum supply voltage and supply current values specified in *Electrical Characteristics* are used: - Max $V_{CC} = V_{CCO} = 3.465V$ . Maximum $I_{CC}$ and $I_{CCO}$ values. - CLKin0/CLKin0\* input is selected. - Banks A and B are enabled, and all outputs are terminated with 50Ω to GND. - · REFout is enabled with 5pF load. - $T_A = 85^{\circ}C$ Using the power calculations from the previous section and maximum supply current specifications, the user can compute $P_{TOTAL}$ and $P_{DEVICE}$ . - From Equation 5: I<sub>CC TOTAL</sub> = 10.5mA + 58.5mA + 5.5mA = 74.5mA - From I<sub>CCO HCSL</sub> maximum specification: I<sub>CCO BANK</sub> = 50% of I<sub>CCO HCSL</sub> = 40.75mA - From Equation 7: P<sub>TOTAL</sub> = (3.465V × 74.5mĀ) + (3.465V × 40.75mA) + (3.465V × 40.75mA) + (3.465V × 40.75mA) + (3.465V × 40.75mA) - From Equation 8: $P_{RT HCSL} = (0.92V)^2 / 50\Omega = 16.9 \text{mW}$ (per output pair) - From Equation 9: P<sub>DEVICE</sub> = 575.2mW (4 × 16.9mW) = 510.4mW In this worst-case example, the IC device dissipates about 510.4mW or 88.7% of the total power (575.2mW), while the remaining 11.3% is dissipated in the termination resistors (64.8mW for 4 pairs). Based on $R_{\theta JA}$ of 38.1°C/W, the estimate die junction temperature is approximately 19.4°C above ambient, or 104.4°C when $T_A = 85$ °C. Copyright © 2025 Texas Instruments Incorporated ## 8.3.2 Power Supply Bypassing The $V_{CC}$ and $V_{CCO}$ power supplies must have a high-frequency bypass capacitor, such as $0.1\mu F$ or $0.01\mu F$ , placed very close to each supply pin. $1\mu F$ to $10\mu F$ decoupling capacitors must also be placed nearby the device between the supply and ground planes. All bypass and decoupling capacitors must have short connections to the supply and ground plane through a short trace or via to minimize series inductance. #### 8.3.2.1 Power Supply Ripple Rejection In practical system applications, power supply noise (ripple) can be generated from switching power supplies, digital ASICs or FPGAs, and so forth. While power supply bypassing helps filter out some of this noise, understanding the effect of power supply ripple on the device performance is important. When a single-tone sinusoidal signal is applied to the power supply of a clock distribution device, such as LMK00334, the signal can produce narrow-band phase modulation as well as amplitude modulation on the clock output (carrier). In the single-side band phase noise spectrum, the ripple-induced phase modulation appears as a phase spur level relative to the carrier (measured in dBc). For the LMK00334, power supply ripple rejection, or PSRR, is measured as the single-sideband phase spur level (in dBc) modulated onto the clock output when a ripple signal is injected onto the $V_{CCO}$ supply. The PSRR test setup is shown in Figure 8-8. Figure 8-8. PSRR Test Setup A signal generator was used to inject a sinusoidal signal onto the $V_{\rm CCO}$ supply of the DUT board, and the peak-to-peak ripple amplitude was measured at the $V_{\rm CCO}$ pins of the device. A limiting amplifier is used to remove amplitude modulation on the differential output clock and convert the signal to a single-ended signal for the phase noise analyzer. The phase spur level measurements are taken for clock frequencies of 156.25MHz and 312.5MHz under the following power supply ripple conditions: - Ripple amplitude: 100mVpp on V<sub>CCO</sub> = 2.5V - Ripple frequencies: 100kHz, 1MHz, and 10MHz Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = $$[(2 \times 10^{(PSRR/20)}) / (\pi \times f_{CLK})] \times 10^{12}$$ (10) The *PSRR vs. Ripple Frequency* plots in *Typical Characteristics* show the ripple-induced phase spur levels at 156.25MHz and 312.5MHz. The LMK00334 exhibits very good and well-behaved PSRR characteristics across the ripple frequency range. The phase spur levels for HCSL are below -72dBc at 156.25MHz and below -63dBc at 312.5MHz. Using Equation 10, these phase spur levels translate to Deterministic Jitter values of 1.02ps pk-pk at 156.25MHz and 1.44ps pk-pk at 312.5MHz. Testing has shown that the PSRR performance of the device improves for $V_{CCO} = 3.3$ V under the same ripple amplitude and frequency conditions. Copyright © 2025 Texas Instruments Incorporated ## 8.4 Layout ## 8.4.1 Layout Guidelines For this device, consider the following guidelines: - For DC-coupled operation of an HCSL driver, terminate with $50\Omega$ to ground near the driver output as shown in Figure 8-9. - Keep the connections between the bypass capacitors and the power supply on the device as short as possible. - Ground the other side of the capacitor using a low impedance connection to the ground plane. - If the capacitors are mounted on the back side, 0402 components can be employed. However, soldering to the Thermal Dissipation Pad can be difficult. - For component side mounting, use 0201 body size capacitors to facilitate signal routing. ## 8.4.2 Layout Example Figure 8-9. LMK00334 Layout Example ## 8.4.3 Thermal Management Power dissipation in the LMK00334 device can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature must be limited to a maximum of 125°C. That is, as an estimate, $T_A$ (ambient temperature) plus device power dissipation times $R_{\theta JA}$ must not exceed 125°C. The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed-circuit board. To maximize the removal of heat from the package, a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to provide adequate heat conduction out of the package. A recommended land and via pattern is shown in Figure 8-10. More information on soldering WQFN packages can be obtained at: https://www.ti.com/packaging. Figure 8-10. Recommended Land and Via Pattern To minimize junction temperature, TI recommends building a simple heat sink into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area can be plated or solder coated to prevent corrosion but must not have conformal coating (if possible), which can provide thermal insulation. The vias shown in Figure 8-10 must connect these top and bottom copper layers and to the ground layer. These vias act as *heat pipes* to carry the thermal energy away from the device side of the board to where the thermal energy can be more effectively dissipated. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documents, see the following: - Texas Instruments, Absolute Maximum Ratings for Soldering, application notes - Texas Instruments, Common Data Transmission Parameters and Their Definitions application note - Texas Instruments, "How to Optimize Clock Distribution in PCIe Applications" on the Texas Instruments E2E community forum - Texas Instruments, LMK00338EVM User's Guide - · Texas Instruments, Semiconductor and IC Package Thermal Metrics application note ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.3 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. PCle® is a registered trademark of PCI-SIG. All trademarks are the property of their respective owners. ## 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | changes from Revision E (January 2022) to Revision F (August 2025) | Page | |---|---------------------------------------------------------------------------------------------------------|------| | • | Added PCIe Gen 6 and Gen 7 additive jitter specification to the Features section | | | • | Updated the PCle Gen 3 to Gen 5 additive jitter specification in the Features section | | | • | Added PCIe Gen 6 and Gen 7 additive jitter specification to the Electrical Characteristics section | | | • | Updated the PCle Gen 3 to Gen 5 additive jitter specification in the Electrical Characteristics section | | | _ | | | | | | | | C | hanges from Revision D (July 2021) to Revision E (January 2022) | Page | |---|-----------------------------------------------------------------|------| | • | Changed data sheet title | 1 | | | Added links to the Applications section | | #### www.ti.com | • | Added text to the <i>Description</i> section | 1 | |--------|-----------------------------------------------------------------------------------------------------|----------| | •<br>— | Added example board layout to Packaging Information section | 27 | | Cł | hanges from Revision C (July 2017) to Revision D (July 2021) | Page | | | Updated the numbering format for tables, figures, and cross-references throughout the document | | | • | Added PCIe Gen 5.0 to the data sheet | 1 | | •<br>— | Corrected PN in Figure 8-4 and Figure 8-5 to LMK00334 | 18 | | Cł | hanges from Revision B (May 2017) to Revision C (July 2017) | Page | | • | Added PCIe 4.0 compliance data | 5 | | Cł | hanges from Revision A (October 2014) to Revision B (May 2017) | Page | | • | Changed CLKout_EN pin to CLKout_EN throughout the data sheet | <u>1</u> | | | Add pins 28 and 32 to the Pin Functions table | | | | Moved the storage temperature to the Absolute Maximum Ratings table | | | • | Added test conditions to the output supply voltage parameter in the Recommended Operating Condition | | | | table | 5<br> | | Cł | hanges from Revision * (December 2013) to Revision A (October 2014) | Page | | • | Added, updated, or renamed the following sections: Device Information Table, Application and | | | | Implementation; Power Supply Recommendations; Layout; Device and Documentation Support; Mechanism | | | | Packaging, and Ordering Information | | | • | Changed from 1MHz to 12kHz in <i>Electrical Characteristics</i> | 5 | | • | Deleted "The additive jitter The additive RMS jitter was approximated " | 5 | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 16-Jun-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | LMK00334RTVR | Active | Production | WQFN (RTV) 32 | 1000 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 85 | K00334 | | LMK00334RTVR.A | Active | Production | WQFN (RTV) 32 | 1000 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 85 | K00334 | | LMK00334RTVT | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | SN | Level-3-260C-168 HR | -40 to 85 | K00334 | | LMK00334RTVT.A | Active | Production | WQFN (RTV) 32 | 250 SMALL T&R | Yes | SN | Level-3-260C-168 HR | -40 to 85 | K00334 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LMK00334: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 16-Jun-2025 Automotive : LMK00334-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Aug-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMK00334RTVR | WQFN | RTV | 32 | 1000 | 177.8 | 12.4 | 5.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | | LMK00334RTVT | WQFN | RTV | 32 | 250 | 177.8 | 12.4 | 5.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Aug-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMK00334RTVR | WQFN | RTV | 32 | 1000 | 208.0 | 191.0 | 35.0 | | LMK00334RTVT | WQFN | RTV | 32 | 250 | 208.0 | 191.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated