



Order

Now









### LMG5200

SNOSCY4E - MARCH 2015-REVISED OCTOBER 2018

## LMG5200 80-V, 10-A GaN Half-Bridge Power Stage

## Features

- Integrated 15-m $\Omega$  GaN FETs and Driver
- 80-V Continuous, 100-V Pulsed Voltage Rating
- Package Optimized for Easy PCB Layout, Eliminating Need for Underfill, Creepage, and **Clearance Requirements**
- Very Low Common Source Inductance to Ensure • High Slew Rate Switching Without Causing Excessive Ringing in Hard-Switched Topologies
- Ideal for Isolated and Non-Isolated Applications
- Gate Driver Capable of Up to 10 MHz Switching
- Internal Bootstrap Supply Voltage Clamping to Prevent GaN FET Overdrive
- Supply Rail Undervoltage Lockout Protection
- Excellent Propagation Delay (29.5 ns Typical) and Matching (2 ns Typical)
- Low Power Consumption

#### 2 Applications

- Wide VIN Multi-MHz Synchronous Buck Converters
- Class D Amplifiers for Audio
- 48-V Point-of-Load (POL) Converters for Telecom, Industrial, and Enterprise Computing
- High Power Density Single- and Three-Phase • Motor Drive

## 3 Description

The LMG5200 device, an 80-V, 10-A driver plus GaN half-bridge power stage, provides an integrated power stage solution using enhancement-mode Gallium Nitride (GaN) FETs. The device consists of two 80-V GaN FETs driven by one high-frequency GaN FET driver in a half-bridge configuration.

GaN FETs provide significant advantages for power conversion as they have near zero reverse recovery and very small input capacitance C<sub>ISS</sub>. All the devices are mounted on a completely bond-wire free package platform with minimized package parasitic elements. The LMG5200 device is available in a 6 mm x 8 mm × 2 mm lead-free package and can be easily mounted on PCBs.

The TTL logic compatible inputs can withstand input voltages up to 12 V regardless of the VCC voltage. The proprietary bootstrap voltage clamping technique ensures the gate voltages of the enhancement mode GaN FETs are within a safe operating range.

The device extends advantages of discrete GaN FETs by offering a more user-friendly interface. It is an ideal solution for applications requiring highfrequency, high-efficiency operation in a small form factor. When used with the TPS53632G controller, the LMG5200 enables direct conversion from 48-V to point-of-load voltages (0.5-1.5 V).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| LMG5200     | QFM (9) | 6.00 mm × 8.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Simplified Block Diagram

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



2

# **Table of Contents**

9

| 1 | Feat | ures 1                                       |
|---|------|----------------------------------------------|
| 2 | Арр  | lications1                                   |
| 3 | Des  | cription1                                    |
| 4 | Rev  | ision History 2                              |
| 5 | Pin  | Configuration and Functions 3                |
| 6 | Spe  | cifications                                  |
|   | 6.1  | Absolute Maximum Ratings 4                   |
|   | 6.2  | ESD Ratings 4                                |
|   | 6.3  | Recommended Operating Conditions 4           |
|   | 6.4  | Thermal Information 5                        |
|   | 6.5  | Electrical Characteristics 5                 |
|   | 6.6  | Typical Characteristics 7                    |
| 7 | Para | ameter Measurement Information               |
|   | 7.1  | Propagation Delay and Mismatch Measurement 8 |
| 8 | Deta | ailed Description                            |
|   | 8.1  | Overview                                     |
|   | 8.2  | Functional Block Diagram 10                  |
|   | 8.3  | Feature Description 10                       |
|   |      |                                              |

## **4** Revision History

| CI | hanges from Revision D (March 2017) to Revision E         | Page |
|----|-----------------------------------------------------------|------|
| •  | deleted footnote                                          |      |
| CI | hanges from Revision C (December 2016) to Revision D      | Page |
| •  | general editorial global authoring and SDS updates        | 1    |
| CI | hanges from Revision B (January 2016) to Revision C       | Page |
| •  | Changed from GaN Technology Preview to Production Data    |      |
| •  | Added Device Functional Modes Section                     | 12   |
| •  | Added Typical Application Section                         | 12   |
| •  | Updated Power Supply Recommendations Section              | 15   |
| •  | Added Links in Development Support Section                |      |
| CI | hanges from Revision A (March 2015) to Revision B         | Page |
| •  | Changed part number typographical error in Figure 14      |      |
| CI | hanges from Original (March 2015) to Revision A           | Page |
| •  | Corrected typographical error in Simplified Block Diagram |      |
| •  | Corrected typographical error in Figure 5                 |      |

| • | Corrected typographical error in Simplified Block Diagram |
|---|-----------------------------------------------------------|
| • | Corrected typographical error in Figure 5                 |
|   | Corrected typographical error in Figure 10                |
|   | Corrected typographical error in Figure 11                |
|   | gale :                                                    |

| 10 | Powe  | er Supply Recommendations 15                       |
|----|-------|----------------------------------------------------|
| 11 | Layo  | ut                                                 |
|    | 11.1  | Layout Guidelines 16                               |
|    | 11.2  | Layout Examples 16                                 |
| 12 | Devi  | ce and Documentation Support 20                    |
|    | 12.1  | Device Support 20                                  |
|    | 12.2  | Documentation Support 20                           |
|    | 12.3  | Receiving Notification of Documentation Updates 20 |
|    | 12.4  | Community Resources 20                             |
|    | 12.5  | Trademarks 20                                      |
|    | 12.6  | Electrostatic Discharge Caution 20                 |
|    | 12.7  | Glossary 20                                        |
| 13 | Mech  | nanical, Packaging, and Orderable                  |
|    | Infor | mation                                             |

13.1 Package Information ..... 21

8.4 Device Functional Modes..... 12 Application and Implementation ..... 12

9.1 Application Information..... 12 9.2 Typical Application ..... 12

www.ti.com

10 12



#### LMG5200 SNOSCY4E – MARCH 2015–REVISED OCTOBER 2018

# 5 Pin Configuration and Functions



#### **Pin Functions**

| P    | IN  | I/O <sup>(1)</sup> | DESCRIPTION                                                                                 |  |
|------|-----|--------------------|---------------------------------------------------------------------------------------------|--|
| NAME | NO. | 1/0 ( /            | DESCRIPTION                                                                                 |  |
| AGND | 7   | G                  | Analog ground. Ground of driver device.                                                     |  |
| HB   | 2   | Р                  | High-side gate driver bootstrap rail.                                                       |  |
| HI   | 4   | I                  | High-side gate driver control input                                                         |  |
| HS   | 3   | Р                  | High-side GaN FET source connection                                                         |  |
| LI   | 5   | Ι                  | w-side driver control input                                                                 |  |
| PGND | 9   | G                  | wer ground. Low-side GaN FET source. Electrically shorted to AGND pin.                      |  |
| SW   | 8   | Р                  | Switching node. Electrically shorted to HS pin. Ensure low capacitance at this node on PCB. |  |
| VCC  | 6   | Р                  | 5-V positive gate drive supply                                                              |  |
| VIN  | 1   | Р                  | Input voltage pin. Electrically connected to high-side GaN FET drain.                       |  |

(1) I = Input, O = Output, G = Ground, P = Power

#### Specifications 6

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                                                | MIN  | MAX | UNIT |
|----------------------------------------------------------|------|-----|------|
| VIN to PGND                                              | 0    | 80  | V    |
| VIN to PGND (pulsed, 100-ms max duration) <sup>(2)</sup> |      | 100 | V    |
| HB to AGND                                               | -0.3 | 86  | V    |
| HS to AGND                                               | -5   | 80  | V    |
| HI to AGND                                               | -0.3 | 12  | V    |
| LI to AGND                                               | -0.3 | 12  | V    |
| VCC to AGND                                              | -0.3 | 6   | V    |
| HB to HS                                                 | -0.3 | 6   | V    |
| HB to VCC                                                | 0    | 80  | V    |
| SW to PGND                                               | -5   | 80  | V    |
| IOUT from SW pin                                         |      | 10  | А    |
| Junction Temperature, T <sub>J</sub>                     | -40  | 125 | °C   |
| Storage Temperature, T <sub>stg</sub>                    | -40  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Device can withstand 1000 pulses up to 100V of 100ms duration and less than 1% duty cycle over its lifetime. (2)

## 6.2 ESD Ratings

|                                               |                                                                      |                                                                                | VALUE | UNIT |
|-----------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic<br>Discharge | Human-body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000                                                                          | V     |      |
|                                               | 0                                                                    | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (1)

(2)

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN                 | NOM MAX                | UNIT |
|--------------------------------------|---------------------|------------------------|------|
| VCC                                  | 4.75                | 5 5.25                 | V    |
| LI or HI Input                       | 0                   | 12                     | V    |
| VIN                                  | 0                   | 80                     | V    |
| HS, SW                               | -5                  | 80                     | V    |
| НВ                                   | V <sub>HS</sub> + 4 | V <sub>HS</sub> + 5.25 | V    |
| HS, SW Slew rate <sup>(1)</sup>      |                     | 50                     | V/ns |
| Junction Temperature, T <sub>J</sub> | -40                 | 125                    | °C   |

(1) This parameter is guaranteed by design. Not tested in production.

## 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | QFN    | UNIT |
|-----------------------|----------------------------------------------|--------|------|
|                       |                                              | 9 PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 35     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 18     | -C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 16     | °C/W |
| тιΨ                   | Junction-to-top characterization parameter   | 1.8    | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 16     | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                                                                            | TEST CONDITIONS                                                                                                       | MIN  | TYP  | MAX   | UNIT |
|-----------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| SUPPLY C              | URRENTS                                                                              | · · · · ·                                                                                                             |      |      |       |      |
| I <sub>CC</sub>       | VCC Quiescent Current                                                                | LI = HI = 0V, VCC = 5V, HB-HS =<br>4.6V                                                                               |      | 0.08 | 0.125 | mA   |
| I <sub>CCO</sub>      | Total VCC Operating Current                                                          | f = 500 kHz                                                                                                           |      | 3.0  | 5.0   | mA   |
| I <sub>HB</sub>       | HB Quiescent Current                                                                 | LI = HI = 0V, VCC = 5V, HB-HS =<br>4.6V                                                                               |      | 0.09 | 0.150 | mA   |
| I <sub>HBO</sub>      | HB Operating Current                                                                 | f = 500 kHz, 50% Duty cycle, $V_{DD}$ = 5V                                                                            |      | 1.5  | 2.5   | mA   |
| INPUT PIN             | S                                                                                    |                                                                                                                       |      |      | i     |      |
| V <sub>IH</sub>       | High-Level Input Voltage Threshold                                                   | Rising Edge                                                                                                           | 1.87 | 2.06 | 2.22  | V    |
| V <sub>IL</sub>       | Low-Level Input Voltage Threshold                                                    | Falling Edge                                                                                                          | 1.48 | 1.66 | 1.76  | V    |
| V <sub>HYS</sub>      | Hysteresis between rising and falling threshold                                      |                                                                                                                       |      | 400  |       | mV   |
| R <sub>I</sub>        | Input pull down resistance                                                           |                                                                                                                       | 100  | 200  | 300   | kΩ   |
| UNDER VC              | DLTAGE PROTECTION                                                                    |                                                                                                                       |      |      | i     |      |
| V <sub>CCR</sub>      | V <sub>CC</sub> Rising edge threshold                                                | Rising                                                                                                                | 3.2  | 3.8  | 4.5   | V    |
| V <sub>CC(hyst)</sub> | V <sub>CC</sub> UVLO threshold hysteresis                                            |                                                                                                                       |      | 200  |       | mV   |
| V <sub>HBR</sub>      | HB Rising edge threshold                                                             | Rising                                                                                                                | 2.5  | 3.2  | 3.9   | V    |
| V <sub>HB(hyst)</sub> | HB UVLO threshold hysteresis                                                         |                                                                                                                       |      | 200  |       | mV   |
| BOOTSTR               | AP DIODE                                                                             |                                                                                                                       |      |      |       |      |
| V <sub>DL</sub>       | Low-Current forward voltage                                                          | $I_{VDD-HB} = 100\mu A$                                                                                               |      | 0.45 | 0.65  | V    |
| V <sub>DH</sub>       | High current forward voltage                                                         | $I_{VDD-HB} = 100 \text{mA}$                                                                                          |      | 0.9  | 1.0   | V    |
| R <sub>D</sub>        | Dynamic Resistance                                                                   | $I_{VDD-HB} = 100 \text{mA}$                                                                                          |      | 1.85 | 2.8   | Ω    |
|                       | HB-HS Clamp                                                                          | Regulation Voltage                                                                                                    | 4.65 | 5    | 5.2   | V    |
| t <sub>BS</sub>       | Bootstrap diode reverse recovery time                                                | I <sub>F</sub> = 100 mA, IR = 100 mA                                                                                  |      | 40   |       | ns   |
| Q <sub>RR</sub>       | Bootstrap diode reverse recovery charge                                              | V <sub>VIN</sub> = 50 V                                                                                               |      | 2    |       | nC   |
| POWER ST              | rage                                                                                 | •                                                                                                                     |      |      |       |      |
| R <sub>DS(ON)HS</sub> | High-side GaN FET on-resistance                                                      | LI=0V, HI=VCC=5V, HB-HS=5V, VIN-SW=10A, $T_J = 25^{\circ}C$                                                           |      | 15   | 20    | mΩ   |
| R <sub>DS(ON)LS</sub> | Low-side GaN FET on-resistance                                                       | LI=VCC=5V, HI=0V, HB-HS=5V,<br>SW-PGND=10A, $T_J = 25^{\circ}C$                                                       |      | 15   | 20    | mΩ   |
| V <sub>SD</sub>       | GaN 3rd quadrant conduction drop                                                     | $I_{SD}$ = 500 mA, $V_{IN}$ floating, $V_{VCC}$ = 5 V, HI = LI = 0V                                                   |      | 2    |       | V    |
| I <sub>L-VIN-SW</sub> | Leakage from VIN to SW when the<br>high-side GaN FET and low-side<br>GaN FET are off | $\label{eq:VIN} \begin{array}{l} VIN = 80V, \ HI = LI = 0V, \ V_{VCC} = 5V, \\ T_{J} \! = \! 25^\circ\!C \end{array}$ |      | 25   | 150   | μΑ   |

(1) Parameters that show only a typical value are guaranteed by design and may not be tested in production

Texas Instruments

www.ti.com

## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                                                                      | TEST CONDITIONS                                                  | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------|-----|------|-----|------|
| I <sub>L-SW-GND</sub> | Leakage from SW to GND when the high-side GaN FET and low-side GaN FET are off | SW = 80V, HI = LI = 0V, $V_{VCC}$ = 5V, $T_J$ =25°C              |     | 25   | 150 | μA   |
| C <sub>OSS</sub>      | Output Capacitance of high-side<br>GaN FET and low-side GaN FET                | $V_{DS}$ =40V, $V_{GS}$ = 0V (HI = LI = 0V)                      |     | 266  |     | pF   |
| Q <sub>G</sub>        | Total Gate Charge                                                              | V <sub>DS</sub> =40V, I <sub>D</sub> = 10A, V <sub>GS</sub> = 5V |     | 3.8  |     | nC   |
| Q <sub>OSS</sub>      | Output Charge                                                                  | V <sub>DS</sub> =40V, I <sub>D</sub> = 10A                       |     | 21   |     | nC   |
| Q <sub>RR</sub>       | Source to Drain Reverse Recovery<br>Charge                                     | Not including internal driver bootstrap diode                    |     | 0    |     | nC   |
| t <sub>HIPLH</sub>    | Propagation delay: HI Rising <sup>(2)</sup>                                    | LI=0V, VCC=5V, HB-HS=5V,<br>VIN=30V                              |     | 29.5 | 50  | ns   |
| t <sub>HIPHL</sub>    | Propagation delay: HI Falling <sup>(2)</sup>                                   | LI=0V, VCC=5V, HB-HS=5V,<br>VIN=30V                              |     | 29.5 | 50  | ns   |
| t <sub>LPLH</sub>     | Propagation delay: LI Rising <sup>(2)</sup>                                    | HI=0V, VCC=5V, HB-HS=5V,<br>VIN=30V                              |     | 29.5 | 50  | ns   |
| t <sub>LPHL</sub>     | Propagation delay: LI Falling <sup>(2)</sup>                                   | HI=0V, VCC=5V, HB-HS=5V,<br>VIN=30V                              |     | 29.5 | 50  | ns   |
| t <sub>MON</sub>      | Delay Matching: LI high & HI low <sup>(2)</sup>                                |                                                                  |     | 2    | 8.0 | ns   |
| t <sub>MOFF</sub>     | Delay Matching: LI low & HI high <sup>(2)</sup>                                |                                                                  |     | 2    | 8.0 | ns   |
| t <sub>PW</sub>       | Minimum Input Pulse Width that Changes the Output                              |                                                                  |     | 10   |     | ns   |

(2) See Propagation Delay and Mismatch Measurement section



## 6.6 **Typical Characteristics**

All the curves are based on measurements made on a PCB design with dimensions of 3.2 inches (W)  $\times$  2.7 inches (L)  $\times$  0.062 inch (T) and 4 layers of 2 oz copper.

The safe operating area (SOA) curves displays the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. A buck converter is used for measuring the SOA. Figure 2 outlines the temperature and airflow conditions required for a given load current. The area under the curve dictates the SOA for different airflow conditions.



### TEXAS INSTRUMENTS

www.ti.com

## 7 Parameter Measurement Information

## 7.1 Propagation Delay and Mismatch Measurement

Figure 5 shows the typical test setup used to measure the propagation mismatch. As the gate drives are not accessible, pullup and pulldown resistors in this test circuit are used to indicate when the low-side GaN FET turns ON and the high-side GaN FET turns OFF and vice versa to measure the  $t_{MON}$  and  $t_{MOFF}$  parameters. Resistance values used in this circuit for the pullup and pulldown resistors are in the order of 1 k $\Omega$ ; the current sources used are 2 A.

Figure 6 through Figure 9 show propagation delay measurement waveforms. For turnon propagation delay measurements, the current sources are not used. For turnoff time measurements, the current sources are set to 2 A, and a voltage clamp limit is also set, referred to as  $VIN_{(CLAMP)}$ . When measuring the high-side component turnoff delay, the current source across the high-side FET is turned on, the current source across the low-side FET is off, HI transitions from high-to-low, and output voltage transitions from  $V_{IN}$  to  $V_{IN(CLAMP)}$ . Similarly, for low-side component turnoff propagation delay measurements, the high-side component current source is turned off, and the low-side component current source is turned on, LI transitions from high to low and the output transitions from GND potential to  $V_{IN(CLAMP)}$ . The time between the transition of LI and the output change is the propagation delay time.



Figure 5. Propagation Delay and Propagation Mismatch Measurement



## Propagation Delay and Mismatch Measurement (continued)



## 8 Detailed Description

## 8.1 Overview

Figure 10 shows the LMG5200, half-bridge, GaN power stage with highly integrated high-side and low-side gate drivers, which includes built-in UVLO protection circuitry and an overvoltage clamp circuitry. The clamp circuitry limits the bootstrap refresh operation to ensure that the high-side gate driver overdrive does not exceed 5.4 V. The device integrates two, 15-m $\Omega$  GaN FETs in a half-bridge configuration. The device can be used in many isolated and non-isolated topologies allowing very simple integration. The package is designed to minimize the loop inductance while keeping the PCB design simple. The drive strengths for turnon and turnoff are optimized to ensure high voltage slew rates without causing any excessive ringing on the gate or power loop.

## 8.2 Functional Block Diagram

Figure 10 shows the functional block diagram of the LMG5200 device with integrated high-side and low-side GaN FETs.



Figure 10. Functional Block Diagram

## 8.3 Feature Description

The LMG5200 device brings ease of designing high power density boards without the need for underfill while maintaining creepage and clearance requirements. The propagation delays between the high-side gate driver and low-side gate driver are matched to allow very tight control of dead time. Controlling the dead time is critical in GaN-based applications to maintain high efficiency. HI and LI can be independently controlled to minimize the third quadrant conduction of the low-side FET for hard switched buck converters. A very small propagation mismatch between the HI and LI to the drivers for both the falling and rising thresholds ensures dead times of < 10 ns. Co-packaging the GaN FET half-bridge with the driver ensures minimized common source inductance. This minimized inductance has a significant performance impact on hard-switched topologies.

The built-in bootstrap circuit with clamp prevents the high-side gate drive from exceeding the GaN FETs maximum gate-to-source voltage (Vgs) without any additional external circuitry. The built-in driver has an undervoltage lockout (UVLO) on the VDD and bootstrap (HB-HS) rails. When the voltage is below the UVLO threshold voltage, the device ignores both the HI and LI signals to prevent the GaN FETs from being partially turned on. Below UVLO, if there is sufficient voltage ( $V_{VCC} > 2.5 V$ ), the driver actively pulls the high-side and low-side gate driver output low. The UVLO threshold hysteresis of 200 mV prevents chattering and unwanted turnon due to voltage spikes. Use an external VCC bypass capacitor with a value of 0.1 µF or higher. TI recommends a size of 0402 to minimize trace length to the pin. Place the bypass and bootstrap capacitors as close as possible to the device to minimize parasitic inductance.

## 8.3.1 Control Inputs

The LMG5200's inputs pins are independently controlled with TTL input thresholds and can withstand voltages up to 12V regardless of the VDD voltage. This allows the inputs to be directly connected to the outputs of an analog PWM controller with up to 12V power supply, eliminating the need for a buffer stage.

In order to allow flexibility to optimize deadtime according to design needs, the LMG5200 does not implement an overlap protection functionality. If both HI and LI are asserted, both the high-side and low-side GaN FETs are turned on. Careful consideration must be applied to the control inputs in order to avoid a shoot-through condition.



## Feature Description (continued)

### 8.3.2 Start-up and UVLO

LMG5200

SNOSCY4E - MARCH 2015-REVISED OCTOBER 2018

The LMG5200 has an UVLO on both the V<sub>CC</sub> and HB (bootstrap) supplies. When the V<sub>CC</sub> voltage is below the threshold voltage of 3.8 V, both the HI and LI inputs are ignored, to prevent the GaN FETs from being partially turned on. Also, if there is insufficient V<sub>CC</sub> voltage, the UVLO actively pulls the high- and low-side GaN FET gates low. When the HB to HS bootstrap voltage is below the UVLO threshold of 3.2 V, only the high-side GaN FET gate is pulled low. Both UVLO threshold voltages have 200 mV of hysteresis to avoid chattering.

|                                                                        |    |    | 014  |
|------------------------------------------------------------------------|----|----|------|
| CONDITION (V <sub>HB-HS</sub> > V <sub>HBR</sub> for all cases below)  | HI | LI | SW   |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ during device start-up                 | Н  | L  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ during device start-up                 | L  | н  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ during device start-up                 | Н  | Н  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ during device start-up                 | L  | L  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ - $V_{CC(hyst)}$ after device start-up | Н  | L  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ - $V_{CC(hyst)}$ after device start-up | L  | н  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ - $V_{CC(hyst)}$ after device start-up | Н  | Н  | Hi-Z |
| $V_{CC}$ - $V_{SS}$ < $V_{CCR}$ - $V_{CC(hyst)}$ after device start-up | L  | L  | Hi-Z |

### Table 1. V<sub>CC</sub> UVLO Feature Logic Operation

## Table 2. V<sub>HB-HS</sub> UVLO Feature Logic Operation

| CONDITION (V <sub>CC</sub> > V <sub>CCR</sub> for all cases below) | н | LI | SW   |
|--------------------------------------------------------------------|---|----|------|
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up       | Н | L  | Hi-Z |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up       | L | н  | PGND |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up       | Н | Н  | PGND |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up       | L | L  | Hi-Z |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up         | н | L  | Hi-Z |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up         | L | н  | PGND |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up         | Н | н  | PGND |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up         | L | L  | Hi-Z |

#### 8.3.3 Bootstrap Supply Voltage Clamping

The high-side bias voltage is generated using a bootstrap technique and is internally clamped at 5 V (typical). This clamp prevents the gate voltage from exceeding the maximum gate-source voltage rating of the enhancement-mode GaN FETs.

#### 8.3.4 Level Shift

The level-shift circuit is the interface from the high-side input HI to the high-side driver stage, which is referenced to the switch node (HS). The level shift allows control of the high-side GaN FET gate driver output, which is referenced to the HS pin and provides excellent delay matching with the low-side driver.

LMG5200 SNOSCY4E – MARCH 2015–REVISED OCTOBER 2018



## 8.4 Device Functional Modes

The LMG5200 operates in normal mode and UVLO mode. See *Start-up and UVLO* for information on UVLO operation mode. In the normal mode, the output state is dependent on the states of the HI and LI pins. Table 3 lists the output states for different input pin combinations. Note that when both HI and LI are asserted, both GaN FETs in the power stage are turned on. Careful consideration must be applied to the control inputs in order to avoid this state, as it will result in a shoot-through condition, which can permanently damage the device.

| Н | LI | HIGH-SIDE GaN FET | LOW-SIDE GaN FET | SW   |
|---|----|-------------------|------------------|------|
| L | L  | OFF               | OFF              | Hi-Z |
| L | Н  | OFF               | ON               | PGND |
| Н | L  | ON                | OFF              | VIN  |
| Н | Н  | ON                | ON               |      |

#### Table 3. Truth Table

## **9** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The LMG5200 GaN power stage is a versatile building block for various types of high-frequency, switch-mode power applications. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the GaN FETs. The device design is highly optimized for synchronous buck converters and other half-bridge configurations.

## 9.2 Typical Application

Figure 11 shows a synchronous buck converter application with  $V_{CC}$  connected to a 5-V supply. It is critical to optimize the power loop (loop impedance from VIN capacitor to PGND). Having a high power loop inductance causes significant ringing in the SW node and also causes the associated power loss. Refer to the *Layout Guidelines* section for information on how to minimize this power loop.



Figure 11. Typical Connection Diagram For a Synchronous Buck Converter

### **Typical Application (continued)**

#### 9.2.1 Design Requirements

When designing a synchronous buck converter application that incorporates the LMG5200 power stage, some design considerations must be evaluated first to make the most appropriate selection. Among these considerations are the input voltages, passive components, operating frequency, and controller selection. *Table 4* shows some sample values for a typical application. See *Power Supply Recommendations, Layout*, and *Power Dissipation* for other key design considerations for the LMG5200.

| PARAMETER                                  | SAMPLE VALUE |  |  |  |
|--------------------------------------------|--------------|--|--|--|
| Half-bridge input supply voltage, $V_{IN}$ | 48 V         |  |  |  |
| Output voltage, V <sub>OUT</sub>           | 12 V         |  |  |  |
| Output current                             | 8 A          |  |  |  |
| V <sub>HB-HS</sub> bootstrap capacitor     | 0.1 uF, X5R  |  |  |  |
| Switching frequency                        | 1 MHz        |  |  |  |
| Dead time                                  | 8 ns         |  |  |  |
| Inductor                                   | 4.7 μH       |  |  |  |
| Controller                                 | TPS40400     |  |  |  |

#### 9.2.2 Detailed Design Procedure

This procedure outlines the design considerations of LMG5200 in a synchronous buck converter. For additional design help, see *Related Documentation*.

#### 9.2.2.1 V<sub>CC</sub> Bypass Capacitor

The  $V_{CC}$  bypass capacitor provides the gate charge for the low-side and high-side transistors and to absorb the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated with Equation 1.

$$C_{VCC} = (Q_{aH} + Q_{aL} + Q_{rr}) / \Delta V$$

(1)

 $Q_{gH}$  and  $Q_{gL}$  are the gate charge of the high-side and low-side transistors, respectively.  $Q_{rr}$  is the reverse recovery charge of the bootstrap diode.  $\Delta V$  is the maximum allowable voltage drop across the bypass capacitor. A 0.1- $\mu$ F or larger value, good-quality, ceramic capacitor is recommended. Place the bypass capacitor as close as possible to the V<sub>CC</sub> and AGND pins of the device to minimize the parasitic inductance.

#### 9.2.2.2 Bootstrap Capacitor

The bootstrap capacitor provides the gate charge for the high-side gate drive, dc bias power for HB UVLO circuit, and the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated using Equation 2.

 $C_{BST} = (Q_{gH} + Q_{rr} + I_{HB} * t_{ON(max)}) / \Delta V$ 

where

- $I_{HB}$  is the quiescent current of the high-side gate driver (150  $\mu$ A, maximum)
- $t_{ON}(maximum)$  is the maximum on-time period of the high-side gate driver
- $Q_{rr}$  is the reverse recovery charge of the bootstrap diode
- Q<sub>gH</sub> is the gate charge of the high-side GaN FET
- $\Delta V$  is the permissible ripple in the bootstrap capacitor (< 100 mV, typical)

(2)

A 0.1- $\mu$ F, 16-V, 0402 ceramic capacitor is suitable for most applications. Place the bootstrap capacitor as close as possible to the HB and HS pins.

## 9.2.2.3 Power Dissipation

Ensure that the power loss in the driver and the GaN FETs is maintained below the maximum power dissipation limit of the package at the operating temperature. The smaller the power loss in the driver and the GaN FETs, the higher the maximum operating frequency that can be achieved in the application. The total power dissipation of the LMG5200 device is the sum of the gate driver losses, the bootstrap diode power loss and the switching and conduction losses in the FETs.

The gate driver losses are incurred by charge and discharge of the capacitive load. It can be approximated using Equation 3.

$$\mathsf{P} = (2 \times \mathsf{Q}_{\mathsf{q}}) \times \mathsf{V}_{\mathsf{DD}} \times \mathsf{f}_{\mathsf{SW}}$$

where

- Q<sub>g</sub> is the gate charge
- V<sub>DD</sub> is the bias supply
- f<sub>SW</sub> is the switching frequency

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the outputs. Figure 1 shows the measured gate driver power dissipation versus frequency and load capacitance. Use this graph to approximate the power losses due to the gate drivers.

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Because each of these events happens once per cycle, the diode power loss is proportional to the operating frequency. Higher input voltages ( $V_{IN}$ ) to the half bridge also result in higher reverse recovery losses.

The power losses due to the GaN FETs can be divided into conduction losses and switching losses. Conduction losses are resistive losses and can be calculated using Equation 4.

$$\mathsf{P}_{\mathsf{COND}} = \left[ \left( \mathsf{I}_{\mathsf{RMS}(\mathsf{HS})} \right)^2 \ \times \ \mathsf{RDS}_{(\mathsf{on})\mathsf{HS}} \right] + \left[ \left( \mathsf{I}_{\mathsf{RMS}(\mathsf{LS})} \right)^2 \ \times \ \mathsf{RDS}_{(\mathsf{on})\mathsf{LS}} \right]$$

where

- $R_{DS(on)HS}$  is the high-side GaN FET on-resistance
- R<sub>DS(on)LS</sub> is the low-side GaN FET on-resistance
- I<sub>RMS(HS)</sub> is the high-side GaN FET RMS current
- I<sub>RMS(LS)</sub> and low-side GaN FET RMS current

The switching losses can be computed to a first order using ,  $t_{TR}$  can be approximated by dividing V<sub>IN</sub> by 25V/ns, which is a conservative estimate of the switched node slew rate. Equation 5.

 $\mathsf{P}_{\mathsf{SW}} = \mathsf{V}_{\mathsf{IN}} \times \mathsf{I}_{\mathsf{OUT}} \times \mathsf{f}_{\mathsf{SW}} \times \mathsf{t}_{\mathsf{TR}}$ 

where

•  $t_{TR}$  is the switch transition time from ON to OFF and from OFF to ON

Note that the low-side FET does not suffer from this loss. The third quadrant loss in the low-side device is ignored in this first order loss calculation.

As described previously, switching frequency has a direct effect on device power dissipation. Although the gate driver of the LMG5200 device is capable of driving the GaN FETs at frequencies up to 10 MHz, careful consideration must be applied to ensure that the running conditions for the device meet the recommended operating temperature specification. Specifically, hard-switched topologies tend to generate more losses and self-heating than soft-switched applications.

The sum of the driver loss, the bootstrap diode loss, and the switching and conduction losses in the GaN FETs is the total power loss of the device. Careful board layout with an adequate amount of thermal vias close to the power pads (VIN and PGND) allows optimum power dissipation from the package. A top-side mounted heat sink with airflow can also improve the package power dissipation.

(5)

(4)



### 9.2.3 Application Curves



## **10** Power Supply Recommendations

The recommended bias supply voltage range for LMG5200 is from 4.75 V to 5.25 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{CC}$  supply circuit. The upper end of this range is driven by the 6 V absolute maximum voltage rating of  $V_{CC}$ . Note that the gate voltage of the low-side GaN FET is not clamped internally. Hence, it is important to keep the  $V_{CC}$  bias supply within the recommended operating range to prevent exceeding the low-side GaN transistor gate breakdown voltage.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{CC}$  voltage drops, the device continues to operate in normal mode as far as the voltage drop does not exceeds the hysteresis specification,  $V_{CC(hyst)}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 4.5 V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LMG5200 to avoid triggering device-shutdown.

Place a local bypass capacitor between the VDD and VSS pins. This capacitor must be located as close as possible to the device. A low ESR, ceramic surface-mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100 nF ceramic surface-mount capacitor for high frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220 nF to 10  $\mu$ F, for IC bias requirements.



## 11 Layout

## 11.1 Layout Guidelines

To maximize the efficiency benefits of fast switching, it is extremely important to optimize the board layout such that the power loop impedance is minimal. When using a multilayer board (more than 2 layers), power loop parasitic impedance is minimized by having the return path to the input capacitor (between VIN and PGND), small and directly underneath the first layer as shown in Figure 14 and Figure 15. Loop inductance is reduced due to flux cancellation as the return current is directly underneath and flowing in the opposite direction. It is also critical that the VCC capacitors and the bootstrap capacitors are as close as possible to the device and in the first layer. Carefully consider the AGND connection of LMG5200 device. It must NOT be directly connected to PGND so that PGND noise does not directly shift AGND and cause spurious switching events due to noise injected in HI and LI signals.

## 11.2 Layout Examples

Placements shown in Figure 14 and in the cross section of Figure 15 show the suggested placement of the device with respect to sensitive passive components, such as VIN, bootstrap capacitors (HS and HB) and VSS capacitors. Use appropriate spacing in the layout to reduce creepage and maintain clearance requirements in accordance with the application pollution level. Inner layers if present can be more closely spaced due to negligible pollution.

The layout must be designed to minimize the capacitance at the SW node. Use as small an area of copper as possible to connect the device SW pin to the inductor, or transformer, or other output load. Furthermore, ensure that the ground plane or any other copper plane has a cutout so that there is no overlap with the SW node, as this would effectively form a capacitor on the printed circuit board. Additional capacitance on this node reduces the advantages of the advanced packaging approach of the LMG5200 and may result in reduced performance. Figure 16, Figure 17, Figure 18, and Figure 19 show an example of how to design for minimal SW node capacitance on a four-layer board. In these figures, U1 is the LMG5200 device.







## Layout Examples (continued)



Figure 15. Four-Layer Board Cross Section With Return Path Directly Underneath for Power Loop



Figure 16. Top Layer

Figure 17. Ground Plane

LMG5200 SNOSCY4E - MARCH 2015 - REVISED OCTOBER 2018



www.ti.com

## Layout Examples (continued)





Figure 20. External Component Placement (Double Layer PCB)

VCC

AGND

í i



## Layout Examples (continued)



Figure 21. Two-Layer Board Cross Section With Return Path

Two-layer boards are not recommended for use with LMG5200 device due to the larger power loop inductance. However, if design considerations allow only two board layers, place the input decoupling capacitors immediately behind the device on the back-side of the board to minimize loop inductance. Figure 20 and Figure 21 show a layout example for two-layer boards.

TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

### 12.1 Device Support

#### 12.1.1 Development Support

LMG5200 PSpice Transient Model LMG5200 TINA-TI Transient Reference Design LMG5200 TINA-TI Transient Spice Model

### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

Layout Guidelines for LMG5200 GaN Power Stage Module

Using the LMG5200: GaN Half-Bridge Power Module Evaluation Module

#### **12.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **13.1 Package Information**

The LMG5200 device package is rated as an MSL3 package (Moisture Sensitivity Level 3). Refer to application report *AN-2029 Handling and Process Recommendations* for specific handling and process recommendations of an MSL3 package.

LMG5200

SNOSCY4E - MARCH 2015-REVISED OCTOBER 2018



## PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS    | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking    |
|-----------------------|--------|---------------|----------------|-----------------------|---------|---------------|---------------------|--------------|-----------------|
|                       | (1)    | (2)           |                |                       | (3)     | Ball material | Peak reflow         |              | (6)             |
|                       |        |               |                |                       |         | (4)           | (5)                 |              |                 |
| LMG5200MOFR           | Active | Production    | QFM (MOF)   9  | 2000   LARGE T&R      | In-Work | NIAU          | Level-3-260C-168 HR | -40 to 125   | LMG5200         |
|                       |        |               |                |                       |         |               |                     |              | 513B            |
| LMG5200MOFR.A         | Active | Production    | QFM (MOF)   9  | 2000   LARGE T&R      | In-Work | NIAU          | Level-3-260C-168 HR | -40 to 125   | LMG5200<br>513B |
| LMG5200MOFR.B         | Active | Production    | QFM (MOF)   9  | 2000   LARGE T&R      | -       | Call TI       | Call TI             | -40 to 125   |                 |
| LMG5200MOFT           | Active | Production    | QFM (MOF)   9  | 250   SMALL T&R       | Yes     | NIAU          | Level-3-260C-168 HR | -40 to 125   | LMG5200<br>513B |
| LMG5200MOFT.A         | Active | Production    | QFM (MOF)   9  | 250   SMALL T&R       | Yes     | NIAU          | Level-3-260C-168 HR | -40 to 125   | LMG5200<br>513B |
| LMG5200MOFT.B         | Active | Production    | QFM (MOF)   9  | 250   SMALL T&R       | -       | Call TI       | Call TI             | -40 to 125   |                 |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



## PACKAGE OPTION ADDENDUM

11-Aug-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMG5200MOFR | QFM             | MOF                | 9 | 2000 | 330.0                    | 16.4                     | 6.3        | 8.3        | 2.2        | 12.0       | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMG5200MOFR | QFM          | MOF             | 9    | 2000 | 350.0       | 350.0      | 43.0        |

## **MOF0009A**



## **PACKAGE OUTLINE**

## QFM - 2 mm max height

QUAD FLAT MODULE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



## **MOF0009A**

## **EXAMPLE BOARD LAYOUT**

## QFM - 2 mm max height

QUAD FLAT MODULE



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



## **MOF0009A**

## **EXAMPLE STENCIL DESIGN**

## QFM - 2 mm max height

QUAD FLAT MODULE



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated