# LMG2652 650V 140mΩ GaN Half Bridge With Integrated Driver and Current Sense **Emulation** ### 1 Features - 650V GaN power-FET half bridge - 140mΩ low-side and high-side GaN FETs - Integrated gate drivers with <100ns low propagation delays - Current-sense emulation with high-bandwidth and high accuracy - Low-side referenced (INH) and high-side referenced (GDH) high-side gate drive pins - Low-side (INL) / high-side (INH) gate-drive interlock - High-side (INH) gate-drive signal level shifter - Smart-switched bootstrap diode function - High-side start up: <8µs - Low-side / high-side cycle-by-cycle overcurrent protection - Overtemperature protection - AUX idle quiescent current: 250µA - AUX standby quiescent current: 50µA - BST idle quiescent current: 70µA - 8mm × 6mm QFN package with dual thermal pads # 2 Applications - AC/DC adapters and chargers - AC/DC USB wall outlet power supplies - AC/DC auxiliary power supplies - Mobile wall charger design - USB wall power outlet Simplified Block Diagram # 3 Description The LMG2652 is a 650V 140m $\Omega$ GaN power-FET half bridge. The LMG2652 simplifies design, reduces component count, and reduces board space by integrating half-bridge power FETs, gate drivers, bootstrap diode, and high-side gate-drive level shifter in a 6mm by 8mm QFN package. The low-side current-sense emulation reduces power dissipation compared to the traditional current-sense resistor and allows the low-side thermal pad to be connected to the cooling PCB power ground. The high-side GaN power FET can be controlled with either the low-side referenced gate-drive pin (INH) or the high-side referenced gate-drive pin (GDH). The high-side gate-drive signal level shifter reliably transmits the INH pin signal to the high-side gate driver in challenging power switching environments. The smart-switched GaN bootstrap FET has no diode forward-voltage drop, avoids overcharging the highside supply, and has zero reverse-recovery charge. The LMG2652 supports converter light-load efficiency requirements and burst-mode operation with low quiescent currents and fast start-up times. Protection features include FET turn-on interlock, under-voltage lockout (UVLO), cycle-by-cycle current limit, and overtemperature shut down. **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | | |-------------|------------------------|-----------------|--| | LMG2652 | RFB (VQFN, 19) | 8.00mm × 6.00mm | | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. **Package View** # **Table of Contents** | 1 Features1 | 7.3 Feature Description17 | |------------------------------------------|-------------------------------------------------------| | 2 Applications1 | 7.4 Device Functional Modes22 | | 3 Description1 | 8 Application and Implementation23 | | 4 Pin Configuration and Functions3 | 8.1 Application Information | | 5 Specifications5 | 8.2 Typical Application24 | | 5.1 Absolute Maximum Ratings5 | 8.3 Power Supply Recommendations26 | | 5.2 ESD Ratings | 8.4 Layout27 | | 5.3 Recommended Operating Conditions6 | 9 Device and Documentation Support29 | | 5.4 Thermal Information6 | 9.1 Receiving Notification of Documentation Updates29 | | 5.5 Electrical Characteristics7 | 9.2 Support Resources29 | | 5.6 Switching Characteristics9 | 9.3 Trademarks29 | | 5.7 Typical Characteristics10 | 9.4 Electrostatic Discharge Caution29 | | 6 Parameter Measurement Information13 | 9.5 Glossary29 | | 6.1 GaN Power FET Switching Parameters13 | 10 Revision History30 | | 7 Detailed Description15 | 11 Mechanical, Packaging, and Orderable | | 7.1 Overview | Information30 | | 7.2 Functional Block Diagram16 | | # 4 Pin Configuration and Functions Figure 4-1. RFB Package, 19-Pin VQFN (Top View) **Table 4-1. Pin Functions** | PIN | | TYPE(1) | DESCRIPTION | |-------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | NC | 1, 6, 9, 11 | NC | Used to anchor QFN package to PCB. Pin must be soldered to a PCB landing pad. The PCB landing pad is non-solder mask defined pad and must not be physically connected to any other metal on the PCB. Pin not connected internally. | | INH | 2 | I | High-side gate-drive control input. Referenced to AGND. Signal is level shifted internally to the high-side GaN FET driver. There is a forward biased ESD diode from INH to AUX so avoid driving INH higher than AUX. Short this pin to AGND if GDH pin function is used. | | INL | 3 | I | Low-side gate-drive control input. Referenced to AGND. There is a forward biased ESD diode from INL to AUX so avoid driving INL higher than AUX. | | CS | 4 | 0 | Current-sense emulation output. Outputs scaled replica of the GaN FET current. Feed output current into a resistor to create a current sense voltage signal. Reference the resistor to the power supply controller IC local ground. This function replaces the external current sense resistor that is used in series with the low-side FET source. | | SL | 5, 7 | Р | Low-side GaN FET source. Low-side thermal pad. Internally connected to AGND. | | DH | 8 | Р | High-side GaN FET drain. | | sw | 10, 15 | Р | GaN FET half-bridge switch node between the high-side GaN FET source and low-side GaN FET drain. High-side thermal pad. | | GDH | 12 | I | High-side gate-drive control input. Referenced to SW. Signal is connected directly to the high-side GaN FET driver. There is a forward biased ESD diode from GDH to BST so avoid driving GDH higher than BST. Short this pin to SW if INH pin function is used. | | RDRVH | 13 | ı | Short to SW. | # **Table 4-1. Pin Functions (continued)** | PII | N | TYPE(1) | DESCRIPTION | | |-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | ITPE | DESCRIPTION | | | BST | 14 | Р | Bootstrap voltage rail. High-side supply voltage. The bootstrap diode function between AUX and BST is internally provided. Connect an appropriately sized bootstrap capacitor between BST and SW. | | | RDRVL | 16 | I | Short to AGND. | | | AGND | 17 | G | Low-side analog ground. Internally connected to SL. | | | AUX | 18 | Р | Auxiliary voltage rail. Low-side supply voltage. Connect a local bypass capacitor between AUX and AGND. | | | EN | 19 | I | Enable. Used to toggle between active and standby modes. The standby mode has reduced quiescent current to support converter light load efficiency targets. There is a forward biased ESD diode from EN to AUX so avoid driving EN higher than AUX. | | (1) I = input, O = output, I/O = input or output, G = ground, P = power, NC = no connect # 5 Specifications # 5.1 Absolute Maximum Ratings Unless otherwise noted: voltages are respect to AGND<sup>(1)</sup> | | | | MIN | MAX | UNIT | |--------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------|------|---------------------------|------| | V <sub>DS(ls)</sub> | Low-side drain-source (SW to SL) voltage, FET off | | | 650 | V | | V <sub>DS(surge)(ls)</sub> | Low-side drain-source (SW to SL) voltage, surge cond | tion, FET off (2) | | 720 | V | | V <sub>DS(tr)(surge)</sub> | Low-side drain-source (SW to SL) transient ringing peak voltage, surge condition, FET off <sup>(2)</sup> | | | 800 | V | | V <sub>DS(hs)</sub> | High-side drain source (DH to SW) voltage, FET off | | | 650 | V | | V <sub>DS(surge)(hs)</sub> | High-side drain-source (DH to SW) voltage, surge cond | dition, FET off (2) | | 720 | V | | V <sub>DS(tr)(surge)</sub> | | | | 800 | V | | | | AUX | -0.3 | 30 | V | | | Dia walka wa ta A CNID | EN, INL, INH | -0.3 | V <sub>AUX</sub> + 0.3 | V | | | Pin voltage to AGND | CS | -0.3 | 5.5 | V | | | | RDRVL | -0.3 | 4 | V | | | | BST | -0.3 | 30 | V | | | Pin voltage to SW | RDRVH | -0.3 | 4 | V | | | - m rollings to Sir | GDH | -0.3 | V <sub>BST_SW</sub> + 0.3 | V | | I <sub>D(cnts)(ls)</sub> | Low-side drain (SW to SL) continuous current, FET on | | -7.4 | Internally<br>limited | Α | | I <sub>D(pulse)(oc)(ls)</sub> | Low-side drain (SW to SL) pulsed current during overc | urrent response time <sup>(3)</sup> | | 18 | Α | | I <sub>S(cnts)(ls)</sub> | Low-side source (SL to SW) continuous current, FET of | ff | | 7.4 | Α | | I <sub>D(cnts)(hs)</sub> | High-side drain (DH to SW) continuous current, FET or | ı | -7.4 | Internally<br>limited | Α | | I <sub>D(pulse)(oc)</sub> (hs) | High-side drain (DH to SW) pulsed current during over | current response time <sup>(3)</sup> | | 18 | Α | | I <sub>S(cnts)(hs)</sub> | High-side source (SW to DH) continuous current, FET | off | | 7.4 | Α | | | Positive sink current | CS | | 10 | mA | | T <sub>J</sub> | Operating junction temperature | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -40 | 150 | °C | <sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) See GaN Power FET Switching Capability for more information on the GaN power FET switching capability. - (3) GaN power FET may self-limit below this value if it enters saturation. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------------------------------|-----------------------------------------------------------------------|--------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per | Pins 8 through 15 | ±1000 | V | | | | ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Pins 1 through 7, Pins 16 through 19 | ±2000 | V | | | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | | ±500 | V | | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** Unless otherwise noted: voltages are respect to AGND | | | | MIN | NOM MAX | UNIT | |--------------------------|--------------------------------------------------------|---------------------------|----------------------|---------------------|------| | | Supply voltage | AUX | 10 | 26 | V | | | Supply voltage to SW | BST | 7.5 | 26 | V | | | Input voltage | EN, INL, INH | 0 | $V_{AUX}$ | V | | | Input voltage to SW | GDH | 0 | V <sub>BST_SW</sub> | V | | V <sub>IH</sub> | High-level input voltage | EN, INL, INH, GDH to SW | 2.5 | | V | | V <sub>IL</sub> | Low-level input voltage | EIN, INC, INFR, GDF 10 SW | | 0.6 | V | | I <sub>D(cnts)(ls)</sub> | Low-side drain (SW to SL) continuous curr | ent, FET on | -6.1 | 6.1 | Α | | I <sub>D(cnts)(hs)</sub> | High-side drain (DH to SW) continuous current, FET on | | -6.1 | 6.1 | Α | | C <sub>AUX</sub> | AUX to AGND capacitance from external bypass capacitor | | 3 x C <sub>BST</sub> | | μF | | C <sub>BST_SW</sub> | BST to SW capacitance from external bypa | ass capacitor | 0.010 | | μF | # **5.4 Thermal Information** | | | LMG2652 | | |-------------------------------|----------------------------------------------|------------|------| | THERMAL METRIC <sup>(1)</sup> | | RFB (VQFN) | UNIT | | | | 19 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 22.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.20 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Electrical Characteristics 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; $I_{SW} = SW$ point current into device; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $V_{DS(ls)} = 520V$ ; $V_{DS(hs)} = 520V$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST\_SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 0V$ ; $V_{CS} = 100\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|--| | LOW-SID | E GAN POWER FET | | | | | | | | _ | | V <sub>INL</sub> = 5V, I <sub>D(Is)</sub> = 3.5A, T <sub>J</sub> = 25°C | | 140 | | | | | $R_{DS(on)(ls)}$ | Drain-source (SW to SL) on resistance | V <sub>INL</sub> = 5V, I <sub>D(ls)</sub> = 3.5A, T <sub>J</sub> = 125°C | 140 ms 255 1.9 2.6 5°C 2.3 25°C 11.5 21.8 34.2 pf 36.7 pf 54.5 pf 0 140 255 1.9 2.6 5°C 2.3 25°C 11.5 21.8 no 36.7 pf | mΩ | | | | | | Source-drain (SL to SW) third-quadrant | SL to SW current = 0.35A | | 1.9 | | | | | $V_{SD(ls)}$ | DE GAN POWER FET Drain-source (SW to SL) on resistance | SL to SW current = 3.5A | | 2.6 | | V | | | | | V <sub>DS(hs)</sub> = 0V, V <sub>DS(ls)</sub> = 650V, T <sub>J</sub> = 25°C | | 2.3 | | | | | DSS(ls) | Drain (SW to SL) leakage current | $V_{DS(hs)} = 0V, V_{DS(ls)} = 650V, T_J = 125^{\circ}C$ | | 11.5 | | μA | | | Q <sub>OSS(ls)</sub> | Output (SW to SL) charge | | | 21.8 | | nC | | | C <sub>OSS(Is)</sub> | Output (SW to SL) capacitance | | | 34.2 | | pF | | | E <sub>OSS(Is)</sub> | | $V_{DS(hs)} = 0V, V_{DS(ls)} = 400V$ | | 3.0 | | μJ | | | C <sub>OSS,er(Is)</sub> | | | | 36.7 | | pF | | | C <sub>OSS,tr(ls)</sub> | Time related effective output (SW to SL) capacitance | $V_{DS(hs)} = 0V, V_{DS(ls)} = 0V \text{ to } 400V$ | | 54.5 | | pF | | | Q <sub>RR(ls)</sub> | Reverse recovery charge | | 0 | | nC | | | | HIGH-SID | DE GAN POWER FET | | | | | | | | R <sub>DS(on)</sub> | Duein account (DILta CM) on mariatana | V <sub>INH</sub> = 5V, I <sub>D(hs)</sub> = 3.5A, T <sub>J</sub> = 25°C | | 140 | | 0 | | | hs) | Drain-source (DH to SW) on resistance | V <sub>INH</sub> = 5V, I <sub>D(hs)</sub> = 3.5A, T <sub>J</sub> = 125°C | | 255 | | 11157 | | | , | Source-drain (SW to DH) third-quadrant voltage | SW to DH current = 0.35A | | 1.9 | | | | | $V_{SD(hs)}$ | | SW to DH current = 3.5A | | 2.6 | | V | | | | Dunin (DII to CM) Indiana assument | V <sub>DS(ls)</sub> = 0V, V <sub>DS(hs)</sub> = 650V, T <sub>J</sub> = 25°C | 2.3 | | | | | | DSS(hs) | Drain (Dr. to Sw) leakage current | V <sub>DS(ls)</sub> = 0V, V <sub>DS(hs)</sub> = 650V, T <sub>J</sub> = 125°C | 11.5 | | μΑ | | | | Q <sub>OSS(hs)</sub> | Output (DH to SW) charge | | | 21.8 | | nC | | | C <sub>OSS(hs)</sub> | Output (DH to SW) capacitance | | | 34.2 | | pF | | | E <sub>OSS(hs)</sub> | Output (DH to SW) capacitance stored energy | $V_{DS(ls)} = 0V, V_{DS(hs)} = 400V$ | 3.0 | | | μJ | | | C <sub>OSS,er(hs</sub> | | | 36.7 | | | pF | | | C <sub>OSS,tr(hs</sub> | Time related effective output (DH to SW) capacitance | $V_{DS(ls)} = 0V, V_{DS(hs)} = 0V \text{ to } 400V$ | | 54.5 | | pF | | | Q <sub>RR(hs)</sub> | Reverse recovery charge | | | 0 | | nC | | | LOW-SID | E OVERCURRENT PROTECTION | | | | | | | | T <sub>(OC)(Is)</sub> | Overcurrent fault – threshold current | | 5.6 | 6.5 | 7.4 | Α | | | HIGH-SID | DE OVERCURRENT PROTECTION | | | | | | | | I <sub>T(OC)(hs)</sub> | Overcurrent fault – threshold current | | 5.6 | 6.5 | 7.4 | Α | | | воотѕт | RAP RECTIFIER | | | | | | | | D | ALIV to DCT on register- | V <sub>INL</sub> = 5V, V <sub>AUX_BST</sub> = 1V, T <sub>J</sub> = 25°C | | 7 | | | | | R <sub>DS(on)</sub> | AUA (U DOT UITTESISTANCE | V <sub>INL</sub> = 5V, V <sub>AUX_BST</sub> = 1V, T <sub>J</sub> = 125°C | | 12 | | 12 | | | | AUX to BST current limit | V <sub>INL</sub> = 5V, V <sub>AUX_BST</sub> = 7V | 210 | 240 | 270 | mA | | | | BST to AUX reverse current blocking | V <sub>INL</sub> = 5V | | | | mA | | # **5.5 Electrical Characteristics (continued)** 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; $I_{SW} = SW$ point current into device; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $V_{DS(ls)} = 520V$ ; $V_{DS(hs)} = 520V$ ; $V_{DS(hs)} = 520V$ ; $V_{AUX} \le 26V$ ; $V_{SV} \le V_{BST\_SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 0V$ ; $V_{CS} = 100\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-------|------|------|--| | | Current sense gain (I <sub>CS(src)</sub> / I <sub>D(LS)</sub> ) | $V_{INL} = 5V$ , $0V \le V_{CS} \le 2V$ , $0A \le I_{D(Is)} < I_{T(OC)(Is)}$ | | 0.901 | | mA/A | | | | Current sense input offset current | $V_{INL}$ = 5V, 0V ≤ $V_{CS}$ ≤ 2V, 0A ≤ $I_{D(Is)}$ < | -56 | | 56 | mA | | | | Initial held output after overcurrent fault occurs while INL remains high | V <sub>INL</sub> = 5V, 0V ≤ V <sub>CS</sub> ≤ 2V | | | 7 | mA | | | CS(src)<br>(OC)(final) | Final held output after overcurrent fault occurs while INL remains high | $V_{INL} = 5V$ , $0V \le V_{CS} \le 2V$ | 10 | 12 | 15.5 | mA | | | | Output clamp voltage | V <sub>INL</sub> = 5V, I <sub>D(ls)</sub> = 5.8A, CS sinking 5mA from external source | | 2.6 | | V | | | EN, INL, I | INH to AGND; GDH to SW | | | | | | | | V <sub>IT+</sub> | Positive-going input threshold voltage | | 1.7 | | 2.45 | V | | | V <sub>IT</sub> | Negative-going input threshold voltage | | 0.7 | | 1.3 | V | | | | Input threshold voltage hysteresis | | | 1 | | V | | | | Pull-down input resistance | 0V ≤ V <sub>PIN</sub> ≤ 3V | 200 | 400 | 600 | kΩ | | | | Pull-down input current | 10V ≤ V <sub>PIN</sub> ≤ 26V; V <sub>AUX</sub> = 26V | | 10 | | μA | | | OVERTE | MPERATURE PROTECTION | | | | | | | | | Temperature fault – postive-going threshold temperature | | | 165 | | °C | | | | Temperature fault – negative-going threshold temperature | | | 150 | | °C | | | | Temperature fault – threshold temperature hysteresis | | | 15 | | °C | | | AUX | | 1 | | | | | | | V <sub>AUX,T+</sub> | UVLO – positive-going threshold voltage | | 8.9 | 9.3 | 9.7 | V | | | | UVLO – negative-going threshold voltage | | 8.6 | 9.0 | 9.5 | V | | | | UVLO – threshold voltage hysteresis | | | 250 | | mV | | | | Standby quiescent current | V <sub>EN</sub> = 0V | | 50 | 110 | μA | | | | | | | 250 | 400 | | | | | Quiescent current | $V_{INL} = 5V$ , $I_{D(Is)} = 0A$ | | 1000 | | μA | | | | Operating current | $V_{INL} = 0V \text{ or } 5V, V_{DS(Is)} = 0V, I_{D(Is)} = 0A,$<br>$f_{INL} = 500kHz$ | | 3.3 | | mA | | | BST | | | | | | | | | V <sub>BST_SW,</sub><br>T+(UVLO) | V <sub>BST_SW</sub> UVLO for FET to turn on – positive-going threshold voltage | | 6.7 | 7 | 7.3 | ٧ | | | | V <sub>BST_SW</sub> UVLO for FET to stay on-<br>negative-going threshold voltage | | 4.8 | 5.1 | 5.4 | V | | | | | | | 70 | 120 | | | | | Quiescent current | V <sub>INH</sub> = 5V, I <sub>D(hs)</sub> = 0A | | 660 | | μΑ | | | | | $V_{GDH SW} = 5V$ , $I_{D(hs)} = 0A$ | | 660 | | | | | | On anothing assumed | V <sub>INH</sub> = 0V or 5V, V <sub>DS(hs)</sub> = 0V, I <sub>DS(hs)</sub> = 0A;<br>f <sub>INH</sub> = 500kHz | | 2.2 | | 4 | | | | Operating current | V <sub>GDH_SW</sub> = 0V or 5V, V <sub>DS(hs)</sub> = 0V, I <sub>DS(hs)</sub><br>= 0A; f <sub>GDH_SW</sub> = 500kHz | | 2.2 | | mA | | # **5.6 Switching Characteristics** 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; $I_{SW} = SW$ point current into device; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $V_{DS(ls)} = 520V$ ; $V_{DS(hs)} = 520V$ ; $10V \le V_{AUX} \le 26V$ ; $10V \le V_{BST\_SW} 10V | | PARAMETER | TEST CONDITIONS | MIN TYP M | AX UNIT | |--------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------| | LOW-SIE | DE GAN POWER FET | | | | | t <sub>d(on)</sub><br>(Idrain)(ls) | Drain current turn-on delay time | From V <sub>INL</sub> > V <sub>INL,IT+</sub> to I <sub>D(Is)</sub> > 50mA, V <sub>BUS</sub> = 400V, I <sub>SW</sub> = 1.8A, see GaN Power FET Switching Parameters | 40 | ns | | t <sub>d(off)(ls)</sub> | Turn-off delay time | From V <sub>INL</sub> < V <sub>INL,IT</sub> to V <sub>DS(Is)</sub> > 80V, V <sub>BUS</sub> = 400V, I <sub>SW</sub> = 1.8A, see GaN Power FET Switching Parameters | 45 | ns | | t <sub>f(off)(Is)</sub> | Turn-off fall time | From V <sub>DS(ls)</sub> > 80V to V <sub>DS(ls)</sub> > 320V, V <sub>BUS</sub> = 400V, I <sub>SW</sub> = 1.8A, see GaN Power FET Switching Parameters | 23 | ns | | | Turn-on slew rate | From $V_{DS(ls)}$ < 320V to $V_{DS(ls)}$ < 80V, $T_J$ = 25°C, $V_{BUS}$ = 400V, $I_{SW}$ = 1.8A, see GaN Power FET Switching Parameters | 80 | V/ns | | HIGH-SI | DE GAN POWER FET | | | | | t <sub>d(on)</sub><br>(Idrain)<br>(hs,INH) | Drain current turn-on delay time | From V <sub>INH</sub> > V <sub>INH,IT+</sub> to I <sub>D(hs)</sub> > 50mA,<br>V <sub>BUS</sub> = 400V, I <sub>SW</sub> = -1.8A, see GaN<br>Power FET Switching Parameters | 45 | ns | | t <sub>d(on)</sub><br>(Idrain)<br>(hs,GDH) | Drain current turn-on delay time | From $V_{GDH} > V_{GDH,IT+}$ to $I_{D(hs)} > 50mA$ , $V_{BUS} = 400V$ , $I_{SW} = -1.8A$ , see GaN Power FET Switching Parameters | 40 | ns | | t <sub>d(off)</sub><br>(hs,INH) | Turn-off delay time | From V <sub>INH</sub> < V <sub>INH,IT</sub> to V <sub>DS(hs)</sub> > 80V,<br>V <sub>BUS</sub> = 400V, I <sub>SW</sub> = -1.8A, see GaN<br>Power FET Switching Parameters | 55 | ns | | t <sub>d(off)</sub><br>(hs,GDH) | Turn-off delay time | From V <sub>GDH</sub> < V <sub>GDH,IT</sub> to V <sub>DS(hs)</sub> > 80V,<br>V <sub>BUS</sub> = 400V, I <sub>SW</sub> = -1.8A, see GaN<br>Power FET Switching Parameters | 45 | ns | | t <sub>f(off)(hs)</sub> | Turn-off fall time | From V <sub>DS(hs)</sub> > 80V to V <sub>DS(hs)</sub> > 320V,<br>V <sub>BUS</sub> = 400V, I <sub>SW</sub> = -1.8A, see GaN<br>Power FET Switching Parameters | 23 | ns | | | Turn-on slew rate | From $V_{DS(hs)}$ < 320V to $V_{DS(hs)}$ < 80V, $T_{J}$ = 25°C, $V_{BUS}$ = 400V, $I_{SW}$ = -1.8A, see GaN Power FET Switching Parameters | 80 | V/ns | | cs | | | | | | t <sub>r</sub> | Rise time | From $I_{CS(src)} > 0.1 \times I_{CS(src)(final)}$ to $I_{CS(src)} > 0.9 \times I_{CS(src)(final)}$ , $0V \le V_{CS} \le 2V$ , Lowside enabled into a 1.8A load | | 30 ns | | EN | | | | <br> | | | EN wake-up time | From $V_{EN} > V_{IT+}$ to $I_{D(ls)} > 10$ mA, $V_{INL} = 5$ V | 1.5 | μs | | BST | | | | | | | Start-up time from deep BST to SW discharge | From $V_{BST\_SW} > V_{BST\_SW,T+(UVLO)}$ to high-<br>side reacts to INH or GDH high level with<br>$V_{BST\_SW}$ rising from 0V to 10V in 1 $\mu$ s | 5 | μs | | | Start-up time from shallow BST to SW discharge | From V <sub>BST_SW</sub> > V <sub>BST_SW,T+(UVLO)</sub> to high-<br>side reacts to INH or GDH high level with<br>V <sub>BST_SW</sub> rising from 5V to 10V in 0.5µs | 2.6 | μs | ## 5.7 Typical Characteristics # **5.7 Typical Characteristics (continued)** Figure 5-7. AUX Standby Current vs Junction Temperature Figure 5-8. AUX Quiescent Current vs Junction Temperature Figure 5-9. AUX Quiescent Current vs Junction Temperature Figure 5-10. AUX Operating Current vs Frequency Figure 5-12. BST Quiescent Current vs Junction Temperature # **5.7 Typical Characteristics (continued)** ### **6 Parameter Measurement Information** # 6.1 GaN Power FET Switching Parameters Figure 6-1 shows the circuit used to measure the GaN power FET switching parameters. The circuit is operated as a double-pulse tester. Consult external references for double-pulse tester details. The circuit is placed in the boost configuration to measure the low-side GaN switching parameters. The circuit is placed in the buck configuration to measure the high-side GaN switching parameters. The GaN FET not being measured in each configuration (high-side in the boost and low-side in the buck) acts as the double-pulse tester diode and circulates the inductor current in the off-state, third-quadrant conduction mode. Table 6-1 shows the details for each configuration. Figure 6-1. GaN Power FET Switching Parameters Test Circuit | rabie | 6-1. Gan Power | FET Switching P | arameters | iest Circuit | Configurat | ion Details | | |---------|----------------|-----------------|-----------|--------------|------------|-------------|--| | IRATION | GaN FET UNDER | GaN FET ACTING | Spacet | Spuck | VINI | VINIL | | | CONFIGURATION | GaN FET UNDER<br>TEST | Species Ville | | V <sub>INL</sub> | V <sub>INH</sub> | V <sub>GDH</sub> | | | |---------------|-----------------------|---------------|--------|------------------|-----------------------|-----------------------|-----------------------|--| | Boost | Low-side | High-side | Closed | Open | Double-pulse waveform | 0V | 0V | | | Buck | High-side | Low-side | Open | Closed | 0V | Double-pulse waveform | 0V | | | Buck | High-side | Low-side | Open | Closed | 0V | 0V | Double-pulse waveform | | Figure 6-2 shows the GaN power FET switching parameters. The GaN power FET turn-on transition has three timing components: drain-current turn-on delay time t<sub>d(on)(Idrain)</sub>, turn-on delay time $t_{d(on)}$ , and turn-on rise time $t_{r(on)}$ . Note that the turn-on rise time is the same as the $V_{DS}$ 80% to 20% fall time. The GaN power FET turn-off transition has two timing components: turn-off delay time t<sub>d(off)</sub>, and turn-off fall time t<sub>f(off)</sub>. Note that the turn-off fall time is the same as the V<sub>DS</sub> 20% to 80% rise time. The turn-off timing components are heavily dependent on the L<sub>HB</sub> current. The turn-on slew rate is measured over a turn-on rise time voltage delta (240V) to obtain a slew rate which is useful for EMI design. Figure 6-2. GaN Power FET Switching Parameters # 7 Detailed Description ### 7.1 Overview The LMG2652 is a highly-integrated 650V $140m\Omega$ GaN power-FET half bridge intended for use in switch-mode power-supply applications. The LMG2652 combines the half-bridge power FETs, gate drivers, low-side current-sense emulation function, high-side gate-drive level shifter, and bootstrap diode function in a 6mm by 8mm QFN package. The 650V rated GaN FETs support the high voltages encountered in off-line power switching applications. The GaN FETs low output-capacitive charge reduces both the time and energy needed for power converter switching and is the key characteristic needed to create small, efficient power converters. The LMG2652 internal gate drivers regulate the GaN FET gate voltage for optimum on-resistance. Internal drivers also reduce total gate inductance and GaN FET common-source inductance for improved switching performance. Current-sense emulation places a scaled replica of the low-side drain current on the output of the CS pin. The CS pin is terminated with a resistor to AGND to create the current-sense input signal to the external power supply controller. This CS pin resistor replaces the traditional current-sense resistor, placed in series with the low-side GaN FET source, at significant power and space savings. Furthermore, with no current-sense resistor in series with the GaN source, the low-side GaN FET thermal pad (SL pin) can be connected directly to the PCB power ground, improving system thermal performance. The high-side GaN FET is controlled by both the low-side referenced INH pin and high-side referenced GDH pin allowing the LMG2652 to interface with controllers that employ either high-side gate drive reference scheme. The internal high-side gate-drive level-shifter reliably transmits the INH signal to the high-side with minimal impact to device quiescent current and no impact to device start-up time. The bootstrap diode function between AUX and BST is implemented with a smart-switched GaN bootstrap FET. The switched GaN bootstrap FET allows more complete charging of the BST-to-SW capacitor since the on-state GaN bootstrap FET does not have the forward voltage drop of a traditional bootstrap diode. The smart-switched GaN bootstrap FET also avoids the traditional bootstrap diode problem of BST-to-SW capacitor overcharging due to off-state third-quadrant current flow in the low-side half-bridge GaN power FET. Finally, the bootstrap function has more efficient switching due to low capacitance and no reverse-recovery charge compared to the traditional bootstrap diode. The AUX input supply wide voltage range is compatible with the corresponding wide range supply rail created by power supply controllers. The BST input supply range is even wider on the low end to account for capacitive droop in between bootstrap recharge cycles. Low AUX/BST idle quiescent currents and fast BST start-up time support converter burst-mode operation critical for meeting government light-load efficiency mandates. Further AUX quiescent current reduction is obtained by placing the device in standby mode with the EN pin. The EN, INL, INH, and GDH control pins have high input impedance, low input threshold voltage and maximum input voltage equal to the local supply pin voltage (AUX or BST to SW). This allows the pins to support both low voltage and high voltage input signals and be driven with low-power outputs. The LMG2652 protection features are low-side / high-side under-voltage lockout (UVLO), INL/INH input gate-drive interlock, low-side/high-side cycle-by-cycle current limit, and low-side/high-side overtemperature shut down. The UVLO features also help achieve well-behaved converter operation. Product Folder Links: LMG2652 Copyright © 2025 Texas Instruments Incorporated # 7.2 Functional Block Diagram ## 7.3 Feature Description ### 7.3.1 GaN Power FET Switching Capability Due to the silicon FET's long reign as the dominant power-switch technology, many designers are unaware that the nameplate drain-source voltage cannot be used as an equivalent point to compare devices across technologies. The nameplate drain-source voltage of a silicon FET is set by the avalanche breakdown voltage. The nameplate drain-source voltage of a GaN FET is set by the long term compliance to data sheet specifications. Exceeding the nameplate drain-source voltage of a silicon FET can lead to immediate and permanent damage. Meanwhile, the breakdown voltage of a GaN FET is much higher than the nameplate drain-source voltage. For example, the breakdown drain-source voltage of the LMG2652 GaN power FET is more than 800V which allows the LMG2652 to operate at conditions beyond an identically nameplate rated silicon FET. The LMG2652 GaN power FET switching capability is explained with the assistance of Figure 7-1. The figure shows the drain-source voltage versus time for the LMG2652 GaN power FET for four distinct switch cycles in a switching application. No claim is made about the switching frequency or duty cycle. The first two cycles show normal operation and the second two cycles show operation during a rare input voltage surge. The LMG2652 GaN power FETs are intended to be turned on in either zero-voltage switching (ZVS) or discontinuous-conduction mode (DCM) switching conditions. Figure 7-1. GaN Power FET Switching Capability Each cycle starts before $t_0$ with the FET in the on state. At $t_0$ the GaN FET turns off and parasitic elements cause the drain-source voltage to ring at a high frequency. The high frequency ringing has damped out by $t_1$ . Between $t_1$ and $t_2$ the FET drain-source voltage is set by the characteristic response of the switching application. The characteristic is shown as a flat line (plateau), but other responses are possible. At $t_2$ the GaN FET is turned on. For normal operation, the transient ring voltage is limited to 650V and the plateau voltage is limited to 720V. For rare surge events, the transient ring voltage is limited to 800V and the plateau voltage is limited to 720V. ### 7.3.2 Current-Sense Emulation The current-sense emulation function creates a scaled replica of the GaN power FET positive drain current at the output of the CS pin. The current-sense emulation gain, $G_{CSE}$ , is 0.901mA output from the CS pin, $I_{CS}$ , for every 1A passing into the drain of the low-side GaN power FET, $I_D$ . $$G_{CSE} = I_{CS} / I_{D} = 0.901 \text{mA} / 1 \text{A} = 0.000901$$ (1) The CS pin is terminated with a resistor to AGND, R<sub>CS</sub>, to create the current-sense voltage input signal to the external power supply controller. $R_{CS}$ is determined by solving for the traditional current-sense design resistance, $R_{CS(trad)}$ , and multiplying by the inverse of $G_{CSE}$ . The traditional current-sense design creates the current-sense voltage, $V_{CS(trad)}$ , by passing the GaN power FET drain current, $I_D$ , through $R_{CS(trad)}$ . The LMG2652 creates the current-sense voltage, $V_{CS}$ , by passing the CS pin output current, $I_{CS}$ , through $R_{CS}$ . The current-sense voltage must be the same for both designs. $$V_{CS} = I_{CS} \times R_{CS} = V_{CS(trad)} = I_D \times R_{CS(trad)}$$ (2) $$R_{CS} = I_D / I_{CS} \times R_{CS(trad)} = 1 / G_{CSE} \times R_{CS(trad)}$$ (3) $$R_{CS} = 1{,}110 \times R_{CS(trad)} \tag{4}$$ The CS pin is clamped internally to a typical 2.5V. The clamp protects vulnerable power-supply controller current-sense input pins from over voltage if, for example, the current sense resistor on the CS pin were to become disconnected. Figure 7-2 shows the current-sense emulation operation. In both cycles, the CS pin current emulates the GaN power FET drain current while the GaN FET is enabled. The first cycle shows normal operation where the controller turns off the GaN power FET when the controller current-sense input threshold is tripped. The second cycle shows a fault situation where the LMG2652 overcurrent protection turns off the GaN power FET before the controller current-sense input threshold is tripped. In this second cycle, the LMG2652 avoids a hung controller IN pulse by generating a fast-ramping artificial current-sense emulation signal to trip the controller current-sense input threshold. The artificial signal persists until the IN pin goes to logic-low which indicates the controller is back in control of switch operation. Figure 7-2. Current-Sense Emulation Operation # 7.3.3 Bootstrap Diode Function The internal bootstrap diode function is implemented with a smart-switched GaN bootstrap FET. The GaN bootstrap FET blocks current in both directions between AUX and BST when the GaN bootstrap FET is turned off. The bootstrap diode function is active when the low-side GaN power FET is turned on and inactive when the low-side GaN power FET is turned off. The GaN bootstrap FET is held off in the bootstrap diode inactive phase. The GaN bootstrap FET is turned on a single time at the beginning of the bootstrap active phase and is controlled as an ideal diode with diode current flowing from AUX to BST to charge the BST-to-SW capacitor. If a small reverse current from BST to AUX is detected after the GaN bootstrap FET is turned on, the GaN bootstrap FET is turned off for the remainder of the bootstrap active phase. The bootstrap diode function implements a current limit to protect the GaN bootstrap FET when the BST-to-SW capacitor is significantly discharged at the beginning of the bootstrap active phase. If there is no current limit situation during the GaN bootstrap FET turn on, or if the bootstrap function drops out of current limit as the BST-to-SW capacitor charges, the current limit function is disabled for the remainder of the GaN bootstrap FET turn-on time. The current limit function is disabled to save quiescent current. ### 7.3.4 Input Control Pins (EN, INL, INH, GDH) The EN pin is referenced to AGND and is used to toggle the device between the active and standby modes described in the *Device Functional Modes* section. The INL pin is referenced to AGND and is used to turn the low-side GaN power FET on and off. The INH pin is referenced to AGND and is used to turn the high-side GaN power FET on and off. The INH pin is compatible with controllers that use a low-side referenced gate drive signal to control the high-side GaN power FET. The GDH pin is referenced to SW and is used to turn the high-side GaN power FET on and off. The GDH pin is compatible with controllers that use a high-side referenced signal to control the high-side GaN power FET. The LMG2652 is intended to be used with either the INH pin or the GDH pin controlling the high-side GaN power FET. Short the unused pin to its reference (INH to AGND or GDH to SW). The input control pins have a typical 1V input-voltage-threshold hysteresis for noise immunity. The pins also have a typical $400k\Omega$ pull-down resistance to protect against floating inputs. The $400k\Omega$ saturates for typical input voltages above 4V to limit the maximum input pull-down current to a typical 10uA. There are individual forward based ESD diodes from the EN, INL, and INH pins to the AUX pin. Avoid driving the EN, INL, and INH voltages higher than the AUX voltage. There is also a forward based ESD diode from the GDH pin to the BST pin. Avoid driving the GDH-to-SW voltage higher than the BST-to-SW voltage. Product Folder Links: LMG2652 The INL turn-on action is blocked by the following conditions: - Standby mode (as set by the EN pin above) - INH in control of the INL/INH interlock - AUX under-voltage lockout (UVLO) - Low-side overtemperature protection - Low-side GaN Power FET overcurrent protection The INH turn-on action is blocked by the following conditions - Standby mode (as set by the EN pin above) - INL in control of the INL/INH interlock - AUX UVLO - Low-side overtemperature protection - BST UVLO - · High-side overcurrent protection The GDH turn-on action is blocked by the following conditions BST UVLO - High-side overtemperature protection - High-side overcurrent protection Note that the INH pin is blocked by the low-side temperature protection while the GDH pin is blocked by the high-side temperature protection. All the blocking conditions except the INL/INH interlock and the overcurrent protection act independently of the INL, INH, or GDH logic state. Figure 7-3 shows the operation of these control-input independent blocking conditions. Figure 7-3. Control-Input-Independent Blocking Condition Operation The INL/INH Interlock blocking action is described in the INL - INH Interlock section. Meanwhile, the overcurrent protection blocking action only asserts after the control input has turned on its respective GaN power FET. See the Overcurrent Protection section for the details. #### 7.3.5 INL - INH Interlock The interlock function keeps the low-side and high-side GaN power FETs from being simultaneously turned on when the INL and INH pins are both logic-high. Either the INL or the INH pin gains control of the interlock if either pin is logic high when the other pin is logic low. Once the INL or INH pin gains control of the interlock, it retains control as long as it remains logic high. Only the INL or INH pin in control of the interlock passes a logic-high signal through the interlock. Note that there is no interlock feature regarding the GDH pin. This means it is possible to simultaneously turn on the low-side and high-side GaN power FETs if the INL and GDH pins are both logic-high. # 7.3.6 AUX Supply Pin The AUX pin is the input supply for the low-side internal circuits and is the power source to charge the BST-to-SW capacitor through the internal bootstrap diode function. The AUX external capacitance is recommended to be a ceramic capacitor that is at least three times larger than the BST-to-SW external capacitance over operating conditions. #### 7.3.6.1 AUX Power-On Reset The AUX Power-On Reset disables all low-side functionality, including the INH pin function, if the AUX voltage is below the AUX Power-On Reset voltage. The AUX Power-On Reset voltage is not specified but is around 5V. The AUX Power-On Reset enables the low-side overtemperature protection function if the AUX voltage is above the AUX Power-On Reset voltage. #### 7.3.6.2 AUX Under-Voltage Lockout (UVLO) The AUX UVLO blocks the INL pin from turning on the low-side GaN power FET and blocks the INH pin from turning on the high-side GaN power FET if the AUX voltage is below the AUX UVLO voltage. Figure 7-3 shows the AUX UVLO blocking operation. The AUX UVLO voltage is set higher than the BST UVLO voltage so the high-side GaN power FET can be operated when the low-side GaN power FET is operating. The voltage separation between the AUX UVLO voltage and BST UVLO voltage accounts for operating conditions where the bootstrap charging of the BST-to-SW capacitor from the AUX supply is incomplete. The AUX UVLO voltage hysteresis prevents on-off chatter near the UVLO voltage trip point. ### 7.3.7 BST Supply Pin The BST pin is the input supply for the high-side internal circuits. The BST pin and corresponding high-side circuits are referenced to the SW pin. The BST pin is powered by the low-side AUX Supply pin through the internal bootstrap diode function. The bootstrap function is inactive when the low-side GaN FET is off and the BST pin must rely on an external BST-to-SW capacitor for the BST power source. Designing the BST-to-SW capacitance is a trade-off between high-side charge-up time and hold-up time. The BST-to-SW external capacitance is recommended to be a ceramic capacitor that is at least 10nF over operating conditions. #### 7.3.7.1 BST Power-On Reset The BST Power-On Reset voltage is with respect to the SW pin. The BST Power-On Reset disables all high-side functionality if the BST-to-SW voltage is below the BST Power-On Reset voltage. The BST Power-On Reset voltage is not specified but is around 5V. ### 7.3.7.2 BST Under-Voltage Lockout (UVLO) The BST UVLO voltage is with respect to the SW pin. The BST UVLO blocks both the INH and GDH pins from turning on the high-side GaN power FET if the BST-to-SW voltage is below the applicable BST UVLO voltage as described as follows. Figure 7-3 shows the BST UVLO blocking operation. The BST UVLO consists of two separate UVLO functions to create a two-level BST UVLO. The upper BST UVLO is called the BST Turn-On UVLO and only controls if the high-side GaN power FET is allowed to turn on. The lower BST UVLO is called the BST Turn-Off UVLO and only controls if the high-side GaN power FET is turned off after the high-side GaN power FET is already turned on. The operation of the two-level UVLO is not the same as a single UVLO with hysteresis. Figure 7-4 shows the two-level BST UVLO operation. The BST Turn-On UVLO prevents the high-side GaN power FET from turning on, for INH or GDH logic-high, if the BST-to-SW voltage is below the BST Turn-On UVLO voltage (INH/GDH pulse #1, first portion of pulse #2, and pulse #5). After the high-side GaN power FET is successfully turned-on, the BST Turn-On UVLO is ignored and the BST Turn-Off UVLO output is watched for the remainder of the INH or GDH logic-high pulse (INH/GDH second portion of pulse #2, pulses #3, #4, and #6. The BST Turn-Off UVLO turns off the high-side GaN power FET for the remainder of the INH/GDH logic-high pulse if the BST-to-SW voltage falls below the BST Turn-Off UVLO voltage (INH/GDH pulse #6). Figure 7-4. BST UVLO Operation The effective voltage hysteresis of the two-level BST UVLO is the difference between the upper and lower BST UVLO voltages. A single-level BST UVLO can be implemented with the same hysteresis but allows subsequent high-side GaN power FET turn on anywhere in the hysteresis range. A single-level BST UVLO allows INH/GDH pulse #5 to turn on the high-side GaN power. The two-level UVLO design prevents any turn on in the hysteresis range. The two-level BST UVLO allows a wide hysteresis while making sure the BST-to-SW capacitor is adequately charged at the beginning of every INH or GDH pulse. The wide hysteresis allows a smaller BST-to-SW capacitor Copyright © 2025 Texas Instruments Incorporated to be used which is useful for faster high-side start-up time. The adequate capacitor charge at the beginning of the INH or GDH pulse helps make sure the high-side GaN power FET is not turned-off early in the INH or GDH pulse which can create erratic converter operation. #### 7.3.8 Overcurrent Protection The LMG2652 implements cycle-by-cycle overcurrent protection for both half-bridge GaN power FETs. Figure 7-5 shows the cycle-by-cycle overcurrent operation. Every INL or INH or GDH logic-high cycle turns on the controlled GaN power FET. If the GaN power FET drain current exceeds the overcurrent threshold current, the overcurrent protection turns off the GaN power FET for the remainder of the INL or INH or GDH logic-high duration. Figure 7-5. Cycle-by-Cycle Overcurrent Protection Operation Cycle-by-cycle overcurrent protection minimizes system disruption because the event is not reported and because the protection allows the GaN power FET to turn on every INL or INH or GDH cycle. As described in the Current-Sense Emulation section, an artificial CS pin current is produced after the low-side GaN power FET is turned off by the low-side overcurrent protection in order to prevent the controller from entering a hung state. ## 7.3.9 Overtemperature Protection The LMG2652 implements separate overtemperature protection for both the low-side and high-side device circuits. The low-side overtemperature protection blocks the INL pin from turning on the low-side GaN power FET and blocks the INH pin from turning on the high-side GaN power FET if the low-side temperature is above the overtemperature protection temperature. The high-side overtemperature protection blocks the GDH pin from turning on the high-side GaN power FET if the high-side temperature is above the overtemperature protection temperature. Figure 7-3 shows the overtemperature blocking operation. The overtemperature protection hysteresis avoids erratic thermal cycling. The low-side overtemperature protection is enabled when the AUX voltage is above the AUX Power-On Reset voltage. The low AUX Power-On Reset voltage helps the overtemperature protection remain operational when the AUX rail droops during a power converter cool-down phase. The high-side overtemperature protection is enabled when the BST-to-SW voltage is above the BST Power-On Reset voltage. #### 7.4 Device Functional Modes The LMG2652 has two modes of operation controlled by the EN pin. The device is in Active mode when the EN is logic high and in Standby mode when the EN pin is logic low. In active mode, the half-bridge GaN power FETs are controlled by the INL, INH, and GDH pins. In Standby mode, the INL and INH pins are ignored, the low-side GaN power FET and bootstrap diode are held off, the INH pin is blocked from turning on the high-side FET, and the AUX quiescent current is reduced to the AUX standby quiescent current. Note that in Standby mode the high-side GaN power FET can still be controlled by the GDH pin if the BST pin is powered by an external source. # 8 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # **8.1 Application Information** The LMG2652 is a GaN power-FET half bridge with plug-and-play simplicity since it integrates the half-bridge FETs, FET gate drivers, high-side gate-drive level shifter, bootstrap diode function, and current-sense emulation in a single package. The integrated gate driver, low IN input threshold voltage, and wide AUX input-supply voltage allows the LMG2652 to seamlessly pair with common industry power-supply controllers. Product Folder Links: LMG2652 Copyright © 2025 Texas Instruments Incorporated ## 8.2 Typical Application # 8.2.1 LLC Application Figure 8-1. 200W LLC Converter Application # 8.2.1.1 Design Requirements **Table 8-1. Design Specification** | SPECIFICATION | VALUE | | | | |----------------------------------|--------------------|--|--|--| | Input DC voltage range | 365 VDC to 410 VDC | | | | | Output DC voltage | 19.5V | | | | | Ouput rated current | 10.3A | | | | | Output voltage ripple at 390 VDC | 120mVpp | | | | | Peak efficiency at 390 VDC | 93% | | | | ## 8.2.1.2 Detailed Design Procedure The typical application shows the LMG2652 pairing a LLC controller to create a high-power-density, highefficiency, 200W, LLC converter. The 200W LLC converter application is adapted from the typical application. This detailed design procedure focuses on the specifics of using the LMG2652 in the application. ### 8.2.1.3 Application Curves The following waveform shows typical switching waveforms. The red trace is the switch-node voltage of LMG2652, the green trace is the current-sense voltage across $R_{\text{ISNS}}$ , and the blue trace is $V_{\text{OUT}}$ . Figure 8-2. V<sub>IN</sub> = 400VDC ### 8.2.2 AHB Application Figure 8-3. 140W AHB Converter Application ### 8.3 Power Supply Recommendations The LMG2652 operates from a single input supply connected to the AUX pin. The BST pin is powered internally by the AUX pin. The LMG2652 is intended to be operated from the same supply managed and used by the power supply controller. The wide recommended AUX voltage range of 10V to 26V overlaps common-controller supply-pin turn-on and UVLO voltage limits. The BST-to-SW external capacitance is recommended to be a ceramic capacitor that is at least 10nF over operating conditions. The AUX external capacitance is recommended to be a ceramic capacitor that is at least three-times larger than the BST-to-SW capacitance over operating conditions. ## 8.4 Layout ### 8.4.1 Layout Guidelines ### 8.4.1.1 Solder-Joint Stress Relief Large QFN packages can experience high solder-joint stress. Several best practices are recommended to provide solder-joint stress relief. First, the instructions for the NC anchor pins found in *Pin Configuration and Functions* section must be followed. Second, all the board solder pads must be non-solder-mask defined (NSMD) as shown in the land pattern example within the *Mechanical, Packaging, and Orderable Information* section. Finally, any board trace connected to an NSMD pad must be less than 2/3 the width of the pad on the pad side where it is connected. The trace must maintain this 2/3 width limit for as long as it is not covered by solder mask. After the trace is under solder mask, there are no limits on the trace dimensions. All these recommendations are followed in the *Layout Example* section. ### 8.4.1.2 Signal-Ground Connection Design the power supply with separate signal and power grounds that only connect in one location. Connect the LMG2652 AGND pin to signal ground. Connect the LMG2652 SL pin and low-side thermal pad to power ground. The LMG2652 serves as the single connection point between the signal and power grounds since the AGND pin, SL pin, and low-side thermal pad are connected internally. Do not connect the signal and power grounds anywhere else on the board except as recommended in the next sentence. ### 8.4.1.3 CS Pin Signal As seen with Equation 4, the current-sense signal impedance is three orders of magnitude higher than a traditional current-sense signal. This higher impedance has implications for current-sense signal noise susceptibility. Minimize routing the current-sense signal near any noisy traces. Place the current-sense resistor and any filtering capacitors at the far end of the trace next to the controller current-sense input pin. ### 8.4.2 Layout Example Figure 8-4. PCB Top Layer (First Layer) Figure 8-5. PCB Inner Layer (Second Layer) # 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. # 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. # 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE REVISION | | NOTES | | | | | |---------------|---|-----------------|--|--|--|--| | January 2025 | * | Initial Release | | | | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|-----------------|------------------| | LMG2652RFBR | Active | Production | VQFN (RFB) 19 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | LMG2652 | | LMG2652RFBR.A | Active | Production | VQFN (RFB) 19 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | See LMG2652RFBR | LMG2652 | | LMG2652RFBR.B | Active | Production | VQFN (RFB) 19 | 2000 LARGE T&R | - | Call TI | Call TI | See LMG2652RFBR | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Apr-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMG2652RFBR | VQFN | RFB | 19 | 2000 | 330.0 | 16.4 | 6.3 | 8.3 | 1.34 | 12.0 | 16.0 | Q2 | # PACKAGE MATERIALS INFORMATION www.ti.com 25-Apr-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | LMG2652RFBR | VQFN | RFB | 19 | 2000 | 367.0 | 367.0 | 38.0 | | PLASTIC QUAD FLAT PACK- NO LEAD # NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated