# LMG2640 Integrated 650V GaN Half Bridge #### 1 Features - 650V GaN power-FET half bridge - $105m\Omega$ low-side and high-side GaN FETs - Integrated gate drivers with low propagation delays - Current-sense emulation with high-bandwidth and high accuracy - Low-side / high-side gate-drive interlock - High-side gate-drive signal level shifter - Smart-switched bootstrap diode function - High-side start up : < 8µs - Low-side / high-side cycle-by-cycle over-current protection - Over-temperature protection with FLT pin reporting - AUX idle quiescent current: 250µA - AUX standby quiescent current: 50µA - BST idle quiescent current: 65µA - Maximum supply and input logic pin voltage: 26V - 9×7mm QFN package with dual thermal pads # 2 Applications - AC/DC adapters and chargers - AC/DC USB wall outlet power supplies - AC/DC auxiliary power supplies - Mobile wall charger design - USB wall power outlet Simplified Block Diagram ### 3 Description The LMG2640 is a 650V GaN power-FET half bridge intended for switch mode power supply applications. The LMG2640 simplifies design, reduces component count, and reduces board space by integrating halfbridge power FETs, gate drivers, bootstrap diode, and high-side gate-drive level shifter in a 9mm by 7mm QFN package. The low-side current-sense emulation reduces power dissipation compared to the traditional current-sense resistor and allows the low-side thermal pad to be connected to the cooling PCB power ground. The high-side gate-drive signal level shifter eliminates noise and burst-mode power dissipation problems found with external solutions. The smart-switched GaN bootstrap FET has no diode forward-voltage drop, avoids overcharging the high-side supply, and has zero reverse-recovery charge. The LMG2640 supports converter light-load efficiency requirements and burst-mode operation with low quiescent currents and fast start-up times. Protection features include FET turn-on interlock, under-voltage lockout (UVLO), cycle-by-cycle current limit, and overtemperature shut down. Package Information | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | | | |-------------|------------------------|-----------------|--|--| | LMG2640 | RRG (QFN, 40) | 9.00mm × 7.00mm | | | - For more information, see the Section 11 section. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. **Package View** # **Table of Contents** | 1 Features1 | 7.3 Feature Description | 22 | |------------------------------------------|-----------------------------------------------------|----| | 2 Applications1 | 7.4 Device Functional Modes | | | 3 Description1 | 8 Application and Implementation | 29 | | 4 Pin Configuration and Functions3 | 8.1 Application Information | 29 | | 5 Specifications5 | 8.2 Typical Application | | | 5.1 Absolute Maximum Ratings5 | 8.3 Power Supply Recommendations | | | 5.2 ESD Ratings5 | 8.4 Layout | 32 | | 5.3 Recommended Operating Conditions6 | 9 Device and Documentation Support | | | 5.4 Thermal Information6 | 9.1 Documentation Support | 34 | | 5.5 Electrical Characteristics7 | 9.2 Receiving Notification of Documentation Updates | | | 5.6 Switching Characteristics10 | 9.3 Support Resources | 34 | | 5.7 Typical Characteristics13 | 9.4 Trademarks | | | 6 Parameter Measurement Information18 | 9.5 Electrostatic Discharge Caution | | | 6.1 GaN Power FET Switching Parameters18 | 9.6 Glossary | | | 7 Detailed Description20 | 10 Revision History | 34 | | 7.1 Overview | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram21 | | 35 | | · · | | | # **4 Pin Configuration and Functions** Figure 4-1. RRG Package, 40-Pin VQFN (Top View) ## **Table 4-1. Pin Functions** | PIN | | (1) | DEGODISTION | |-------|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | NC1 | 1, 13 | NC | Used to anchor QFN package to PCB. Pins must be soldered to PCB landing pads. The PCB landing pads are non-solder mask defined pads and must not be physically connected to any other metal on the PCB. Internally connected to DH. | | DH | 2–12 | Р | High-side GaN FET drain. Internally connected to NC1. | | sw | 14–16 | Р | GaN FET half-bridge switch node between the high-side GaN FET source and low-side GaN FET drain. Internally connected to PADH. | | NC2 | 17, 21, 37 | NC | Used to anchor QFN package to PCB. Pins must be soldered to PCB landing pads. The PCB landing pads are non-solder mask defined pads and must not be physically connected to any other metal on the PCB. Internally connected to AGND, SL, and PADL. | | SL | 18–20, 22–27 | Р | Low-side GaN FET source. Internally connected to AGND, PADL, and NC2. | | EN | 28 | I | Enable. Used to toggle between active and standby modes. The standby mode has reduced quiescent current to support converter light load efficiency targets. There is a forward biased ESD diode from EN to AUX so avoid driving EN higher than AUX. | | INH | 29 | I | High-side gate-drive control input. Referenced to AGND. Signal is level shifted internally to the high-side GaN FET driver. There is a forward biased ESD diode from INH to AUX so avoid driving INH higher than AUX. | | INL | 30 | I | Low-side gate-drive control input. Referenced to AGND. There is a forward biased ESD diode from INL to AUX so avoid driving INL higher than AUX. | | AGND | 31 | GND | Low-side analog ground. Internally connected to SL, PADL, and NC2. | | cs | 32 | 0 | Current-sense emulation output. Outputs 0.616 ma/A scaled replica of the low-side GaN FET current. Feed output current into a resistor to create a current sense voltage signal. Reference the resistor to the power supply controller IC local ground. This function replaces the external current-sense resistor that is used in series with the low-side FET. | | NC3 | 33 | NC | Used to anchor QFN package to PCB. Pin must be soldered to a PCB landing pad. The PCB landing pad is non-solder mask defined pad and must not be physically connected to any other metal on the PCB. Pin not connected internally. | | FLT | 34 | 0 | Active-low fault output. Open-drain output that asserts during an over-temperature shutdown. | | AUX | 35 | Р | Auxiliary voltage rail. Low-side supply voltage. Connect a local bypass capacitor between AUX and AGND. | | RDRVL | 36 | I | Short to AGND. | | BST | 38 | Р | Bootstrap voltage rail. High-side supply voltage. The bootstrap diode function between AUX and BST is internally provided. Connect an appropriately sized bootstrap capacitor between BST and SW. Recommend to make the SW connection using NC4 as a pass through connection to PADH (PADH = SW) as explained in the NC4 description. | | RDRVH | 39 | I | Short to SW.Recommend to make the SW connection using NC4 as a pass through connection to PADH (PADH = SW) as explained in the NC4 description. | | NC4 | 40 | NC | Pin is not functional. Pin is high impedance and referenced to SW. Recommend to connect pin to PADH (PADH = SW) to use as convenient connection for the BST bypass capacitor and the RDRVH. See the example board layout in the <i>Layout Example</i> section. | | PADH | 41 | TP | High-side thermal pad. Internally connected to SW. All the SW current can be conducted with PADH (PADH = SW). | | PADL | 42 | TP | Low-side thermal pad. Internally connected to SL, AGND, and NC2. All the SL current can be conducted with PADL (PADL = SL). | <sup>(1)</sup> I = Input, O = Output, G = Ground, P = Power, NC = No Connect, TP = Thermal Pad. # **5 Specifications** ### 5.1 Absolute Maximum Ratings Unless otherwise noted: voltages are respect to AGND<sup>(1)</sup> | | | | MIN | MAX | UNIT | |----------------------------|--------------------------------------------------------------------------------|------------------------------|------|------------------------|------| | V <sub>DS(Is)</sub> | Low-side drain-source (SW to SL) voltage, FET off | | | 650 | V | | V <sub>DS(surge)(ls)</sub> | Low-side drain-source (SW to SL) voltage, surge condit | ion, FET off <sup>(2)</sup> | | 720 | V | | V <sub>DS(tr)(surge)</sub> | Low-side drain-source (SW to SL) transient ringing peal FET off <sup>(2)</sup> | k voltage, surge condition, | | 800 | V | | V <sub>DS(hs)</sub> | High-side drain source (DH to SW) voltage, FET off | | | 650 | V | | V <sub>DS(surge)(hs)</sub> | High-side drain-source (DH to SW) voltage, surge cond | | 720 | V | | | V <sub>DS(tr)(surge)</sub> | High-side drain-source (DH to SW) transient ringing pea | ak voltage, surge condition, | | 800 | V | | | | AUX | -0.3 | 30 | V | | | Din veltage | EN, INL, INH, FLT | -0.3 | V <sub>AUX</sub> + 0.3 | V | | | Pin voltage | CS | -0.3 | 5.5 | V | | | | RDRVL | -0.3 | 4 | V | | | Pin voltage to SW | BST | -0.3 | | V | | | Pili voltage to SW | RDRVH | -0.3 | 4 | V | | I <sub>D(cnts)(ls)</sub> | Low-side drain (SW to SL) continuous current, FET on | | -10 | Internally<br>limited | Α | | I <sub>S(cnts)(Is)</sub> | Low-side source (SL to SW) continuous current, FET of | f | | 10 | Α | | I <sub>D(cnts)(hs)</sub> | High-side drain (DH to SW) continuous current, FET on | | -10 | Internally<br>limited | Α | | I <sub>S(cnts)(hs)</sub> | High-side source (SW to DH) continuous current, FET of | off | | 10 | Α | | | | CS | | 10 | mA | | | Positive sink current | FLT (while asserted) | | Internally<br>limited | mA | | TJ | Operating junction temperature | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. (2) See Section 7.3.1 for more information on the GaN power FET switching capability. ### 5.2 ESD Ratings Copyright © 2024 Texas Instruments Incorporated | | | | | VALUE | UNIT | |--------------------|---------------|-----------------------------------------------------------------------------|---------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Pins 1 through 16, Pins 38 through 40 | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic | | Pins 17 through 37 | ±2000 | V | | (ESD) | Charged de | Charged device model<br>(CDM), per ANSI/ESDA/JEDEC<br>JS-002 <sup>(2)</sup> | | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** Unless otherwise noted: voltages are respect to AGND | | | | MIN | NOM MAX | UNIT | |--------------------------|-------------------------------------------|-----------------|----------------------|------------------|------| | | Supply voltage | AUX | 10 | 26 | V | | | Supply voltage to SW | BST | 7.5 | 26 | V | | | Input voltage | EN, INL, INH | 0 | V <sub>AUX</sub> | V | | | Pull-up voltage on open-drain output | FLT | 0 | V <sub>AUX</sub> | V | | V <sub>IH</sub> | High-level input voltage | EN, INL, INH | 2.5 | | V | | V <sub>IL</sub> | Low-level input voltage | EIN, IINL, IINП | | 0.6 | V | | I <sub>D(cnts)(ls)</sub> | Low-side drain (SW to SL) continuous curr | ent, FET on | -8.2 | 8.2 | Α | | I <sub>D(cnts)(hs)</sub> | High-side drain (DH to SW) continuous cur | rent, FET on | -8.2 | 8.2 | Α | | C <sub>AUX</sub> | AUX to AGND capacitance from external b | ypass capacitor | 3 x C <sub>BST</sub> | | μF | | C <sub>BST_SW</sub> | BST to SW capacitance from external bypa | ass capacitor | 0.010 | | μF | ### **5.4 Thermal Information** | | | LMG2640 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RRG (VQFN) | UNIT | | | | 40 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 22.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.21 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.5 Electrical Characteristics 1) Symbol definitions: $V_{DS(|s)} = SW$ to SL voltage; $I_{DS(|s)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 10V$ 1$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|------|----------|-------| | LOW-SID | E GAN POWER FET | | | | <u>'</u> | | | <b>D</b> | During a control (OWA) of the control contro | V <sub>INL</sub> = 5V, I <sub>D(Is)</sub> = 4.8A, T <sub>J</sub> = 25°C | | 105 | | 0 | | $R_{DS(on)(ls)}$ | Drain-source (SW to SL) on resistance | V <sub>INL</sub> = 5V, I <sub>D(Is)</sub> = 4.8A, T <sub>J</sub> = 125°C | | 200 | | mΩ | | | Durin (OWA) OLVI alama and and | V <sub>DS(hs)</sub> = 0V, V <sub>DS(ls)</sub> = 650V, T <sub>J</sub> = 25°C | | 3.1 | | | | I <sub>DSS(Is)</sub> | Drain (SW to SL) leakage current | V <sub>DS(hs)</sub> = 0V, V <sub>DS(ls)</sub> = 650V, T <sub>J</sub> = 125°C | | 15.4 | | μΑ | | Q <sub>OSS(ls)</sub> | Output (SW to SL) charge | | | 33.6 | | nC | | C <sub>OSS(Is)</sub> | Output (SW to SL) capacitance | | | 51.0 | | pF | | E <sub>OSS(Is)</sub> | Output (SW to SL) capacitance stored energy | V <sub>DS(hs)</sub> = 0V, V <sub>DS(ls)</sub> = 400V | | 4.64 | | μJ | | C <sub>OSS,er(Is)</sub> | Energy related effective output (SW to SL) capacitance | | | 58.0 | | pF | | C <sub>OSS,tr(ls)</sub> | Time related effective output (SW to SL) capacitance | V <sub>DS(hs)</sub> = 0V, V <sub>DS(ls)</sub> = 0V to 400V | | 84.0 | | pF | | Q <sub>RR(Is)</sub> | Reverse recovery charge | | | 0 | | nC | | HIGH-SID | E GAN POWER FET | | | | | | | R <sub>DS(on)</sub> | Drain-source (DH to SW) on resistance | V <sub>INH</sub> = 5V, I <sub>D(hs)</sub> = 4.8A, T <sub>J</sub> = 25°C | | 105 | | mΩ | | (hs) | Diam-source (Dir to Sw) on resistance | V <sub>INH</sub> = 5V, I <sub>D(hs)</sub> = 4.8A, T <sub>J</sub> = 125°C | | 200 | | 11122 | | I | Drain (DH to SW) leakage current | $V_{DS(ls)} = 0V, V_{DS(hs)} = 650V, T_J = 25^{\circ}C$ | | 3.1 | | μA | | I <sub>DSS(hs)</sub> | Diam (Dir to Sw) leakage current | $V_{DS(ls)} = 0V, V_{DS(hs)} = 650V, T_J = 125^{\circ}C$ | | 15.4 | | μΑ | | Q <sub>OSS(hs)</sub> | Output (DH to SW) charge | | | 33.6 | | nC | | C <sub>OSS(hs)</sub> | Output (DH to SW) capacitance | | | 51.0 | | pF | | E <sub>OSS(hs)</sub> | Output (DH to SW) capacitance stored energy | $V_{DS(ls)} = 0V, V_{DS(hs)} = 400V$ | | 4.64 | | μJ | | C <sub>OSS,er(hs</sub> | Energy related effective output (DH to SW) capacitance | | | 58.0 | | pF | | $C_{OSS,tr(hs)}$ | Time related effective output (DH to SW) capacitance | $V_{DS(ls)} = 0V, V_{DS(hs)} = 0V \text{ to } 400V$ | | 84.0 | | pF | | Q <sub>RR(hs)</sub> | Reverse recovery charge | | | 0 | | nC | | LOW-SID | E OVERCURRENT PROTECTION | | | | | | | $I_{T(OC)(ls)}$ | Overcurrent fault – threshold current | | 8.2 | 9.1 | 10 | Α | | HIGH-SID | E OVERCURRENT PROTECTION | | | | | | | I <sub>T(OC)(hs)</sub> | Overcurrent fault – threshold current | | 8.2 | 9.1 | 10 | Α | | воотѕті | RAP RECTIFIER | | | | | | | R <sub>DS(on)</sub> | AUX to BST on resistance | $V_{INL} = 5V$ , $V_{AUX\_BST} = 1V$ , $T_J = 25$ °C | | 8 | | Ω | | י יטא(on) | , text to be for footstand | V <sub>INL</sub> = 5V, V <sub>AUX_BST</sub> = 1V, T <sub>J</sub> = 125°C | | 14 | | 32 | | | AUX to BST current limit | V <sub>INL</sub> = 5V, V <sub>AUX_BST</sub> = 7V | 210 | 240 | 270 | mA | | | BST to AUX reverse current blocking threshold | V <sub>INL</sub> = 5V | | 15 | | mA | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** 1) Symbol definitions: $V_{DS(|s)} = SW$ to SL voltage; $I_{DS(|s)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $10V \le V_{ALIX} \le 26V$ ; $7.5V \le V_{RST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INI} = 0V$ | | $6V$ ; $7.5V \le V_{BST\_SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{EN} = 5V$ | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----------|------|------| | cs | | | | | | | | | Current sense gain (I <sub>CS(src)</sub> / I <sub>D(LS)</sub> ) | $V_{INL} = 5V$ , $0V \le V_{CS} \le 2V$ , $0A \le I_{D(Is)} < I_{T(OC)(Is)}$ | | 0.616 | | mA/A | | | Current sense input offset current | $V_{INL} = 5V$ , $0V \le V_{CS} \le 2V$ , $0A \le I_{D(ls)} < I_{T(OC)(ls)}$ | -82 | | 82 | mA | | | Initial held output after overcurrent fault occurs while INL remains high | $V_{INL}$ = 5V, 0V $\leq$ $V_{CS} \leq$ 2V | | | 7 | mA | | I <sub>CS(src)</sub><br>(OC)(final) | Final held output after overcurrent fault occurs while INL remains high | $V_{INL} = 5V$ , $0V \le V_{CS} \le 2V$ | 10 | 12 | 15.5 | mA | | | Output clamp voltage | $V_{\rm INL}$ = 5V, $I_{\rm D(Is)}$ = 8.1A, CS sinking 5mA from external source | | 2.5 | | V | | EN, INL, | INH | | | | | | | V <sub>IT+</sub> | Positive-going input threshold voltage | | 1.7 | | 2.45 | V | | V <sub>IT</sub> | Negative-going input threshold voltage | | 0.7 | | 1.3 | V | | | Input threshold voltage hysteresis | | | 1 | | V | | | Pull-down input resistance | 0V ≤ V <sub>PIN</sub> ≤ 3V | 200 | 400 | 600 | kΩ | | | Pull-down input current | 10V ≤ V <sub>PIN</sub> ≤ 26V; V <sub>AUX</sub> = 26V | | 10 | | μA | | OVER-TE | MPERATURE PROTECTION | 1 | | | | | | | Temperature fault – postive-going threshold temperature | | | 150 | | °C | | | Temperature fault – negative-going threshold temperature | | | 130 | | °C | | | Temperature fault – threshold temperature hysteresis | | | 20 | | °C | | FLT | | | | | | | | | Low-level output voltage | FLT sinking 1mA while asserted | | | 200 | mV | | | Off-state sink current | V <sub>FLT</sub> = V <sub>AUX</sub> while de-asserted | | | 1 | μΑ | | AUX | | - | | | ' | | | V <sub>AUX,T+</sub><br>(UVLO) | UVLO – positive-going threshold voltage | | 8.9 | 9.3 | 9.7 | V | | | UVLO – negative-going threshold voltage | | 8.6 | 9.0 | 9.4 | V | | | UVLO – threshold voltage hysteresis | | | 250 | | mV | | | Standby quiescent current | V <sub>EN</sub> = 0V | | 50 | 80 | μΑ | | | | | | 250 | 370 | μΑ | | | Quiescent current | $V_{INL} = 5V$ , $I_{D(Is)} = 0A$ | | 1250 | | μA | | | Operating current | $V_{INL} = 0V \text{ or } 5V, V_{DS(Is)} = 0V, I_{D(Is)} = 0A,$<br>$f_{INL} = 500kHz$ | | 3.5 | | mA | | BST | 1 | 1 | | | | | | V <sub>BST_SW,</sub><br>T+(UVLO) | V <sub>BST_SW</sub> UVLO for FET to turn on – positive-going threshold voltage | | 6.7 | 7 | 7.3 | V | | | V <sub>BST_SW</sub> UVLO for FET to stay on–<br>negative-going threshold voltage | | 4.8 | 5.1 | 5.4 | V | | | Quiescent current | V <sub>INH</sub> = 5V | | 65<br>350 | 100 | μA | | | | vINH - Jv | | 330 | | | ## **5.5 Electrical Characteristics (continued)** 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST\_SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------------|-----|-----|-----|------| | Operating current | $V_{INH}$ = 0V or 5V, $V_{DS(hs)}$ = 0V; $f_{INH}$ = 500kHz | | 2.1 | | mA | ## 5.6 Switching Characteristics 1) Symbol definitions: $V_{DS(ls)}$ = SW to SL voltage; $I_{DS(ls)}$ = SW to SL current; $V_{DS(hs)}$ = DH to SW voltage; $I_{D(hs)}$ = DH to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 0V$ ; $V_{CS} = 100\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|--|--|--| | LOW-SIDE GAN POWER FET | | | | | | | | | | | t <sub>d(on)</sub><br>(Idrain)(Is) | Drain current turn-on delay time | From $V_{INL}$ > $V_{INL,IT+}$ to $I_{D(ls)}$ > 50mA, $V_{BUS}$ = 400V, $L_{HB}$ current = 2.5A | | 33 | | ns | | | | | $t_{d(on)(ls)}$ | Turn-on delay time | From $V_{INL} > V_{INL,IT+}$ to $V_{DS(Is)} < 320V$ , $V_{BUS} = 400V$ , $L_{HB}$ current = 2.5A | | 39 | | ns | | | | | t <sub>r(on)(ls)</sub> | Turn-on rise time | From $V_{DS(ls)}$ < 320V to $V_{DS(ls)}$ < 80V, $V_{BUS}$ = 400V, $L_{HB}$ current = 2.5A | | 2.4 | | ns | | | | | t <sub>d(off)(Is)</sub> | Turn-off delay time | From V <sub>INL</sub> < V <sub>INL,IT</sub> to V <sub>DS(Is)</sub> > 80V, V <sub>BUS</sub> = 400V, L <sub>HB</sub> current = 2.5A | | 40 | | ns | | | | | t <sub>f(off)(Is)</sub> | Turn-off fall time | From $V_{DS(ls)}$ > 80V to $V_{DS(ls)}$ > 320V, $V_{BUS}$ = 400V, $L_{HB}$ current = 2.5Å | | 16.0 | | ns | | | | | | Turn-on slew rate | From $V_{DS(ls)}$ < 250V to $V_{DS(ls)}$ < 150V, $T_{J}$ = 25°C, $V_{BUS}$ = 400V, $L_{HB}$ current = 2.5A | | 125 | | V/ns | | | | ## **5.6 Switching Characteristics (continued)** 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|-----|------|-----|------|--|--|--| | HIGH-SIDE GAN POWER FET | | | | | | | | | | | t <sub>d(on)</sub><br>(Idrain)(hs) | Drain current turn-on delay time | From $V_{INH} > V_{INH,IT+}$ to $I_{D(hs)} > 50 mA$ ,<br>$V_{BUS} = 400 V$ , $L_{HB}$ current = 2.5A | | 33 | | ns | | | | | t <sub>d(on)(hs)</sub> | Turn-on delay time | From $V_{INH} > V_{INH,IT+}$ to $V_{DS(hs)} < 320V$ , $V_{BUS} = 400V$ , $L_{HB}$ current = 2.5A | | 39 | | ns | | | | | t <sub>r(on)(hs)</sub> | Turn-on rise time | From $V_{DS(hs)}$ < 320V to $V_{DS(hs)}$ < 80V,<br>$V_{BUS}$ = 400V, L <sub>HB</sub> current = 2.5A | | 2.4 | | ns | | | | | t <sub>d(off)(hs)</sub> | Turn-off delay time | From $V_{INH} < V_{INH,IT-}$ to $V_{DS(hs)} > 80V$ ,<br>$V_{BUS} = 400V$ , $L_{HB}$ current = 2.5A | | 40 | | ns | | | | | t <sub>f(off)(hs)</sub> | Turn-off fall time | From $V_{DS(hs)}$ > 80V to $V_{DS(hs)}$ > 320V,<br>$V_{BUS}$ = 400V, L <sub>HB</sub> current = 2.5A | | 16.0 | | ns | | | | | | Turn-on slew rate | From $V_{DS(hs)}$ < 250V to $V_{DS(hs)}$ < 150V, $T_J$ = 25°C, $V_{BUS}$ = 400V, $L_{HB}$ current = 2.5A | | 125 | | V/ns | | | | ## **5.6 Switching Characteristics (continued)** 1) Symbol definitions: $V_{DS(ls)} = SW$ to SL voltage; $I_{DS(ls)} = SW$ to SL current; $V_{DS(hs)} = DH$ to SW voltage; $I_{D(hs)} = DH$ to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 10V$ 1$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | |---------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--| | LOW-SIDE OVERCURRENT PROTECTION | | | | | | | | | | | | | | | From $I_{D( s)} > I_{T(OC)( s)}$ to $I_{D( s)} < 0.5 \times I_{T(OC)}$<br>(is), at following $I_{D( s)}$ slew rate | | | | | | | | | | | t <sub>(OC)(Is)</sub> | Overcurrent fault response time, FET on before overcurrent | I <sub>D(ls)</sub> di/dt = 12 A/µs | | | 175 | ns | | | | | | | , ,, , | pelore overcurrent | I <sub>D(ls)</sub> di/dt = 24 A/µs | | | 150 | ns | | | | | | | | | I <sub>D(ls)</sub> di/dt = 120 A/μs | | | 90 | | | | | | | | t <sub>(OC)(en)</sub> | Overcurrent fault response time, FET enabled into a short | $V_{DS(ls)} = 50 \text{ V; From } I_{D(ls)} > I_{T(OC)(ls)} \text{ to}$<br>$I_{D(ls)} < 0.5 \times I_{T(OC)(ls)}$ | | | 122 | ns | | | | | | | HIGH-SII | DE OVERCURRENT PROTECTION | | | | | | | | | | | | | | From $I_{D(hs)} > I_{T(OC)(hs)}$ to $I_{D(hs)} < 0.5 \times I_{T(OC)(hs)}$ , at following $I_{D(hs)}$ slew rate | | | | | | | | | | | t <sub>(OC)(hs)</sub> | Overcurrent fault response time, FET on before overcurrent | I <sub>D(hs)</sub> di/t = 12 A/μs | | | 175 | ns | | | | | | | (/( ) | perore overcurrent | $I_{D(hs)}$ di/t = 24 A/µs | 150 | | | | | | | | | | | | I <sub>D(hs)</sub> di/dt = 120 A/μs | 90 | | | ns | | | | | | | t <sub>(OC)(en)</sub> | Overcurrent fault response time, FET enabled into a short | $V_{DS(hs)} = 50 \text{ V; From } I_{D(hs)} > I_{T(OC)(hs)} \text{ to}$ $I_{D(hs)} < 0.5 \times I_{T(OC)(hs)}$ | | | | ns | | | | | | ## 5.6 Switching Characteristics (continued) 1) Symbol definitions: $V_{DS(ls)}$ = SW to SL voltage; $I_{DS(ls)}$ = SW to SL current; $V_{DS(hs)}$ = DH to SW voltage; $I_{D(hs)}$ = DH to SW current; 2) Unless otherwise noted: voltage, resistance, and capacitance are respect to AGND; $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ ; $10V \le V_{AUX} \le 26V$ ; $7.5V \le V_{BST-SW} \le 26V$ ; $V_{EN} = 5V$ ; $V_{INL} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 0V$ ; $V_{INH} = 10V$ $V_{INH$ | | PARAMETER | PARAMETER TEST CONDITIONS | | | | | | |----------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|----|----|--| | cs | | | | | | | | | t <sub>r</sub> | Rise time | From $I_{CS(src)} > 0.1 \times I_{CS(src)(final)}$ to $I_{CS(src)} > 0.9 \times I_{CS(src)(final)}$ , $0V \le V_{CS} \le 2V$ , Low-side enabled into a 2.5A load | | | 35 | ns | | | EN | | | | | | | | | | EN wake-up time | From $V_{EN} > V_{IT+}$ to $I_{D(ls)} > 10$ mA, $V_{INL} = 5$ V | | 1.5 | | μs | | | BST | | | | | | | | | | Start-up time from deep BST to SW discharge | From V <sub>BST_SW</sub> > V <sub>BST_SW,T+(UVLO)</sub> to high-<br>side reacts to INH rising edge with<br>V <sub>BST_SW</sub> rising from 0V to 10V in 1µs | | 5 | | μs | | | | Start-up time from shallow BST to SW discharge | From V <sub>BST_SW</sub> > V <sub>BST_SW,T+(UVLO)</sub> to high-<br>side reacts to INH rising edge with<br>V <sub>BST_SW</sub> rising from 5V to 10V in 0.5µs | | 2 | | μs | | ## 5.7 Typical Characteristics Figure 5-1. Low-Side Normalized On-Resistance vs Junction Temperature Figure 5-2. High-Side Normalized On-Resistance vs Junction Temperature Figure 5-3. Low-Side Output Capacitance vs Drain-Source Voltage Figure 5-4. Low-Side Output Capacitance Stored Energy vs Drain-Source Voltage Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Submit Document Feedback **Temperature** Copyright © 2024 Texas Instruments Incorporated Figure 5-21. BST Quiescent Current vs Junction Temperature Figure 5-22. BST Quiescent Current vs Junction Temperature 140 120 150 -40 -20 INH = 5V 20 40 60 Junction Temperature (°C) 80 100 120 140 INH = 0V 55 -40 -20 40 60 Junction Temperature (°C) 80 100 20 ### **6 Parameter Measurement Information** ### 6.1 GaN Power FET Switching Parameters Figure 6-1 shows the circuit used to measure the GaN power FET switching parameters. The circuit is operated as a double-pulse tester. Consult external references for double-pulse tester details. The circuit is placed in the boost configuration to measure the low-side GaN switching parameters. The circuit is placed in the buck configuration to measure the high-side GaN switching parameters. The GaN FET not being measured in each configuration (high-side in the boost and low-side in the buck) acts as the double-pulse tester diode and circulates the inductor current in the off-state, third-quadrant conduction mode. Table 6-1 shows the details for each configuration. Figure 6-1. GaN Power FET Switching Parameters Test Circuit Table 6-1. GaN Power FET Switching Parameters Test Circuit Configuration Details | | | | • | | • | | |---------------|-----------------------|-------------------------|--------------------|-------------------|--------------------------|--------------------------| | Configuration | GaN FET Under<br>Test | GaN FET Acting as Diode | S <sub>BOOST</sub> | S <sub>BUCK</sub> | V <sub>INL</sub> | V <sub>INH</sub> | | Boost | Low-side | High-side | Closed | Open | Double-pulse<br>waveform | 0V | | Buck | High-side | Low-side | Open | Closed | 0V | Double-pulse<br>waveform | Figure 6-2 shows the GaN power FET switching parameters. The GaN power FET turn-on transition has three timing components: drain-current turn-on delay time, turn-on delay time, and turn-on rise time. Note that the turn-on rise time is the same as the $V_{DS}$ 80% to 20% fall time. The GaN power FET turn-off transition has two timing components: turn-off delay time, and turn-off fall time. Note that the turn-off fall time is the same as the $V_{DS}$ 20% to 80% rise time. The turn-off timing components are heavily dependent on the $L_{HB}$ current. The turn-on slew rate is measured over a smaller voltage delta (100V) compared to the turn-on rise time voltage delta (240V) to obtain a faster slew rate which is useful for EMI design. Figure 6-2. GaN Power FET Switching Parameters ## 7 Detailed Description ### 7.1 Overview The LMG2640 is a highly-integrated 650V GaN power-FET half bridge. The LMG2640 combines the half-bridge power FETs, gate drivers, low-side current-sense emulation function, high-side gate-drive level shifter, and bootstrap diode function in a 9mm by 7mm QFN package. The GaN half-bridge consists of $105m\Omega$ low-side FET and high-side FETs. The LMG2640 internal gate drivers regulate the drive voltage for optimum GaN power-FET on-resistance. Internal drivers also reduce total gate inductance and GaN FET common-source inductance for improved switching performance, including common-mode transient immunity (CMTI). Current-sense emulation places a scaled replica of the low-side drain current on the output of the CS pin. The CS pin is terminated with a resistor to AGND to create the current-sense input signal to the external power supply controller. This CS pin resistor replaces the traditional current-sense resistor, placed in series with the low-side GaN FET source, at significant power and space savings. Furthermore, with no current-sense resistor in series with the GaN source, the low-side GaN FET thermal pad can be connected directly to the PCB power ground. This thermal pad connection both improves system thermal performance and provides additional device routing flexibility since full device current can be conducted through the thermal pads. The high-side gate-drive level-shifter reduces the capacitive coupling of the sensitive high-side gate drive path for lower noise susceptibility and better CMTI compared to external solutions where the signal path has a much larger PCB footprint. The level shifter also has minimal impact on device guiescent current and no impact on device start-up time compared to external solutions with worse quiescent current and start up performance. The bootstrap diode function between AUX and BST is implemented with a smart-switched GaN bootstrap FET. The switched GaN bootstrap FET allows more complete charging of the BST-to-SW capacitor since the on-state GaN bootstrap FET does not have the forward voltage drop of a traditional bootstrap diode. The smart-switched GaN bootstrap FET also avoids the traditional bootstrap diode problem of BST-to-SW capacitor overcharging due to off-state third-quadrant current flow in the low-side half-bridge GaN power FET. Finally, the bootstrap function has more efficient switching due to low capacitance and no reverse-recovery charge compared to the traditional bootstrap diode. The AUX input supply wide voltage range is compatible with the corresponding wide range supply rail created by power supply controllers. The BST input supply range is even wider on the low end to account for capacitive droop in between bootstrap recharge cycles. Low AUX / BST idle quiescent currents and fast BST start-up time support converter burst-mode operation critical for meeting government light-load efficiency mandates. Further AUX quiescent current reduction is obtained by placing the device in standby mode with the EN pin. The INL, INH, and EN control pins have high input impedance, low input threshold voltage and maximum input voltage equal to the AUX voltage. This allows the pins to support both low voltage and high voltage input signals and be driven with low-power outputs. The LMG2640 protection features are low-side / high-side under-voltage lockout (UVLO), low-side / high-side input gate-drive interlock, low-side / high-side cycle-by-cycle current limit, and over-temperature shut down. The UVLO features also help achieve well-behaved converter operation. The over-temperature shut down is reported on the open drain FLT output. ## 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 GaN Power FET Switching Capability Due to the silicon FET's long reign as the dominant power-switch technology, many designers are unaware that the nameplate drain-source voltage cannot be used as an equivalent point to compare devices across technologies. The nameplate drain-source voltage of a silicon FET is set by the avalanche breakdown voltage. The nameplate drain-source voltage of a GaN FET is set by the long term compliance to data sheet specifications. Exceeding the nameplate drain-source voltage of a silicon FET can lead to immediate and permanent damage. Meanwhile, the breakdown voltage of a GaN FET is much higher than the nameplate drain-source voltage. For example, the breakdown drain-source voltage of the LMG2640 GaN power FET is more than 800V which allows the LMG2640 to operate at conditions beyond an identically nameplate rated silicon FET. The LMG2640 GaN power FET switching capability is explained with the assistance of Figure 7-1. The figure shows the drain-source voltage versus time for the LMG2640 GaN power FET for four distinct switch cycles in a switching application. No claim is made about the switching frequency or duty cycle. The first two cycles show normal operation and the second two cycles show operation during a rare input voltage surge. The LMG2640 GaN power FETs are intended to be turned on in either zero-voltage switching (ZVS) or discontinuous-conduction mode (DCM) switching conditions. Figure 7-1. GaN Power FET Switching Capability Each cycle starts before $t_0$ with the FET in the on state. At $t_0$ the GaN FET turns off and parasitic elements cause the drain-source voltage to ring at a high frequency. The high frequency ringing has damped out by $t_1$ . Between $t_1$ and $t_2$ the FET drain-source voltage is set by the characteristic response of the switching application. The characteristic is shown as a flat line (plateau), but other responses are possible. At $t_2$ the GaN FET is turned on. For normal operation, the transient ring voltage is limited to 650V and the plateau voltage is limited to 720V. For rare surge events, the transient ring voltage is limited to 800V and the plateau voltage is limited to 720V. #### 7.3.2 Current-Sense Emulation The current-sense emulation function creates a scaled replica of the low-side GaN power FET positive drain current at the output of the CS pin. The current-sense emulation gain, $G_{CSE}$ , is 0.616mA output from the CS pin, $I_{CS}$ for every 1A passing into the drain of the low-side GaN power FET, $I_D$ . $$G_{CSE} = I_{CS} / I_{D} = 0.616 \text{mA} / 1 \text{A} = 0.000616$$ (1) The CS pin is terminated with a resistor to AGND, R<sub>CS</sub>, to create the current-sense voltage input signal to the external power supply controller. $R_{CS}$ is determined by solving for the traditional current-sense design resistance, $R_{CS(trad)}$ , and multiplying by the inverse of $G_{CSE}$ . The traditional current-sense design creates the current-sense voltage, $V_{CS(trad)}$ , by passing the low-side GaN power FET drain current, $I_D$ , through $R_{CS(trad)}$ . The LMG2640 creates the current-sense voltage, $V_{CS}$ , by passing the CS pin output current, $I_{CS}$ , through $R_{CS}$ . The current-sense voltage must be the same for both designs. $$V_{CS} = I_{CS} \times R_{CS} = V_{CS(trad)} = I_D \times R_{CS(trad)}$$ (2) $$R_{CS} = I_D / I_{CS} \times R_{CS(trad)} = 1 / G_{CSE} \times R_{CS(trad)}$$ (3) $$R_{CS} = 1,623 \times R_{CS(trad)} \tag{4}$$ The CS pin is clamped internally to a typical 2.5V. The clamp protects vulnerable power-supply controller current-sense input pins from over voltage if, for example, the current sense resistor on the CS pin were to become disconnected. Figure 7-2 shows the current-sense emulation operation. In both cycles, the CS pin current emulates the low-side GaN power-FET drain current while the low-side FET is enabled. The first cycle shows normal operation where the controller turns off the low-side GaN power FET when the controller current-sense input threshold is tripped. The second cycle shows a fault situation where the LMG2640 *Overcurrent Protection* turns off the low-side GaN power FET before the controller current-sense input threshold is tripped. In this second cycle, the LMG2640 avoids a hung controller INL pulse by generating a fast-ramping artificial current-sense emulation signal to trip the controller current-sense input threshold. The artificial signal persists until the INL pin goes to logic-low which indicates the controller is back in control of switch operation. Figure 7-2. Current-Sense Emulation Operation Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 7.3.3 Bootstrap Diode Function The internal bootstrap diode function is implemented with a smart-switched GaN bootstrap FET. The GaN bootstrap FET blocks current in both directions between AUX and BST when The GaN bootstrap FET is turned off. The bootstrap diode function is active when the low-side GaN power FET is turned on and inactive when the low-side GaN power FET is turned off. The GaN bootstrap FET is held off in the bootstrap diode inactive phase. The GaN bootstrap FET is turned on a single time at the beginning of the bootstrap active phase and is controlled as an ideal diode with diode current flowing from AUX to BST to charge the BST-to-SW capacitor. If a small reverse current from BST to AUX is detected after the GaN bootstrap FET is turned on, the GaN bootstrap FET is turned off for the remainder of the bootstrap active phase. The bootstrap diode function implements a current limit to protect the GaN bootstrap FET when the BST-to-SW capacitor is significantly discharged at the beginning of the bootstrap active phase. If there is no current limit situation during the GaN bootstrap FET turn on, or if the bootstrap function drops out of current limit as the BST-to-SW capacitor charges, the current limit function is disabled for the remainder of the GaN bootstrap FET turn-on time. The current limit function is disabled to save quiescent current. #### 7.3.4 Input Control Pins (EN, INL, INH) The EN pin is used to toggle the device between the active and standby modes described in *Device Functional Modes*. The INL pin is used to turn the low-side GaN power FET on and off. The INH pin is used to turn the high-side GaN power FET on and off. The input control pins have a typical 1V input-voltage-threshold hysteresis for noise immunity. The pins also have a typical $400k\Omega$ pull-down resistance to protect against floating inputs. The $400k\Omega$ saturates for typical input voltages above 4V to limit the maximum input pull-down current to a typical 10uA. The INL turn-on action is impacted by the following conditions 1) *Standby Mode*, 2) *AUX UVLO*, 3) INH in control of *Interlock*, 4) Low-Side *Over-Current Protection*, and 5) *Over-Temperature Protection*. The INH turn-on action is impacted by the following conditions 1) *Standby Mode*, 2) *AUX UVLO*, 3) INL in control of *Interlock*, 4) High-Side *Over-Current Protection*, and 5) *Over-Temperature Protection*. The Standby Mode, AUX UVLO, and Over-Temperature Protection are the universal INL / INH blocking conditions. These conditions hold both GaN half-bridge power FETs off independent of INL and INH. Figure 7-3 shows the Universal Blocking Condition Operation. Note that the high-side FET does not turn on at transistion #4. INH only turns on the high-side FET if there is no universal blocking condition when INH goes to logic high. This avoids an incomplete high-side FET turn-on period which can create undesired spike voltages in the converter. Figure 7-3. Universal INL / INH Blocking Condition Operation #### 7.3.5 INL - INH Interlock The interlock function keeps the low-side and high-side GaN power FETs from being simultaneously turned on when the INL and INH pins are both logic-high. Either the INL or the INH pin gains control of the interlock if it is logic high when the other pin is logic low. Once the INL or INH pin gains control of the interlock, it retains control as long as it remains logic high. Only the INL or INH pin in control of the interlock passes a logic-high signal through the interlock. The interlock is disabled if any of the universal INL / INH blocking conditions defined in *Input Control Pins* are asserted. When the interlock is disabled, the interlock outputs are held at logic low. If both INL and INH are logic-high when the interlock is enabled, the INL takes priority, gains control of the interlock, and passes the INL logic-high signal through the interlock. ## 7.3.6 AUX Supply Pin The AUX pin is the input supply for the low-side internal circuits and is the power source to charge the BST-to-SW capacitor through the internal bootstrap diode function. #### 7.3.6.1 AUX Power-On Reset The AUX Power-On Reset disables all low-side functionality if the AUX voltage is below the AUX Power-On Reset voltage. The AUX Power-On Reset voltage is not specified but is around 5V. The AUX Power-On Reset enables the over-temperature protection function if the AUX voltage is above the AUX Power-On Reset voltage. #### 7.3.6.2 AUX Under-Voltage Lockout (UVLO) The AUX UVLO holds off both the low-side and high-side GaN power FETs if the AUX voltage is below the AUX UVLO voltage. The AUX UVLO voltage is set higher than the BST UVLO voltage so the high-side GaN power FET can be operated when the low-side GaN power FET is operating. The voltage separation between the AUX UVLO voltage and BST UVLO voltage accounts for operating conditions where the bootstrap charging of the BST-to-SW capacitor from the AUX supply is incomplete. The AUX UVLO voltage hysteresis prevents on-off chatter near the UVLO voltage trip point. ### 7.3.7 BST Supply Pin The BST pin is the input supply for the high-side internal circuits. The BST pin and corresponding high-side circuits are referenced to the SW pin. The BST pin is powered by the low-side AUX Supply pin through the internal bootstrap diode function. The bootstrap function is inactive when the low-side GaN FET is off and the BST pin must rely on an external BST-to-SW capacitor for the BST power source. Designing the BST-to-SW capacitance is a trade-off between high-side charge-up time and hold-up time. The BST-to-SW external capacitance is recommended to be a ceramic capacitor that is at least 10nF over operating conditions. #### 7.3.7.1 BST Power-On Reset The BST Power-On Reset voltage is with respect to the SW pin. The BST Power-On Reset disables all high-side functionality if the BST-to-SW voltage is below the BST Power-On Reset voltage. The BST Power-On Reset voltage is not specified but is around 5V. ### 7.3.7.2 BST Under-Voltage Lockout (UVLO) The BST UVLO voltage is with respect to the SW pin. The BST UVLO only controls the high-side GaN power FET. The BST UVLO does not control the low-side GaN power FET. The BST UVLO consists of two separate UVLO functions to create a two-level BST UVLO. The upper BST UVLO is called the BST Turn-On UVLO and only controls if the high-side GaN power FET is turned on. The lower BST UVLO is called the BST Turn-Off UVLO and only controls if the high-side GaN power FET is turned off after the high-side GaN power FET is turned on. The operation of the two-level UVLO is not the same as a single UVLO with wide hysteresis. Figure 7-4 shows the BST UVLO operation. The BST Turn-On UVLO prevents the high-side GaN power FET from turning on at a INH logic-high rising edge if the BST-to-SW voltage is below the BST Turn-On UVLO voltage - INH pulses #1, #2, and #5. After the high-side GaN power FET is successfully turned-on, the BST Turn-On UVLO is ignored and the BST Turn-Off UVLO output is watched for the remainder of the INH logic-high pulse - INH pulses #3, #4, and #6. The BST Turn-Off UVLO turns off the high-side GaN power FET for the remainder of the INH logic-high pulse if the BST-to-SW voltage falls below the BST Turn-Off UVLO voltage - INH pulse #6. Figure 7-4. BST UVLO Operation The effective voltage hysteresis of the two-level BST UVLO is the difference between the upper and lower BST UVLO voltages. A single-level BST UVLO can be implemented with the same hysteresis but allows subsequent high-side GaN power FET turn on anywhere in the hysteresis range. The two-level UVLO design prevents any turn on in the hysteresis range. A single-level BST UVLO would allow INH pulse #5 to turn on the high-side GaN power FET. The two-level BST UVLO allows a wide hysteresis while making sure the BST-to-SW capacitor is adequately charged at the beginning of every INH pulse. The wide hysteresis allows a smaller BST-to-SW capacitor to be used which is useful for faster high-side start-up time. The adequate capacitor charge at the beginning of the INH pulse helps make sure the high-side GaN power FET is not turned-off early in the INH pulse which can create undesired spike voltages in the converter. Product Folder Links: *LMG2640* Copyright © 2024 Texas Instruments Incorporated #### 7.3.8 Over-Current Protection The LMG2640 implements cycle-by-cycle over-current protection for both half-bridge GaN power FETs. Figure 7-5 shows the cycle-by-cycle over-current operation. Every INx logic-high cycle turns on the GaN power FET. If the GaN power FET drain current exceeds the over-current threshold current, the over-current protection turns off the GaN power FET for the remainder of the INx logic-high duration. Figure 7-5. Cycle-by-Cycle Over-Current Protection Operation An over-current protection event is not reported on the $\overline{\text{FLT}}$ pin. Cycle-by-cycle over-current protection minimizes system disruption because the event is not reported and because the protection allows the GaN power FET to turn on every INx cycle. The low-side / high-side over-current protection threshold currents are set to different levels corresponding to the different GaN power FET sizes. As described in *Current-Sense Emulation*, an artificial CS pin current is produced after the low-side GaN power FET is turned off by the low-side over-current protection, to prevent the controller from entering a hung state. #### 7.3.9 Over-Temperature Protection The over-temperature protection holds off both the low-side and high-side GaN power FETs if the LMG2640 temperature is above the over-temperature shut-down temperature. The over-temperature shut-down hysteresis avoids erratic thermal cycling. An over-temperature fault is reported on the $\overline{\text{FLT}}$ pin when the over-temperature protection is asserted. This is the only fault event reported on the $\overline{\text{FLT}}$ pin. The over-temperature protection is enabled when the AUX voltage is above the AUX Power-On Reset voltage. The low AUX Power-On Reset voltage helps the over-temperature protection remain operational when the AUX rail droops during the cooldown phase. #### 7.3.10 Fault Reporting The LMG2640 only reports an over-temperature fault. An over-temperature fault is reported on the FLT pin when the *Over-Temperature Protection* function is asserted. The FLT pin is an active low open-drain output so the pin pulls low when there is an over-temperature fault. #### 7.4 Device Functional Modes The LMG2640 has two modes of operation controlled by the EN pin. The device is in Active mode when the EN is logic high and in Standby mode when the EN pin is logic low. In active mode, the half-bridge GaN power FETs are controlled by the INL and INH pins. In Standby mode, the INL and INH pins are ignored, the half-bridge GaN power FETs are held off, and the AUX quiescent current is reduced to the AUX standby quiescent current. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** The LMG2640 is a GaN power-FET half bridge with plug-and-play simplicity since it integrates the half-bridge FETs, FET gate drivers, high-side gate-drive level shifter, bootstrap diode function, and current-sense emulation in a single package. The integrated gate driver, low IN input threshold voltage, and wide AUX input-supply voltage allows the LMG2640 to seamlessly pair with common industry power-supply controllers. ## 8.2 Typical Application Figure 8-1. 280W LLC Converter Application Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 8.2.1 Design Requirements **Table 8-1. Design Specification** | SPECIFICATION | VALUE | | | |----------------------------------|--------------------|--|--| | Input DC voltage range | 365 VDC to 410 VDC | | | | Output DC voltage | 12V | | | | Ouput rated current | 23.34A | | | | Output voltage ripple at 390 VDC | 120mVpp | | | | Peak efficiency at 390 VDC | 93% | | | ## 8.2.2 Detailed Design Procedure The typical application shows the LMG2640 pairing a LLC controller to create a high-power-density, high-efficiency, 280W, LLC converter. The 280W LLC converter application is adapted from the typical application. This detailed design procedure focuses on the specifics of using the LMG2640 in the application. #### 8.2.3 Application Curve The following waveform shows typical switching waveforms. The red trace is the switch-node voltage of LMG2640, the green trace is the current-sense voltage across $C_{CS}$ , and the blue trace is $V_{OUT}$ . Figure 8-2. $V_{IN} = 400VDC$ ### 8.3 Power Supply Recommendations The LMG2640 operates from a single input supply connected to the AUX pin. The BST pin is powered internally by the AUX pin. The LMG2640 is intended to be operated from the same supply managed and used by the power supply controller. The wide recommended AUX voltage range of 10V to 26V overlaps common-controller supply-pin turn-on and UVLO voltage limits. The BST-to-SW external capacitance is recommended to be a ceramic capacitor that is at least 10nF over operating conditions. The AUX external capacitance is recommended to be a ceramic capacitor that is at least three-times larger than the BST-to-SW capacitance over operating conditions. #### 8.4 Layout ### 8.4.1 Layout Guidelines #### 8.4.1.1 Solder-Joint Stress Relief Large QFN packages can experience high solder-joint stress. Several best practices are recommended to provide solder-joint stress relief. First, the instructions for the NC1, NC2, and NC3 anchor pins found in Table 4-1 must be followed. Second, all the board solder pads must be non-solder-mask defined (NSMD) as shown in the land pattern example in the *Mechanical Data*. Finally, any board trace connected to an NSMD pad must be less than 2/3 the width of the pad on the pad side where it is connected. The trace must maintain this 2/3 width limit for as long as it is not covered by solder mask. After the trace is under solder mask, there are no limits on the trace dimensions. All these recommendations are followed in the *Layout Example*. #### 8.4.1.2 Signal-Ground Connection Design the power supply with separate signal and power grounds that only connect in one location. Connect the LMG2640 AGND pin to signal ground. Connect the LMG2640 SL pin and PADL thermal pad to power ground. The LMG2640 serves as the single connection point between the signal and power grounds since the AGND pin, SL pin, and PADL thermal pad are connected internally. Do not connect the signal and power grounds anywhere else on the board except as recommended in the next sentence. To facillitate board debug with the LMG2640 not installed, connect the AGND pad to the PADL thermal pad as shown in the *Layout Example*. #### 8.4.1.3 CS Pin Signal As seen with Equation 4, the current-sense signal impedance is three orders of magnitude higher than a traditional current-sense signal. This higher impedance has implications for current-sense signal noise susceptibility. Minimize routing the current-sense signal near any noisy traces. Place the current-sense resistor and any filtering capacitors at the far end of the trace next to the controller current-sense input pin. #### 8.4.2 Layout Example Figure 8-3. PCB Top Layer (First Layer) Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *LMG2640* Figure 8-4. PCB Inner Layer (Second Layer) ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: LMG2640 Half-Bridge Daughter Card Evaluation Module ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |---------------|----------|-----------------| | November 2024 | * | Initial Release | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: LMG2640 ### **EXAMPLE BOARD LAYOUT** ### RRG0040A-C01 ### VQFN - 1.0 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### **EXAMPLE STENCIL DESIGN** ### RRG0040A-C01 ## VQFN - 1.0 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|-------------|---------------|---------------------|-----------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | LMG2640RRGR | Active | Production | VQFN (RRG) 40 | 2000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | -40 to 125 | LMG2640 | | | | | | | | | | | NNNNC | | LMG2640RRGR.A | Active | Production | VQFN (RRG) 40 | 2000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | See LMG2640RRGR | LMG2640 | | | | | | | | | | | NNNNC | | LMG2640RRGR.B | Active | Production | VQFN (RRG) 40 | 2000 LARGE T&R | - | Call TI | Call TI | See LMG2640RRGR | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Dec-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMG2640RRGR | VQFN | RRG | 40 | 2000 | 330.0 | 16.4 | 9.3 | 7.3 | 1.2 | 12.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Dec-2024 ### \*All dimensions are nominal | Device | | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | | LMG2640RRGR | VQFN | RRG | 40 | 2000 | 367.0 | 367.0 | 38.0 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated