

# LMC6442 Dual Micropower Rail-to-Rail Output Single Supply Operational Amplifier

Check for Samples: LMC6442

### **FEATURES**

- (Typical, V<sub>S</sub> = 2.2V)
- Output Swing to Within 30 mV of Supply Rail
- High Voltage Gain 103 dB
- **Gain Bandwidth Product 9.5 KHz**
- **Ensured for: 2.2V, 5V, 10V**
- Low Supply Current 0.95 µA/Amplifier
- Input Voltage Range -0.3V to V+ -0.9V
- 2.1 µW/Amplifier Power Consumption
- Stable for  $A_V \ge +2$  or  $A_V \le -1$

### **APPLICATIONS**

- **Portable Instruments**
- Smoke/Gas/CO/Fire Detectors
- Pagers/Cell Phones
- Instrumentation
- **Thermostats**
- **Occupancy Sensors**
- **Cameras**
- **Active Badges**

#### DESCRIPTION

The LMC6442 is ideal for battery powered systems, where very low supply current (less than one microamp per amplifier) and Rail-to-Rail output swing is required. It is characterized for 2.2V to 10V operation, and at 2.2V supply, the LMC6442 is ideal for single (Li-Ion) or two cell (NiCad or alkaline) battery systems.

The LMC6442 is designed for battery powered systems that require long service life through low supply current, such as smoke and gas detectors, and pager or personal communications systems.

Operation from single supply is enhanced by the wide common mode input voltage range which includes the ground (or negative supply) for ground sensing applications. Very low (5 fA, typical) input bias current and near constant supply current over supply voltage enhance the LMC6442's performance near the endof-life battery voltage.

Designed for closed loop gains of greater than plus two (or minus one), the amplifier has typically 9.5 KHz GBWP (Gain Bandwidth Product). Unity gain can be used with a simple compensation circuit, which also allows capacitive loads of up to 300 pF to be driven, as described in the Application Information section.

## **Connection Diagram**



Figure 1. 8-Pin SOIC / PDIP Package See Package Numbers D0008A, P0008E



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## Absolute Maximum Ratings (1)(2)

| ESD Tolerance (3)                                  | 2 kV                             |
|----------------------------------------------------|----------------------------------|
| Differential Input Voltage                         | ±Supply Voltages                 |
| Voltage at Input/Output Pin                        | $(V^{+}) + 0.3V, (V^{-}) - 0.3V$ |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ): | 16V                              |
| Current at Input Pin (4)                           | ±5 mA                            |
| Current at Output Pin <sup>(5)</sup> (6)           | ±30 mA                           |
| Lead Temp. (soldering 10 sec)                      | 260°C                            |
| Storage Temp. Range:                               | −65°C to +150°C                  |
| Junction Temp. (7)                                 | 150°C                            |
|                                                    |                                  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Human body model, 1.5 k $\Omega$  in series with 100 pF.
- (4) Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings.
- (5) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability.
- (6) Do not short circuit output to V<sup>+</sup>, when V<sup>+</sup> is greater than 13V or reliability will be adversely affected.
- (7) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

## Operating Ratings (1)

| Supply Voltage                        |                                     | 1.8V ≤ V <sub>S</sub> ≤ 11V    |
|---------------------------------------|-------------------------------------|--------------------------------|
| Junction Temperature Ran              | ge: LMC6442AI, LMC6442I             | -40°C < T <sub>J</sub> < +85°C |
| Thermal Resistance (θ <sub>JA</sub> ) | D0008A Package, 8-pin Surface Mount | 193°C/W                        |
|                                       | P0008E Package, 8-pin Molded DIP    | 115°C/W                        |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

#### 2.2V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.2V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V$   $^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter                                 | Test Conditions               | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |
|-------------------|-------------------------------------------|-------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|
| DC Elect          | rical Characteristics                     |                               |                    |                                   |                                  |           |
| Vos               | Input Offset Voltage                      |                               | -0.75              | ±3<br>±4                          | ±7<br>±8                         | mV<br>max |
| TCV <sub>OS</sub> | Temp. coefficient of input offset voltage |                               | 0.4                |                                   |                                  | μV/°C     |
| I <sub>B</sub>    | Input Bias Current                        | See (3)                       | 0.005              | 4                                 | 4                                | pA<br>max |
| I <sub>OS</sub>   | Input Offset Current                      | See (3)                       | 0.0025             | 2                                 | 2                                | pA<br>max |
| CMRR              | Common Mode Rejection Ratio               | -0.1V ≤ V <sub>CM</sub> ≤0.5V | 92                 | 67<br><b>67</b>                   | 67<br><b>67</b>                  | dB min    |
| C <sub>IN</sub>   | Common Mode Input<br>Capacitance          |                               | 4.7                |                                   |                                  | pF        |
| PSRR              | Power Supply Rejection<br>Ratio           | V <sub>S</sub> = 2.5 V to 10V | 95                 | 75<br><b>75</b>                   | 75<br><b>75</b>                  | dB<br>min |

- (1) Typical Values represent the most likely parametric norm.
- (2) All limits are specified by testing or statistical analysis unless otherwise specified.

(3) Limits specified by design.



## 2.2V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.2V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                 | Parameter                                    | Test Conditions                               | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |  |
|-----------------|----------------------------------------------|-----------------------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|--|
| V <sub>CM</sub> | Input Common-Mode<br>Voltage Range           | CMRR ≥ 50 dB                                  | 1.3                | 1.05<br><b>0.95</b>               | 1.05<br><b>0.95</b>              | V<br>min  |  |
|                 |                                              | CIVIRR 2 50 db                                | -0.3               | -0.2<br><b>0</b>                  | -0.2<br><b>0</b>                 | V<br>max  |  |
| A <sub>V</sub>  | Large Signal Voltage Gain                    | Sourcing (4)                                  | 100                |                                   |                                  |           |  |
|                 |                                              | Sinking (4)                                   | 94                 |                                   |                                  | dB<br>min |  |
|                 |                                              | V <sub>O</sub> = 0.22V to 2V                  | 103                | 80                                | 80                               | 111111    |  |
| Vo              | Output Swing $V_{ID} = 100 \text{ mV}^{(5)}$ |                                               | 2.18               | 2.15<br><b>2.15</b>               | 2.15<br><b>2.15</b>              | V<br>min  |  |
|                 |                                              | V <sub>ID</sub> = -100 mV <sup>(5)</sup>      | 22                 | 60<br><b>60</b>                   | 60<br><b>60</b>                  | mV<br>max |  |
| I <sub>SC</sub> | Output Short Circuit<br>Current              | Sourcing, $V_{ID} = 100 \text{ mV}^{(6)}$ (5) | 50                 | 18<br><b>17</b>                   | 18<br><b>17</b>                  | μA        |  |
|                 |                                              | Sinking, $V_{ID} = -100 \text{ mV}^{(6)(5)}$  | 50                 | 20<br><b>19</b>                   | 20<br><b>19</b>                  | min       |  |
| I <sub>S</sub>  | Supply Current (2 amplifiers)                | R <sub>L</sub> = open                         | 1.90               | 2.4<br><b>3.0</b>                 | 2.6<br><b>3.2</b>                | μA        |  |
|                 |                                              | V <sup>+</sup> = 1.8V, R <sub>L</sub> = open  | 2.10               |                                   |                                  | max       |  |
| AC Elect        | trical Characteristics                       |                                               | ·                  |                                   | •                                | •         |  |
| SR              | Slew Rate (7)                                |                                               | 2.2                |                                   |                                  | V/ms      |  |
| GBWP            | Gain-Bandwidth Product                       |                                               | 9.5                |                                   |                                  | KHz       |  |
| φ <sub>m</sub>  | Phase Margin                                 | See <sup>(8)</sup>                            | 63                 |                                   |                                  | deg       |  |

- $R_L$  connected to V+/2. For Sourcing Test,  $V_O > V^+/2$ . For Sinking tests,  $V_O < V^+/2$ .  $V_{ID}$  is differential input voltage referenced to inverting input.
- (5)
- Output shorted to ground for sourcing, and shorted to V+ for sinking short circuit current test.
- Slew rate is the slower of the rising and falling slew rates.
- See the Typical Performance Characteristics and Applications Information sections for more details.

#### **5V Electrical Characteristics**

Unless otherwise specified, all limits ensured for  $T_J = 25$ °C,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . Boldface limits apply at the temperature extremes.

|                   | Parameter                                 | Test Conditions               | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |
|-------------------|-------------------------------------------|-------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|
| DC Elect          | rical Characteristics                     |                               |                    |                                   |                                  |           |
| V <sub>OS</sub>   | Input Offset Voltage                      |                               | -0.75              | ±3<br>±4                          | ±7<br>±8                         | mV<br>max |
| TCV <sub>OS</sub> | Temp. coefficient of input offset voltage |                               | 0.4                |                                   |                                  | μV/°C     |
| I <sub>B</sub>    | Input Bias Current                        | See <sup>(3)</sup>            | 0.005              | 4                                 | 4                                | pA<br>max |
| I <sub>OS</sub>   | Input Offset Current                      | See <sup>(3)</sup>            | 0.0025             | 2                                 | 2                                | pA<br>max |
| CMRR              | Common Mode Rejection Ratio               | -0.1V ≤ V <sub>CM</sub> ≤3.5V | 102                | 70<br><b>70</b>                   | 70<br><b>70</b>                  | dB min    |
| C <sub>IN</sub>   | Common Mode Input<br>Capacitance          |                               | 4.1                |                                   |                                  | pF        |
| PSRR              | Power Supply Rejection<br>Ratio           | V <sub>S</sub> = 2.5 V to 10V | 95                 | 75<br><b>75</b>                   | 75<br><b>75</b>                  | dB<br>min |

- (1) Typical Values represent the most likely parametric norm.
- All limits are specified by testing or statistical analysis unless otherwise specified.
- Limits specified by design.



## 5V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25$ °C,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                 | Parameter                          | Test Conditions                                                              | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |
|-----------------|------------------------------------|------------------------------------------------------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|
| V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | CMRR ≥ 50 dB                                                                 | 4.1                | 3.85<br><b>3.75</b>               | 3.85<br><b>3.75</b>              | V<br>min  |
|                 |                                    | CIVIRR 2 50 db                                                               | -0.4               | -0.2<br><b>0</b>                  | -0.2<br><b>0</b>                 | V<br>max  |
| A <sub>V</sub>  | Large Signal Voltage Gain          | Sourcing (4)                                                                 | 100                |                                   |                                  |           |
|                 |                                    | Sinking (4)                                                                  | 94                 |                                   |                                  | dB<br>min |
|                 |                                    | $V_{O} = 0.5V \text{ to } 4.5V$                                              | 103                | 80                                | 80                               | ]         |
| Vo              | Output Swing                       | $V_{ID} = 100 \text{ mV}^{(5)}$                                              | 4.99               | 4.95<br><b>4.95</b>               | 4.95<br><b>4.95</b>              | V<br>min  |
|                 |                                    | $V_{ID} = -100 \text{ mV}^{(5)}$                                             | 20                 | 50<br><b>50</b>                   | 50<br><b>50</b>                  | mV<br>max |
| I <sub>SC</sub> | Output Short Circuit Current       | Sourcing, $V_{ID} = 100 \text{ mV}^{(6)}$ (5)                                | 500                | 300<br><b>200</b>                 | 300<br><b>200</b>                | μA        |
|                 |                                    | Sinking, $V_{ID} = -100 \text{ mV}^{(6)}$ (5)                                | 350                | 200<br><b>150</b>                 | 200<br><b>150</b>                | min       |
| I <sub>S</sub>  | Supply Current (2 amplifiers)      | R <sub>L</sub> = open                                                        | 1.90               | 2.4<br><b>3.0</b>                 | 2.6<br><b>3.2</b>                | μA<br>max |
| AC Elect        | rical Characteristics              | •                                                                            | *                  | •                                 |                                  | •         |
| SR              | Slew Rate (7)                      |                                                                              | 4.1                | 2.5                               | 2.5                              | V/ms      |
| GBWP            | Gain-Bandwidth Product             |                                                                              | 10                 |                                   |                                  | KHz       |
| φ <sub>m</sub>  | Phase Margin                       | See <sup>(8)</sup>                                                           | 64                 |                                   |                                  | deg       |
| THD             | Total Harmonic Distortion          | $A_V = +2$ , $f = 100$ Hz,<br>$R_L = 10$ M $\Omega$ , $V_{OUT} = 1$ $V_{PP}$ | 0.08               |                                   |                                  | %         |

- (4) R<sub>L</sub> connected to V<sup>+</sup>/2. For Sourcing Test,  $V_O > V^+/2$ . For Sinking tests,  $V_O < V^+/2$ . (5)  $V_{ID}$  is differential input voltage referenced to inverting input.
- Output shorted to ground for sourcing, and shorted to V+ for sinking short circuit current test.
- (7) Slew rate is the slower of the rising and falling slew rates.
- See the Typical Performance Characteristics and Applications Information sections for more details.

#### 10V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter                                 | Test Conditions               | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |
|-------------------|-------------------------------------------|-------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|
| DC Elect          | trical Characteristics                    |                               | <u>.</u>           |                                   |                                  |           |
| V <sub>OS</sub>   | Input Offset Voltage                      |                               | -1.5               | ±3<br>±4                          | ±7<br>±8                         | mV<br>max |
| TCV <sub>OS</sub> | Temp. coefficient of input offset voltage |                               | 0.4                |                                   |                                  | μV/°C     |
| I <sub>B</sub>    | Input Bias Current                        | See <sup>(3)</sup>            | 0.005              | 4                                 | 4                                | pA<br>max |
| I <sub>OS</sub>   | Input Offset Current                      | See (3)                       | 0.0025             | 2                                 | 2                                | pA<br>max |
| CMRR              | Common Mode Rejection Ratio               | -0.1V ≤ V <sub>CM</sub> ≤8.5V | 105                | 70<br><b>70</b>                   | 70<br><b>70</b>                  | dB min    |
| C <sub>IN</sub>   | Common Mode Input<br>Capacitance          |                               | 3.5                |                                   |                                  | pF        |
| PSRR              | Power Supply Rejection<br>Ratio           | V <sub>S</sub> = 2.5 V to 10V | 95                 | 75<br><b>75</b>                   | 75<br><b>75</b>                  | dB<br>min |

- Typical Values represent the most likely parametric norm.
- (2) All limits are specified by testing or statistical analysis unless otherwise specified.

Limits specified by design. (3)



## **10V Electrical Characteristics (continued)**

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 10V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V$   $^+/2$ , and  $R_L = 1$  M $\Omega$  to  $V^+/2$ . Boldface limits apply at the temperature extremes.

|                 | Parameter                          | Test Conditions                                                  | Typ <sup>(1)</sup> | LMC6442AI<br>Limit <sup>(2)</sup> | LMC6442I<br>Limit <sup>(2)</sup> | Units     |
|-----------------|------------------------------------|------------------------------------------------------------------|--------------------|-----------------------------------|----------------------------------|-----------|
| V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | CMRR ≥ 50 dB                                                     | 9.1                | 8.85<br><b>8.75</b>               | 8.85<br><b>8.75</b>              | V<br>min  |
|                 |                                    | CIVIRR 2 50 dB                                                   | -0.4               | -0.2<br><b>0</b>                  | -0.2<br><b>0</b>                 | V<br>max  |
| A <sub>V</sub>  | Large Signal Voltage Gain          | Sourcing (4)                                                     | 120                |                                   |                                  |           |
|                 |                                    | Sinking (4)                                                      | 100                |                                   |                                  | dB<br>min |
|                 |                                    | V <sub>O</sub> = 0.5V to 9.5V                                    | 104                | 80                                | 80                               | '''''     |
| Vo              | Output Swing                       | V <sub>ID</sub> = 100 mV <sup>(5)</sup>                          | 9.99               | 9.97<br><b>9.97</b>               | 9.97<br><b>9.97</b>              | V<br>min  |
|                 |                                    | V <sub>ID</sub> = -100 mV <sup>(5)</sup>                         | 22                 | 50<br><b>50</b>                   | 50<br><b>50</b>                  | mV<br>max |
| I <sub>SC</sub> | Output Short Circuit<br>Current    | Sourcing, V <sub>ID</sub> = 100 mV <sup>(6)</sup> <sup>(5)</sup> | 2100               | 1200<br><b>1000</b>               | 1200<br><b>1000</b>              | μA        |
|                 |                                    | Sinking, $V_{ID} = -100 \text{ mV}^{(6)}$ (5)                    | 900                | 600<br><b>500</b>                 | 600<br><b>500</b>                | min       |
| I <sub>S</sub>  | Supply Current (2 amplifiers)      | R <sub>L</sub> = open                                            | 1.90               | 2.4<br><b>3.0</b>                 | 2.6<br><b>3.2</b>                | μA<br>max |
| AC Elect        | trical Characteristics             |                                                                  | •                  |                                   |                                  |           |
| SR              | Slew Rate <sup>(7)</sup>           |                                                                  | 4.1                | 2.5                               | 2.5                              | V/ms      |
| GBWP            | Gain-Bandwidth Product             |                                                                  | 10.5               |                                   |                                  | KHz       |
| $\phi_{m}$      | Phase Margin                       | See <sup>(8)</sup>                                               | 68                 |                                   |                                  | deg       |
| e <sub>n</sub>  | Input-Referred Voltage<br>Noise    | R <sub>L</sub> = open<br>f = 10 Hz                               | 170                |                                   |                                  | nV/√Hz    |
| i <sub>n</sub>  | Input-Referred Current<br>Noise    | R <sub>L</sub> = open<br>f = 10 Hz                               | 0.0002             |                                   |                                  | pA/√Hz    |
|                 | Crosstalk Rejection                | See <sup>(9)</sup>                                               | 85                 |                                   |                                  | dB        |

<sup>(5)</sup> 

 $R_L$  connected to V+/2. For Sourcing Test,  $V_O > V^+/2$ . For Sinking tests,  $V_O < V^+/2$ .  $V_{ID}$  is differential input voltage referenced to inverting input. Output shorted to ground for sourcing, and shorted to V+ for sinking short circuit current test. Slew rate is the slower of the rising and falling slew rates. (6)

<sup>(7)</sup> 

See the Typical Performance Characteristics and Applications Information sections for more details. Input referred,  $V^+$  = 10V and  $R_L$  = 10 M $\Omega$  connected to 5V. Each amp excited in turn with 1 KHz to produce about 10 V<sub>PP</sub> output.



## **Typical Performance Characteristics**

 $V_S = 5V$ , Single Supply,  $T_A = 25$ °C unless otherwise specified















 $V_S = 5V$ , Single Supply,  $T_A = 25^{\circ}C$  unless otherwise specified





Figure 9.









Copyright © 1997–2013, Texas Instruments Incorporated



 $V_S = 5V$ , Single Supply,  $T_A = 25$ °C unless otherwise specified















 $V_S = 5V$ , Single Supply,  $T_A = 25$ °C unless otherwise specified













Submit Documentation Feedback Copyright © 1997-2013, Texas Instruments Incorporated



 $V_S = 5V$ , Single Supply,  $T_A = 25$ °C unless otherwise specified



Figure 25.



Figure 27.





Figure 26.



Figure 28.



Figure 30.



 $V_S = 5V$ , Single Supply,  $T_A = 25$ °C unless otherwise specified



Figure 31.





Figure 32.





#### APPLICATIONS INFORMATION

#### **USING LMC6442 IN UNITY GAIN APPLICATIONS**

LMC6442 is optimized for maximum bandwidth and minimal external components when operating at a minimum closed loop gain of +2 (or -1). However, it is also possible to operate the device in a unity gain configuration by adding external compensation as shown in Figure 35:



Figure 35.  $A_V = +1$  Operation by adding  $C_C$  and  $R_C$ 

Using this compensation technique it is possible to drive capacitive loads of up to 300 pF without causing oscillations (see the Typical Performance Characteristics for step response plots). This compensation can also be used with other gain settings in order to improve stability, especially when driving capacitive loads (for optimum performance,  $R_C$  and  $C_C$  may need to be adjusted).

### **USING "T" NETWORK**

Compromises need to be made whenever high gain inverting stages need to achieve a high input impedance as well. This is especially important in low current applications which tend to deal with high resistance values. Using a traditional inverting amplifier, gain is inversely proportional to the resistor value tied between the inverting terminal and input while the input impedance is equal to this value. For example, in order to build an inverting amplifier with an input impedance of  $10M\Omega$  and a gain of 100, one needs to come up with a feedback resistor of  $1000\ M\Omega$  -an expensive task.

An alternate solution is to use a "T" Network in the feedback path, as shown in Figure 36.

Closed loop gain, A<sub>V</sub> is given by:

$$A_{V} = -\frac{R^{2}}{R^{2}} \bullet \left(\frac{2}{R} + \frac{1}{R^{1}}\right)$$

$$V_{IN} \bigcirc V_{IN} \bigcirc V_{OUT}$$

$$(1)$$

Figure 36. "T" Network Used to Replace High Value Resistor

It must be noted, however, that using this scheme, the realizable bandwidth would be less than the theoretical maximum. With feedback factor, β, defined as:

$$\beta \cong \frac{R2}{R2+R} \bullet \frac{R1}{R1+R} \text{ for } R2 \gg R1$$
 (2)

$$BW(-3 dB) \approx GBWP \bullet \beta \tag{3}$$

In this case, assuming a GBWP of about 10 KHz, the expected BW would be around 50 Hz (vs. 100 Hz with the conventional inverting amplifier).



Looking at the problem from a different view, with R<sub>F</sub> defined by A<sub>V</sub>•Rin, one could select a value for R in the "T" Network and then determine R1 based on this selection:

$$R1 = \frac{R^2}{R_F - 2R} \tag{4}$$



Figure 37. "T" Network Values for Various Values of R

For convenience, Figure 37 shows R1 vs. R<sub>F</sub> for different values of R.

#### **DESIGN CONSIDERATIONS FOR CAPACITIVE LOADS**

As with many other opamps, the LMC6442 is more stable at higher closed loop gains when driving a capacitive load. Figure 38 shows minimum closed loop gain versus load capacitance, to achieve less than 10% overshoot in the output small signal response. In addition, the LMC6442 is more stable when it provides more output current to the load and when its output voltage does not swing close to V<sup>-</sup>.

The LMC6442 is more tolerant to capacitive loads when the equivalent output load resistance is lowered or when output voltage is 1V or greater from the  $V^-$  supply. The capacitive load drive capability is also improved by adding an isolating resistor in series with the load and the output of the device. Figure 39 shows the value of this resistor for various capacitive loads ( $A_{V} = -1$ ), while limiting the output to less than 10 % overshoot.

Referring to the Typical Performance Characteristics plot of Phase Margin (Worst Case) vs. Supply Voltage, note that Phase Margin increases as the equivalent output load resistance is lowered. This plot shows the expected Phase Margin when the device output is very close to  $V^-$ , which is the least stable condition of operation. Comparing this Phase Margin value to the one read off the Open Loop Gain/Phase vs. Frequency plot, one can predict the improvement in Phase Margin if the output does not swing close to  $V^-$ . This dependence of Phase Margin on output voltage is minimized as long as the output load,  $R_L$ , is about  $1M\Omega$  or less.

**Output Phase Reversal:** The LMC6442 is immune against this behavior even when the input voltages exceed the common mode voltage range.

**Output Time Delay:** Due to the ultra low power consumption of the device, there could be as long as 2.5 ms of time delay from when power is applied to when the device output reaches its final value.





Figure 38. Minimum Operating Gain vs. Capacitive Load



Figure 39. Isolating Resistor Value vs Capacitive Load

Submit Documentation Feedback

Copyright © 1997–2013, Texas Instruments Incorporated



## **Application Circuits**



V  $^{+}$  = 5V: I<sub>S</sub> < 10  $\mu$ A, f/V<sub>C</sub> = 4.3 (Hz/V)

$$R1 \cong 4R4$$
  
 $R2 = 2R3$ 

$$f(Hz) = \frac{V_C}{3R_1C_1V^+ \left[\frac{R6}{R5+R6} - \frac{(R6 \parallel R7)}{(R6 \parallel R7) + R5}\right]} \cong \frac{V_C(R5+R6)}{3R_1C_1V^+ (R6-R7)} \text{ for } R5 >> R6 \text{ and } R6 >> R7$$

Figure 40. Micropower Single Supply Voltage to Frequency Converter



Figure 41. Gain Stage with Current Boosting

Copyright © 1997–2013, Texas Instruments Incorporated





Figure 42. Offset Nulling Schemes



## **REVISION HISTORY**

| CI | hanges from Revision D (March 2013) to Revision E  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 16 |

www.ti.com

23-May-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LMC6442AIM/NOPB       | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442AIM/NOPB.A     | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442AIM/NOPB.B     | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442AIMX/NOPB      | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442AIMX/NOPB.A    | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442AIMX/NOPB.B    | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42AIM   |
| LMC6442IM/NOPB        | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IM/NOPB.A      | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IM/NOPB.B      | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IMX/NOPB       | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI   Sn                  | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IMX/NOPB.A     | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IMX/NOPB.B     | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | LMC64<br>42IM    |
| LMC6442IN/NOPB        | Active     | Production    | PDIP (P)   8   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-NA-UNLIM           | -40 to 85    | LMC6442<br>IN    |
| LMC6442IN/NOPB.A      | Active     | Production    | PDIP (P)   8   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-NA-UNLIM           | -40 to 85    | LMC6442<br>IN    |
| LMC6442IN/NOPB.B      | Active     | Production    | PDIP (P)   8   | 40   TUBE             | Yes             | NIPDAU                        | Level-1-NA-UNLIM           | -40 to 85    | LMC6442<br>IN    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.



## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC6442AIMX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC6442IMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 23-May-2025



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMC6442AIMX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC6442IMX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMC6442AIM/NOPB   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442AIM/NOPB.A | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442AIM/NOPB.B | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442IM/NOPB    | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442IM/NOPB.A  | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442IM/NOPB.B  | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMC6442IN/NOPB    | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |
| LMC6442IN/NOPB.A  | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |
| LMC6442IN/NOPB.B  | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated