

Technical documentation



Support & training



LM51231-Q1 SLVSGN5 - OCTOBER 2022

# LM51231-Q1 2.2-MHz Wide VIN Synchronous Boost Controller with VOUT Tracking

### 1 Features

- AEC-Q100 qualified for automotive applications Temperature grade 1: -40°C to +125°C, T<sub>A</sub>
- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- Suited for wide operating range automotive battery powered applications
  - 3.8-V to 42-V input operating range
  - Dynamically programmable VOUT from 5 V to 20 V, or from 15 V to 57 V
  - Minimum boost input 0.8 V when BIAS ≥ 3.8 V
  - Bypass operation when  $V_{SUPPLY} > V_{LOAD}$
  - BIAS shutdown current  $\leq 3 \mu A$
- Small solution size
  - Maximum switching frequency 2.2 MHz
  - Internal boot diode
  - QFN-20 with wettable flanks
- EMI mitigation and avoid AM band interference ٠ and crosstalk
  - Optional clock synchronization
  - Switching frequency from 100 kHz to 2.2 MHz
  - Selectable switching mode (FPWM, diode emulation)
  - Optional programmable spread spectrum
  - Lead-less package
- Programmability and flexibility
  - Dynamic V<sub>OUT</sub> tracking
  - Dynamic switching frequency programming
  - Supports DCR inductor current sensing
  - Programmable input voltage UVLO
  - Adjustable soft start
  - Adaptive dead-time
  - PGOOD indicator
- Integrated protection features
  - Constant cycle-by-cycle peak current limit over VSUPPLY
  - Overvoltage protection
  - HB-SW short protection
  - Thermal shutdown

### 2 Applications

- Automotive audio power supply with tracking
- Automotive LED bias supply

### **3 Description**

The LM51231-Q1 device is a wide input range synchronous boost controller that employs peak current mode control. The device's wide input range supports automotive cold-crank and load dump. The minimum input voltage can be as low as 0.8 V when BIAS is equal to or greater than 3.8 V. The output voltage can be dynamically programmed by using the tracking function. Bypass mode operation is automatically entered when  $V_{SUPPLY} > V_{LOAD}$ , eliminating the body diode drop of the high-side MOSFET. The switching frequency is dynamically programmed with an external resistor from 100 kHz to 2.2 MHz. Switching at 2.2 MHz minimizes AM band interference and allows a small solution size and fast transient response.

The device has built-in protection features such as peak current limit, which is constant over V<sub>SUPPLY</sub>, overvoltage protection, and thermal shutdown. External clock synchronization, programmable spread spectrum modulation, and a lead-less package with minimal parasitic, help to reduce EMI and avoid cross talk. Additional features include line UVLO, FPWM, diode emulation, DCR inductor current sensing, programmable soft start, and a power-good indicator

**Device Information** 

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) |
|-------------|------------------------|-----------------|
| LM51231-Q1  | QFN (20)               | 3.5 mm x 3.5 mm |

(1)For all available packages, see the orderable addendum at the end of the data sheet.



**Typical Application** 





## **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        |                |
| 4 Revision History                   |                |
| 5 Pin Configuration and Functions    | 3              |
| 6 Specifications                     | <mark>5</mark> |
| 6.1 Absolute Maximum Ratings         | <mark>5</mark> |
| 6.2 ESD Ratings                      | <mark>5</mark> |
| 6.3 Recommended Operating Conditions |                |
| 6.4 Thermal Information              | 6              |
| 6.5 Electrical Characteristics       |                |
| 6.6 Typical Characteristics          | 11             |
| 7 Detailed Description               |                |
| 7.1 Overview                         | 14             |
| 7.2 Functional Block Diagram         | 14             |
| 7.3 Feature Description              |                |

|   | 7.4 Device Functional Modes                                                                                                                                                                 | 26                         |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 8 | Application and Implementation                                                                                                                                                              | . 30                       |
|   | 8.1 Application Information                                                                                                                                                                 | . 30                       |
|   | 8.2 Typical Application                                                                                                                                                                     | . 30                       |
|   | 8.3 System Example                                                                                                                                                                          |                            |
|   | 8.4 Power Supply Recommendations                                                                                                                                                            | 34                         |
|   | 8.5 Layout                                                                                                                                                                                  | . 34                       |
| 9 | Device and Documentation Support                                                                                                                                                            | 36                         |
| • | Device and Documentation Support                                                                                                                                                            |                            |
| Ŭ | 9.1 Receiving Notification of Documentation Updates                                                                                                                                         |                            |
| Ŭ |                                                                                                                                                                                             | 36                         |
| U | 9.1 Receiving Notification of Documentation Updates                                                                                                                                         | . 36<br>. 36               |
| Ū | <ul><li>9.1 Receiving Notification of Documentation Updates</li><li>9.2 Support Resources</li></ul>                                                                                         | . 36<br>. 36<br>. 36       |
| Ū | <ul><li>9.1 Receiving Notification of Documentation Updates</li><li>9.2 Support Resources</li><li>9.3 Trademarks</li></ul>                                                                  | 36<br>36<br>36<br>36       |
|   | <ul><li>9.1 Receiving Notification of Documentation Updates</li><li>9.2 Support Resources</li><li>9.3 Trademarks</li><li>9.4 Electrostatic Discharge Caution</li></ul>                      | 36<br>36<br>36<br>36       |
|   | <ul><li>9.1 Receiving Notification of Documentation Updates</li><li>9.2 Support Resources</li><li>9.3 Trademarks</li><li>9.4 Electrostatic Discharge Caution</li><li>9.5 Glossary</li></ul> | 36<br>36<br>36<br>36<br>36 |

**4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | TE REVISION |                 |
|--------------|-------------|-----------------|
| October 2022 | *           | Initial release |



### **5** Pin Configuration and Functions





#### Table 5-1. Pin Functions

|               | PIN          | - I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|--------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.           | NAME         |                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1             | CSP          | I                    | Current sense amplifier input. The pin operates as the positive input pin.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2             | CSN          | I                    | Current sense amplifier input. The pin operates as the negative input pin.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3 VOLIT/SENSE |              |                      | Output voltage sensing pin. An internal feedback resistor voltage divider is connected from the pin to AGND. Connect a 0.1-µF local VOUT capacitor from the pin to ground.                                                                                                                                                                                                                                                                                                                              |
| 5             | 3 VOUT/SENSE |                      | High-side MOSFET drain voltage sensing pin. Connect the pin to the drain of the high-<br>side MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                              |
| 4             | PGOOD        | 0                    | Power-good indicator with open-drain output stage. The pin is grounded when the output voltage is less than the undervoltage threshold. The pin can be left floating if not used.                                                                                                                                                                                                                                                                                                                       |
| 5             | НО           | 0                    | High-side gate driver output. Connect directly to the gate of the high-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                                      |
| 6             | SW           | Р                    | Switching node connection and the high-side MOSFET source voltage sensing pin.<br>Connect directly to the source of the high-side N-channel MOSFET and the drain of the<br>low-side N-channel MOSFET through a short, low inductance path. Connect to PGND for<br>non-synchronous boost configuration.                                                                                                                                                                                                  |
| 7             | НВ           | Р                    | High-side driver supply for bootstrap gate drive. Boot diode is internally connected from VCC to the pin. Connect a $0.1$ - $\mu$ F capacitor between the pin and SW. Connect to VCC for non-synchronous boost configuration.                                                                                                                                                                                                                                                                           |
| 8             | BIAS         | Р                    | Supply voltage input to the VCC regulator. Connect a 1- $\mu$ F local BIAS capacitor from the pin to ground.                                                                                                                                                                                                                                                                                                                                                                                            |
| 9             | VCC          | Р                    | Output of the internal VCC regulator and supply voltage input of the internal MOSFET drivers. Connect a 4.7-µF capacitor between the pin and PGND.                                                                                                                                                                                                                                                                                                                                                      |
| 10            | PGND         | G                    | Power ground pin. Connect directly to the source of the low-side N-channel MOSFET and the power ground plane through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                      |
| 11            | LO           | 0                    | Low-side gate driver output. Connect directly to the gate of the low-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                                                                                                                                                                                                                                        |
| 12            | MODE         | 1                    | Device switching mode (FPWM or diode emulation) selection pin. The device is configured to diode emulation if the pin is open or if a resistor that is greater than 500 k $\Omega$ is connected from the pin to AGND or is less than 0.4 V during initial power-on. The device is configured to FPWM mode by connecting the pin to VCC or if the pin voltage is greater than 2.0 V during power-on. The switching mode can be dynamically programmed between the FPWM and the DE mode during operation. |



#### Table 5-1. Pin Functions (continued)

|     | PIN            | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|-----|----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME           |                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|     |                |                    | Enable pin. The pin enables/disables the device. If the pin is less than 0.35 V, the device shuts down. The pin must be raised above 0.65 V to enable the device.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 13  | UVLO/EN        | I                  | Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting the pin to the supply voltage through a resistor voltage divider. The low-side UVLO resistor must be connected to AGND. Connect to BIAS if not used.                                                                                                                                                                                                                                                                                                                     |  |  |
|     |                |                    | Synchronization clock input. The internal oscillator can be synchronized to an external clock during operation. Connect to AGND if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 14  | SYNC/DITHER/VH | I/O                | Clock dithering/spread spectrum modulation frequency programming pin. If a capacitor is connected between the pin and AGND, the clock dithering/spread spectrum function is activated. During the dithering operation, the capacitor is charged and discharged with an internal 20- $\mu$ A current source/sink. As the voltage on the pin ramps up and down, the oscillator frequency is modulated between $-6\%$ and $+5\%$ of the nominal frequency set by the RT resistor. The clock dithering/spread spectrum can be deactivated during operation by pulling down the pin to ground. |  |  |
|     |                |                    | VCC hold pin. If the pin is greater than 2.0 V, the device holds the VCC pin voltage when the EN pin is grounded, which helps to restart fast without reconfiguration.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 15  | RT             | I                  | Switching frequency setting pin. If no external clock is applied to the SYNC pin, the switching frequency is programmed by a single resistor between the pin and AGND. Switching frequency is dynamically programmable during operation.                                                                                                                                                                                                                                                                                                                                                  |  |  |
|     |                |                    | 1.0-V internal reference voltage output. Connect a 470-pF capacitor from the pin to AGND. The V <sub>OUT</sub> regulation target can be programmed by connecting a resistor voltage divider from the pin to TRK. The resistance from the pin to AGND must be always greater than 20 k $\Omega$ if used. Connect the low-side resistor of the divider to AGND.                                                                                                                                                                                                                             |  |  |
| 16  | VREF/RANGE     | I/O                | $V_{OUT}$ range selection pin. Lower $V_{OUT}$ range (5 V to 20 V) is selected if the resistance from the pin to AGND is in the range of 75 k $\Omega$ and 100 k $\Omega$ during initial power-on. Upper VOUT range (15 V to 57 V) is selected if the resistance from the pin to AGND is in the range of 20 k $\Omega$ and 35 k $\Omega$ during initial power-on. Boost converter output voltage can be dynamically programmed within the pre-programmed range. The accuracy of the output voltage regulation is specified within the selected range.                                     |  |  |
| 17  | SS             | I/O                | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. The device forces diode emulation during soft-start time.                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 18  | TRK            | I                  | Output regulation target programming pin. The $V_{OUT}$ regulation target can be programmed by connecting the pin to VREF through a resistor voltage divider or by controlling the pin voltage directly from a D/A. The recommended operating range of the pin is from 0.25 V to 1.0 V.                                                                                                                                                                                                                                                                                                   |  |  |
| 19  | AGND           | G                  | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 20  | COMP           | 0                  | Output of the internal transconductance error amplifier. Connect the loop compensation components between the pin and AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| -   | EP             |                    | Exposed pad of the package. The EP must be soldered to a large analog ground plane to reduce thermal resistance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



### **6** Specifications

#### 6.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                       |                                                               | MIN                                                    | MAX                | UNIT |
|-----------------------|---------------------------------------------------------------|--------------------------------------------------------|--------------------|------|
|                       | BIAS to AGND                                                  | -0.3                                                   | 50                 |      |
|                       | UVLO to AGND                                                  | -0.3                                                   | BIAS + 0.3         |      |
|                       | CSP to AGND                                                   | -0.3                                                   | 50                 |      |
|                       | CSP to CSN                                                    | -0.3                                                   | 0.3                |      |
|                       | VOUT to AGND                                                  | -0.3                                                   | 65                 |      |
|                       | HB to AGND                                                    | -0.3                                                   | 65                 |      |
| Input <sup>(2)</sup>  | HB to SW                                                      | -0.3                                                   | 5.8 <sup>(3)</sup> | V    |
|                       | SW to AGND                                                    | -0.3                                                   | 60                 |      |
|                       | SW to AGND (50ns)                                             | -1                                                     |                    |      |
|                       | MODE, SYNC, TRK to AGND                                       | -0.3                                                   | 5.5                |      |
|                       | PGOOD to AGND                                                 | -0.3                                                   | VOUT + 0.3         |      |
|                       | RT to AGND                                                    | -0.3                                                   | 2.5                |      |
|                       | PGND to AGND                                                  | -0.3                                                   | 0.3                |      |
|                       | VCC to AGND                                                   | -0.3                                                   | 5.8 <sup>(3)</sup> |      |
| $O_{1}$               | HO to SW (50ns)                                               | -1                                                     |                    | V    |
| Output <sup>(2)</sup> | LO to PGND (50ns)                                             | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | v                  |      |
|                       | VREF, SS, COMP to AGND <sup>(4)</sup>                         | -0.3                                                   | 5.5                |      |
| Operating jur         | Dperating junction temperature, T <sub>J</sub> <sup>(5)</sup> |                                                        | 150                | °C   |
| Storage temp          | perature, T <sub>STG</sub>                                    | -55                                                    | 150                | U    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) It is not allowed to apply an external voltage directly to VREF, COMP, SS, RT, LO, HO pins.

(3) Operating lifetime is de-rated when the pin voltage is greater than 5.5V.

(4) Maximum VREF pin sourcing current is 50uA.

(5) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

### 6.2 ESD Ratings

|                    |               |                                                                                           |             | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------------------|-------------|-------|------|
|                    | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 |             | ±2000 |      |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per AEC Q100-011                                              | All pins    | ±500  | V    |
|                    |               | CDM ESD Classification Level C4B                                                          | Corner pins | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature range (unless otherwise specified)<sup>(1)</sup>

|                                     |                                               | MIN  | NOM MAX          | UNIT |
|-------------------------------------|-----------------------------------------------|------|------------------|------|
| V <sub>SUPPLY(BOOST)</sub>          | Boost Converter Input (when BIAS ≥ 3.8V)      | 0.8  | 42               |      |
| V <sub>LOAD(BOOST)</sub>            | Boost Converter Output                        | 5    | 57               |      |
| V <sub>BIAS</sub>                   | BIAS Input                                    | 3.8  | 42               |      |
| V <sub>UVLO</sub>                   | UVLO Input                                    | 0    | 42               | V    |
| V <sub>CSP</sub> , V <sub>CSN</sub> | Current Sense Input                           | 0.8  | 42               | v    |
| V <sub>VOUT</sub>                   | Boost Output Sense                            | 5    | 57               |      |
| V <sub>TRK</sub>                    | TRK Input                                     | 0.25 | 1 <sup>(3)</sup> |      |
| V <sub>SYNC</sub>                   | Synchronization Pulse Input                   | 0    | 5.25             |      |
| f <sub>SW</sub>                     | Typical Switching Frequency                   | 100  | 2200             | kHz  |
| f <sub>SYNC</sub>                   | Synchronization Pulse Frequency               | 200  | 2200             | κΠΖ  |
| TJ                                  | Operating Junction Temperature <sup>(2)</sup> | -40  | 150              | °C   |

(1) Recommended Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics* 

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

(3) The maximum TRK pin voltage is limited to 0.95V when upper VOUT range is selected.

### 6.4 Thermal Information

|                       |                                              | LM5123-Q1 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGR(QFN)  | UNIT |
|                       |                                              | 20 PINS   |      |
| R <sub>qJA</sub>      | Junction-to-ambient thermal resistance       | 43.3      | °C/W |
| R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.9      | °C/W |
| R <sub>qJB</sub>      | Junction-to-board thermal resistance         | 17.8      | °C/W |
| Ујт                   | Junction-to-top characterization parameter   | 0.8       | °C/W |
| Ујв                   | Junction-to-board characterization parameter | 17.8      | °C/W |
| R <sub>qJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see the application report.

### **6.5 Electrical Characteristics**

Typical values correspond to  $T_J = 25$  °C. Minimum and maximum limits apply over  $T_J = -40$  °C to 125 °C. Unless otherwise stated,  $V_{BIAS} = 12$  V,  $V_{VOUT} = 12$  V,  $R_T = 9.09$  k $\Omega$ , ,  $R_{VREF} = 65$  k $\Omega$ 

|                            | PARAMETER                                                              | TEST CONDITIONS                                                                            | MIN | TYP  | MAX  | UNIT |  |  |
|----------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|------|------|------|--|--|
| SUPPLY CURREN              | SUPPLY CURRENT(BIAS, VCC, VOUT)                                        |                                                                                            |     |      |      |      |  |  |
| I <sub>BIAS-SD</sub>       | BIAS current in shutdown                                               | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                         |     | 2.5  | 5    | μA   |  |  |
| I <sub>BIAS-ACTIVE</sub>   | BIAS current in active (Non-<br>switching, VCC is supplied by<br>BIAS) | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.6 V                                        |     | 1.22 | 1.52 | mA   |  |  |
| I <sub>BIAS-BYP</sub>      | BIAS current in bypass mode                                            | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V                                       |     | 1.22 | 1.52 | mA   |  |  |
| I <sub>VOUT-SD</sub>       | VOUT current in shutdown                                               | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                         |     |      | 1    | μA   |  |  |
| I <sub>VOUT-BYP-DE</sub>   | VOUT current in bypass mode                                            | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>VOUT</sub> = 12 V, MODE = GND |     | 100  | 115  | μA   |  |  |
| I <sub>VOUT-BYP-FPWM</sub> | VOUT current in bypass mode                                            | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>VOUT</sub> = 12 V, MODE = VCC |     | 240  | 276  | μA   |  |  |

Typical values correspond to  $T_J$  = 25 °C. Minimum and maximum limits apply over  $T_J$  = -40 °C to 125 °C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ , ,  $R_{VREF}$  = 65 k $\Omega$ 

|                              | PARAMETER                                                              | TEST CONDITIONS                                                                            | MIN   | TYP   | MAX   | UNIT |
|------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                              | VOUT current in active (Non-<br>switching) (DE mode)                   | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.6 V, MODE = GND                            |       | 90    | 105   | μA   |
| VOUT-ACTIVE                  | VOUT current in active (Non-<br>switching), (FPWM)                     | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.6 V, MODE = VCC                            |       | 240   | 276   | μA   |
| BATTERY-SD                   | Battery drain in shutdown                                              | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                         |       | 2.5   | 5     | μA   |
| BATTERY-DE                   | Battery drain in bypass mode<br>(DE mode)                              | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, MODE = GND                           |       | 1.44  | 1.59  | mA   |
| BATTERY-FPWM                 | Battery drain in bypass mode<br>(FPWM)                                 | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, MODE = VCC                           |       | 1.58  | 1.74  | mA   |
| ENABLE, UVLO                 | 1                                                                      | 11                                                                                         |       |       |       |      |
| V <sub>EN-RISING</sub>       | Enable threshold                                                       | EN rising                                                                                  | 0.45  | 0.55  | 0.65  | V    |
| V <sub>EN-FALLING</sub>      | Enable threshold                                                       | EN falling                                                                                 | 0.35  | 0.45  | 0.55  | V    |
| V <sub>EN-HYS</sub>          | Enable hysteresis                                                      | EN falling                                                                                 | 55    | 90    | 130   | mV   |
| UVLO-HYS                     | UVLO pull-down hysteresis<br>current                                   | V <sub>UVLO</sub> = 0.7 V                                                                  | 8     | 10    | 12    | μA   |
| V <sub>UVLO-RISING</sub>     | UVLO threshold                                                         | UVLO rising                                                                                | 1.05  | 1.1   | 1.15  | V    |
| V <sub>UVLO-FALLING</sub>    | UVLO threshold                                                         | UVLO falling                                                                               | 1.025 | 1.075 | 1.125 | V    |
| V <sub>UVLO-HYS</sub>        | UVLO hysteresis                                                        | UVLO falling                                                                               |       | 25    |       | mV   |
| SYNC/DITHER/VH               |                                                                        | 1                                                                                          |       |       |       |      |
| V <sub>SYNC-RISING</sub>     | SYNC threshold/SYNC detection threshold                                | SYNC rising                                                                                |       |       | 2     | V    |
| V <sub>SYNC-FALLING</sub>    | SYNC threshold                                                         | SYNC falling                                                                               | 0.4   |       |       | V    |
|                              | Minimum SYNC pull up pulse width                                       |                                                                                            |       |       | 100   | ns   |
| IDITHER                      | Dither source/sink current                                             |                                                                                            | 16    | 21    | 26    | μA   |
| ∆f <sub>SW1</sub>            | f <sub>SW</sub> Modulation (Upper Limit)                               |                                                                                            |       | 5%    |       |      |
| ∆f <sub>SW2</sub>            | f <sub>SW</sub> Modulation (Lower Limit)                               |                                                                                            |       | -6%   |       |      |
| VDITHER-FALLING              | Dither disable threshold                                               |                                                                                            | 0.65  | 0.75  | 0.85  | V    |
| vcc                          |                                                                        |                                                                                            |       |       | I     |      |
| V <sub>VCC-REG1</sub>        | VCC regulation                                                         | I <sub>VCC</sub> = 100 mA                                                                  | 4.75  | 5     | 5.25  | V    |
| V <sub>VCC-REG2</sub>        | VCC regulation                                                         | No load                                                                                    | 4.75  | 5     | 5.25  | V    |
| V <sub>VCC-REG3</sub>        | VCC regulation during dropout                                          | V <sub>BIAS</sub> = 3.8V, I <sub>VCC</sub> = 100 mA                                        | 3.45  |       |       | V    |
| V <sub>VCC-UVLO-RISING</sub> | VCC UVLO threshold                                                     | VCC rising                                                                                 | 3.55  | 3.65  | 3.75  | V    |
| VVCC-UVLO-FALLING            | VCC UVLO threshold                                                     | VCC falling                                                                                | 3.2   | 3.3   | 3.4   | V    |
| VCC-CL                       | VCC sourcing current limit                                             | V <sub>VCC</sub> = 4 V                                                                     | 100   |       |       | mA   |
| CONFIGURATION                | (MODE)                                                                 |                                                                                            |       |       | I     |      |
| V <sub>MODE-RISING</sub>     | FPWM mode threshold                                                    | MODE rising                                                                                |       |       | 2.0   | V    |
| V <sub>MODE-FALLING</sub>    | Diode emulation mode threshold                                         | MODE falling                                                                               | 0.4   |       |       | V    |
| RT                           | 1                                                                      | 1 1                                                                                        |       |       |       |      |
| V <sub>RT</sub>              | RT regulation                                                          |                                                                                            |       | 0.5   |       | V    |
| VREF, TRK, VOUT              | -                                                                      |                                                                                            |       |       |       |      |
| V <sub>REF</sub>             | VREF regulation target                                                 |                                                                                            | 0.99  | 1     | 1.005 | V    |
| V <sub>OUT-REG</sub>         | VOUT regulation target1 with<br>resistor divider (lower VOUT<br>range) | VREF resistor divider to make V <sub>TRK</sub> = 0.25 V, R <sub>VREF</sub> = 65 k $\Omega$ | 4.915 | 5     | 5.085 | V    |



Typical values correspond to T<sub>J</sub> = 25 °C. Minimum and maximum limits apply over T<sub>J</sub> = -40 °C to 125 °C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ , ,  $R_{VREF}$  = 65 k $\Omega$ 

|                         | PARAMETER                                                              | TEST CONDITIONS                                                                            | MIN   | TYP  | MAX   | UNIT |
|-------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>OUT-REG</sub>    | VOUT regulation target2 with<br>resistor divider (lower VOUT<br>range) | VREF resistor divider to make V <sub>TRK</sub> = 0.5 V, R <sub>VREF</sub> = 65 k $\Omega$  | 9.9   | 10   | 10.1  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target3 with<br>resistor divider (lower VOUT<br>range) | VREF resistor divider to make V <sub>TRK</sub> = 1.0 V, R <sub>VREF</sub> = 65 k $\Omega$  | 19.8  | 20   | 20.2  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target4 with resistor divider (upper VOUT range)       | VREF resistor divider to make V <sub>TRK</sub> = 0.25 V, R <sub>VREF</sub> = 35 k $\Omega$ | 14.74 | 15   | 15.24 | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target5 with resistor divider (upper VOUT range)       | VREF resistor divider to make V <sub>TRK</sub> = 0.5 V, R <sub>VREF</sub> = 35 k $\Omega$  | 29.7  | 30   | 30.3  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target6 with resistor divider (upper VOUT range)       | VREF resistor divider to make V <sub>TRK</sub> = 0.95 V, R <sub>VREF</sub> = 35 k $\Omega$ | 56.43 | 57   | 57.57 | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target1 using TRK (lower VOUT range)                   | V <sub>TRK</sub> = 0.25 V, R <sub>VREF</sub> = 65 kΩ                                       | 4.91  | 5    | 5.09  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target2 using TRK (lower VOUT range)                   | V <sub>TRK</sub> = 0.5 V, R <sub>VREF</sub> = 65 kΩ                                        | 9.88  | 10   | 10.11 | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target3 using TRK (lower VOUT range)                   | V <sub>TRK</sub> = 1.0 V, R <sub>VREF</sub> = 65 kΩ                                        | 19.8  | 20   | 20.2  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target4 using TRK (upper VOUT range)                   | V <sub>TRK</sub> = 0.25 V, R <sub>VREF</sub> = 35 kΩ                                       | 14.71 | 15   | 15.25 | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target5 using TRK (upper VOUT range)                   | V <sub>TRK</sub> = 0.5 V, R <sub>VREF</sub> = 35 kΩ                                        | 29.6  | 30   | 30.3  | V    |
| V <sub>OUT-REG</sub>    | VOUT regulation target6 using TRK (upper VOUT range)                   | V <sub>TRK</sub> = 0.95 V, R <sub>VREF</sub> = 35 kΩ                                       | 56.45 | 57   | 57.5  | V    |
| I <sub>TRK</sub>        | TRK bias current                                                       |                                                                                            |       |      | 1     | μA   |
| SOFT START, D           | E to FPWM TRANSITION                                                   |                                                                                            |       |      |       |      |
| ss                      | Soft-start current                                                     |                                                                                            | 17    | 20   | 23    | μA   |
| V <sub>SS-DONE</sub>    | MODE transition start                                                  | SS rising                                                                                  | 1.3   | 1.5  | 1.7   | V    |
| R <sub>ss</sub>         | SS pull-down switch R <sub>DSON</sub>                                  |                                                                                            |       | 30   | 70    | Ω    |
| V <sub>SS-DIS</sub>     | SS discharge detection threshold                                       |                                                                                            | 30    | 50   | 75    | mV   |
| V <sub>SS-FB</sub>      | internal SS to FB clamp                                                | V <sub>FB</sub> =0V                                                                        |       | 55   | 75    | mV   |
| CURRENT SEN             | SE (CSP, CSN, SW, SENSE)                                               |                                                                                            |       |      | ľ     |      |
| V <sub>SLOPE</sub>      | Peak slope compensation amplitude                                      | $R_T$ = 220 k $\Omega$ , Referenced to CS input                                            |       | 45   |       | mV   |
| ^                       | Current sense amplifier gain                                           | CSP=3.0V                                                                                   |       | 10   |       | V/V  |
| A <sub>CS</sub>         | Current sense amplifier gain                                           | CSP=1.5V                                                                                   |       | 10   |       | V/V  |
| Vo                      | Positive peak current limit threshold (CSP-CSN)                        | CSP=3.0V, MODE = GND                                                                       | 52    | 60   | 68    | mV   |
| V <sub>CLTH</sub>       | Positive peak current limit threshold (CSP-CSN)                        | CSP=1.5V, MODE = GND                                                                       | 51    | 60   | 72    | mV   |
| V <sub>ZCD-DE</sub>     | ZCD threshold (SW-SENSE)                                               | MODE = GND                                                                                 |       | 4    |       | mV   |
| V <sub>I-NEG-FPWM</sub> | Negative current limit threshold (SW-SENSE)                            | MODE = VCC                                                                                 |       | -150 |       | mV   |
| V <sub>CS-FWD</sub>     | Forward current threshold<br>voltage to enter bypass mode<br>(CSP-CSN) | V <sub>ULVO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V                                       | 2     | 6    | 10    | mV   |
| V <sub>ZCD-BYP</sub>    | Zero cross detection in bypass<br>mode (DE mode) (SW-SENSE)            | $V_{ULVO}$ = 2.5 V, $V_{TRK}$ = 0.25 V, MODE = GND                                         |       | -5   |       | mV   |

Typical values correspond to  $T_J$  = 25 °C. Minimum and maximum limits apply over  $T_J$  = -40 °C to 125 °C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ , ,  $R_{VREF}$  = 65 k $\Omega$ 

|                           | PARAMETER                                               | TEST CONDITIONS                                                  | MIN    | TYP  | MAX    | UNIT   |
|---------------------------|---------------------------------------------------------|------------------------------------------------------------------|--------|------|--------|--------|
| V <sub>I-NEG-BYP</sub>    | Negative current limit in bypass mode (FPWM) (SW-SENSE) | V <sub>ULVO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, MODE = VCC |        | -150 |        | mV     |
| CSN                       | CSN bias current                                        |                                                                  |        |      | 1      | μA     |
| CSP                       | CSP bias current                                        |                                                                  |        | 110  |        | μA     |
| BOOT FAULT PI             | ROTECTION (HB)                                          | 1                                                                |        |      | I      |        |
|                           | Maximum replenish pulse cycles                          |                                                                  |        | 4    |        | cycles |
|                           | Replenish off cycles                                    |                                                                  |        | 12   |        | cycles |
|                           | Number of sets to enter hiccup mode protection          |                                                                  |        | 4    |        | sets   |
|                           | Off-cycle during hiccup mode off                        |                                                                  |        | 512  |        | cycles |
| ERROR AMPLIF              | FIER (COMP)                                             |                                                                  |        |      | I      |        |
| Gm                        | Transconductance                                        |                                                                  |        | 1    |        | mA/V   |
| SOURCE-MAX                | Maximum COMP sourcing current                           | V <sub>COMP</sub> =0V                                            | 95     |      |        | μΑ     |
| SINK-MAX                  | Maximum COMP sinking current                            | V <sub>COMP</sub> =1.8V                                          | 90     |      |        | μA     |
| V <sub>CLAMP-MAX</sub>    | COMP maximum clamp voltage                              | COMP rising                                                      | 2.05   | 2.4  | 2.8    | V      |
| V <sub>CLAMP-MIN</sub>    | COMP minimum clamp voltage                              | COMP falling                                                     |        | 0.65 |        | V      |
|                           | MODULATION (PWM)                                        |                                                                  |        |      |        |        |
| f <sub>SW1</sub>          | Switching frequency                                     | R <sub>T</sub> = 220 kΩ                                          | 85     | 100  | 115    | kHz    |
| SW2                       | Switching frequency                                     | R <sub>T</sub> = 9.09 kΩ                                         | 1980   | 2200 | 2420   | kHz    |
| ON-MIN                    | Minimum controllable on-time                            | R <sub>T</sub> = 9.09 kΩ                                         | 14     | 20   | 50     | ns     |
| OFF-MIN                   | Minimum forced off-time                                 | R <sub>T</sub> = 9.09 kΩ                                         | 70     | 95   | 115    | ns     |
| D <sub>MAX1</sub>         | Maximum duty cycle limit                                | R <sub>T</sub> = 220kΩ                                           | 90%    | 94%  | 98%    |        |
| D <sub>MAX2</sub>         | Maximum duty cycle limit                                | R <sub>T</sub> = 9.09 kΩ                                         | 75%    | 80%  | 83%    |        |
| PGOOD, OVP                | l.                                                      | 1                                                                |        |      | I      |        |
| V <sub>OVTH-RISING</sub>  | Overvoltage threshold (OVP threshold)                   | VOUT rising (referenced to V <sub>OUT-REG</sub> )                | 108.5% | 110% | 113.5% |        |
| V <sub>OVTH-FALLING</sub> | Overvoltage threshold (OVP threshold)                   | VOUT falling (referenced to V <sub>OUT-REG</sub> )               | 100.5% | 103% | 105.5% |        |
| V <sub>ovth-dly</sub>     | Delay before entering bypass mode                       |                                                                  |        | 30   |        | us     |
| V <sub>UVTH-RISING</sub>  | Undervoltage threshold (PGOOD threshold)                | VOUT rising (referenced to $V_{OUT-REG}$ )                       | 91.5%  | 94%  | 98%    |        |
| VUVTH-FALLING             | Undervoltage threshold (PGOOD threshold)                | VOUT falling (referenced to V <sub>OUT-REG</sub> )               | 89.5%  | 92%  | 95.5%  |        |
|                           | UV comparator deglitch filter                           | Rising edge                                                      |        | 26   |        | μs     |
|                           | UV comparator deglitch filter                           | Falling edge                                                     |        | 21   |        | μs     |
| R <sub>PGOOD</sub>        | PGOOD pull-down switch $R_{DSON}$                       |                                                                  |        | 90   | 180    | Ω      |
|                           | Minimum BIAS for valid PGOOD                            |                                                                  |        |      | 2.5    | V      |
| MOSFET DRIVE              | R                                                       |                                                                  |        |      |        |        |
|                           | High-state voltage drop (HO driver)                     | 100mA sinking                                                    |        | 0.08 | 0.15   | V      |
|                           | Low-state voltage drop (HO driver)                      | 100mA sourcing                                                   |        | 0.04 | 0.1    | V      |
|                           | High-state voltage drop (LO driver)                     | 100mA sinking                                                    |        | 0.08 | 0.17   | V      |

Typical values correspond to T<sub>J</sub> = 25 °C. Minimum and maximum limits apply over T<sub>J</sub> = -40 °C to 125 °C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ , ,  $R_{VREF}$  = 65 k $\Omega$ 

|                         | PARAMETER                          | TEST CONDITIONS    | MIN | ТҮР  | MAX | UNIT |
|-------------------------|------------------------------------|--------------------|-----|------|-----|------|
|                         | Low-state voltage drop (LO driver) | 100mA sourcing     |     | 0.04 | 0.1 | V    |
| V <sub>HB-UVLO</sub>    | HB-SW UVLO threshold               | HB-SW falling      | 2.2 | 2.5  | 3.0 | V    |
| t <sub>DHL</sub>        | HO off to LO on deadtime           |                    |     | 20   |     | ns   |
| t <sub>DLH</sub>        | LO off to HO on deadtime           |                    |     | 22   |     | ns   |
|                         | HB diode resistance                |                    |     | 1.2  |     | Ω    |
| I <sub>CP</sub>         | HB charge pump current             | BIAS=3.8V          | 30  | 55   |     | μA   |
| THERMAL SHU             | ITDOWN                             |                    |     |      |     |      |
| T <sub>TSD-RISING</sub> | Thermal shutdown threshold         | Temperature rising |     | 175  |     | °C   |
| T <sub>TSD-HYS</sub>    | Thermal shutdown hysteresis        |                    |     | 15   |     | °C   |



### **6.6 Typical Characteristics**



LM51231-Q1 SLVSGN5 – OCTOBER 2022







LM51231-Q1 SLVSGN5 – OCTOBER 2022





### 7 Detailed Description

### 7.1 Overview

The LM51231-Q1 device is a wide input range synchronous boost controller that employs peak current mode control. The output voltage can be dynamically programmed by using the tracking function on the TRK pin. Bypass mode operation is automatically entered when the supply voltage is greater than the boost output regulation target. Bypass mode eliminates the need for an external bypass switch, by driving the high-side MOSFET at 100% duty cycle, decreasing the power dissipation by eliminating the high-side body diode voltage drop.

The device's wide input range supports automotive cold-crank and load dump. The minimum input voltage can be as low as 0.8 V when BIAS is equal to or greater than 3.8 V. The switching frequency is dynamically programmed with an external resistor from 100 kHz to 2.2 MHz. Switching at 2.2 MHz minimizes AM band interference and allows for a small solution size and fast transient response. Controller architecture simplifies thermal management at harsh ambient temperature conditions when compared to converter architectures.

The device has built-in protection features such as peak current limit, which is constant over input voltage, overvoltage protection, and thermal shutdown. External clock synchronization, programmable spread spectrum modulation, and a lead-less package with minimal parasitic, help reduce EMI and avoid cross talk. Additional features include line UVLO, FPWM, diode emulation, DCR inductor current sensing, programmable soft start, and a power-good indicator.



### 7.2 Functional Block Diagram

### 7.3 Feature Description

Note

Read through *Section 7.4* before reading the feature description of the device. It is recommended to understand which device functional modes and what type of light load switching modes are supported by the device.

The parameters or thresholds values mentioned in this section are reference values unless otherwise specified. Refer to the *Section 6.5* to find the minimum, maximum, and typical values.



#### 7.3.1 Device Enable/Disable (EN, VH Pin)

The device shuts down when EN is less than the EN threshold ( $V_{EN}$ ) and VH is less than the SYNC threshold ( $V_{SYNC}$ ). The device is enabled when EN is greater than  $V_{EN}$  or VH is greater than  $V_{SYNC}$ . The VH pin provides a 40-µs internal delay before the device shuts down.

The device provides a 33-k $\Omega$  internal EN pulldown resistor to prevent a false turnon when the pin is floating. The EN pulldown resistor is connected to ground during the device configuration time or when the device shuts down. If the device configuration is finished and VH is greater than V<sub>SYNC</sub>, EN hysteresis is accomplished by disconnecting/connecting the resistor when EN is greater/less than V<sub>EN</sub>.



Figure 7-1. EN/UVLO Circuit

#### 7.3.2 High Voltage VCC Regulator (BIAS, VCC Pin)

The device features a high voltage 5-V VCC regulator which is sourced from the BIAS pin. The internal VCC regulator turns on 50  $\mu$ s after the device is enabled, and 120  $\mu$ s device configuration starts when VCC is above VCC UVLO threshold (V<sub>VCC-UVLO</sub>). The device configuration is reset when the device shuts down or VCC falls down below V<sub>VCC-UVLO-FALLING</sub>. The preferred way to reconfigure the device is to shut down the device. During configuration time, the VOUT range is selected.

The high voltage VCC regulator allows the connection of the BIAS pin directly to supply voltages from 3.8 V to 42 V. When BIAS is less than the 5-V VCC regulation target ( $V_{VCC-REG}$ ), the VCC output tracks the BIAS pin voltage with a small dropout voltage which is caused by 1.7- $\Omega$  resistance of the VCC regulator.

The recommended VCC capacitor value is 4.7  $\mu$ F. The VCC capacitor should be populated between VCC and PGND as close to the device. The recommended BIAS capacitor value is 1.0  $\mu$ F. The BIAS capacitor must be populated between BIAS and PGND close to the device.



Figure 7-2. High Voltage VCC Regulator

The VCC regulator features a VCC current limit function that prevents device damage when the VCC pin is shorted to ground accidentally. The minimum sourcing capability of the VCC regulator is 100 mA ( $I_{VCC-CL}$ ) during either the device configuration time or active mode operation. The minimum sourcing capability of the VCC regulator is reduced to 1 mA when EN/UVLO is less than  $V_{EN}$  and VH is greater than  $V_{SYNC}$ . The VCC regulator



supplies the internal drivers and other internal circuits. The external MOSFETs must be carefully selected to make the driver current consumption less than  $I_{VCC-CL}$ . The driver current consumption can be calculated in Equation 1.

$$I_G = 2 \times Q_{G@5V} \times f_{SW}$$

(1)

where

•  $Q_{G@5V}$  is the N-channel MOSFET gate charge at 5 V gate-source voltage

If VIN operation below 3.8 V is required, the BIAS pin can be connected to the output of the boost converter ( $V_{LOAD}$ ). By connecting the BIAS pin to  $V_{LOAD}$ , the boost converter input voltage ( $V_{SUPPLY}$ ) can drop down to 0.8 V if the BIAS pin is greater than 3.8 V. See *Section 7.3.17* for more detailed information about the minimum  $V_{SUPPLY}$ .

#### 7.3.3 Light Load Switching Mode Selection (MODE Pin)

The light load switching mode is selected based on the state of the MODE pin. If the MODE pin voltage is less than 0.4 V ( $V_{MODE-FALLING}$ ) or floating, the device is configured to diode emulation (DE) mode. If the MODE pin voltage is greater than 2.0 V ( $V_{MODE-RISING}$ ) or connected to VCC, the device is configured to forced PWM (FPWM) mode. The light load switching mode can be dynamically changed between DE and FPWM mode during operation. If the MODE pin is left floating the default light load switching mode is DE mode.



Figure 7-3. MODE Selection Circuit

### 7.3.4 VOUT Range Selection (RANGE Pin)

The programmable V<sub>OUT</sub> range is selected during the device configuration and it cannot be changed until you reconfigure the device. Lower V<sub>OUT</sub> range (5 V to 20 V) is selected if the resistance from VREF to AGND (R<sub>VREFT</sub> + R<sub>VREFB</sub>) is in the range of 75 k $\Omega$  to 100 k $\Omega$  during the device configuration. Upper V<sub>OUT</sub> range (15 V to 57 V) is selected if the resistance from VREF to AGND is in the range of 20 k $\Omega$  to 35 k $\Omega$  during the device configuration. The accuracy of the V<sub>OUT</sub> regulation is within the selected range.

#### 7.3.5 Line Undervoltage Lockout (UVLO Pin)

When UVLO is greater than the UVLO threshold ( $V_{UVLO}$ ), the device enters active mode if the device configuration is finished. UVLO hysteresis is accomplished with an internal 25-mV voltage hysteresis ( $V_{UVLO-HYS}$ ) at the UVLO pin, and an additional 10-µA current sink ( $I_{UVLO-HYS}$ ) that is switched on or off. When the UVLO pin voltage exceeds  $V_{UVLO}$ , the current sink is disabled to quickly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below  $V_{UVLO}$  or during the device configuration time, the current sink is enabled, causing the voltage at the UVLO pin to fall quickly.

The external UVLO resistor voltage divider ( $R_{UVLOT}$ ,  $R_{UVLOB}$ ) must be designed so that the voltage at the UVLO pin is greater than  $V_{UVLO}$  when  $V_{SUPPLY}$  is in the desired operating range. The values of  $R_{UVLOT}$  and  $R_{UVLOB}$  can be calculated as follows.



$$R_{UVLOT} = \frac{\left(V_{SUPPLY}_{ON} - \frac{V_{UVLO}_{RISING}}{V_{UVLO}_{FALLING}} \times V_{SUPPLY}_{OFF}\right)}{I_{UVLO}_{HYS}}$$
(2)

$$R_{UVLOB} = \frac{V_{UVLO}FALLING \times R_{UVLOT}}{V_{SUPPLY}OFF - V_{UVLO}FALLING}$$
(3)

A UVLO capacitor ( $C_{UVLO}$ ) is required in case  $V_{SUPPLY}$  drops below  $V_{SUPPLY-OFF}$  momentarily during the start-up or during a severe load transient at the low input voltage. If the required UVLO capacitor is large, an additional series UVLO resistor ( $R_{UVLOS}$ ) can be used to quickly raise the voltage at the UVLO pin when  $I_{UVLO-HYS}$  is disabled.

The UVLO pin can be connected to the BIAS pin if not used. Drive the UVLO pin through a minimum of a  $5-k\Omega$  resistor if the BIAS pin voltage is less than the UVLO pin voltage in any conditions.

#### 7.3.6 Fast Restart using VCC HOLD (VH Pin)

After the device configuration, a fast restart can be achieved without reconfiguration by toggling EN/UVLO when VH is greater than  $V_{SYNC}$ . The device stops switching, but keeps the VCC regulator active when EN is less than  $V_{EN}$  and VH is greater than  $V_{SYNC}$  (See Figure 7-5).



Figure 7-4. Boost Start-up Waveforms Case 1: Start-up by EN/UVLO, Restart when VH < V<sub>SYNC</sub>





Figure 7-5. Boost Start-up Waveforms Case 2: Start-up by EN/UVLO, Restart when VH > V<sub>SYNC</sub>

#### 7.3.7 Adjustable Output Regulation Target (VOUT, TRK, VREF Pin)

The V<sub>OUT</sub> regulation target (V<sub>OUT-REG</sub>) is adjustable by programming the TRK pin voltage which is the reference of the internal error amplifier. The accuracy of V<sub>OUT-REG</sub> is ensured when the TRK voltage is between 0.25 V and 1.0 V. If the V<sub>OUT</sub> regulation set point is set outside of the V<sub>OUT</sub> range selection, V<sub>OUT</sub> is still regulated. The high impedance TRK pin allows users to program the pin voltage directly by a D/A converter or by connecting to a resistor voltage divider (R<sub>VREFT</sub>, R<sub>VREFB</sub>) between VREF and AGND. See Figure 7-6.

The device provides a 1-V voltage reference ( $V_{REF}$ ) which can be used to program the TRK pin voltage through a resistor voltage divider. It is not recommended to use  $V_{REF}$  as a reference voltage of an external circuit. For stability reasons the VREF capacitor ( $C_{VREF}$ ) should be between 330 pF and 1 nF, 470 pF are recommended.

When R<sub>VREFT</sub> and R<sub>VREFB</sub> are used to program the TRK pin voltage, V<sub>OUT-REG</sub> can be calculated as follows.

#### Lower VOUT Range

$$V_{OUT\_REG} = \frac{20 \times R_{VREFB}}{R_{VREFB} + R_{VREFT}}$$
(4)

#### **Upper VOUT Range**

$$V_{OUT\_REG} = \frac{60 \times R_{VREFB}}{R_{VREFB} + R_{VREFT}}$$
(5)

The TRK pin voltage can be dynamically programmed in active mode, which makes an envelope tracking power supply design easy. When designing a tracking power supply, it is required to adjust the TRK pin voltage slow enough so that the VOUT pin voltage can track the command and the internal overvoltage or undervoltage comparator is not triggered during the transient operation. It is recommended to use an RC filter at the TRK pin to slow down the slew rate of the command signal at the TRK pin, especially when a step input is applied. When a trapezoidal or sinusoidal input is applied, it is recommended to limit the slew rate or the frequency of the command signal. Bypass mode, OVP and PGOOD functions are based on the TRK pin voltage, see Section 7.4.1.4, Section 7.3.8, Section 7.3.9 respectively.





Figure 7-6. TRK Control (a) using VREF (b) by External Step Input

#### 7.3.8 Overvoltage Protection (VOUT Pin)

The device provides an overvoltage protection (OVP) for boost converter output. The OVP comparator monitors the VOUT pin through an internal resistor voltage resistors. If the VOUT pin voltage rises above the overvoltage threshold ( $V_{OVTH}$ ), OVP is activated. When OVP is triggered, the device turns off the low-side driver and turns on the high-side driver until zero current is detected in diode emulation. In FPWM mode, the low-side driver is not turned off when the OVP is triggered.

After at least 30  $\mu$ s (V<sub>OVTH-DLY</sub>) in OVP status, the device enters the OVP condition. The recommended capacitor from the VOUT pin to PGND (C<sub>VOUT</sub>) is 0.1  $\mu$ F.

#### 7.3.9 Power Good Indicator (PGOOD Pin)

The device provides a power-good indicator (PGOOD) to simplify sequencing and supervision. PGOOD is an open-drain output and a pullup resistor between 5 k $\Omega$  and 100 k $\Omega$  can be externally connected. The PGOOD switch opens when the VOUT pin voltage is greater than the undervoltage threshold (V<sub>UVTH</sub>). The PGOOD pin is pulled down to ground when the VOUT pin voltage is less than V<sub>UVTH</sub>, UVLO is less than V<sub>UVLO</sub>, VCC is less than V<sub>VCC-UVLO</sub>, or during thermal shutdown. A 26-µs rising and 21-µs falling deglitch filter prevents any false pulldown of the PGOOD due to transients. The PGOOD pin voltage cannot be greater than V<sub>VOUT</sub> + 0.3 V



Figure 7-7. PGOOD Indicator

#### 7.3.10 Dynamically Programmable Switching Frequency (RT)

The switching frequency of the device is set by a single RT resistor connected between RT and AGND if no external synchronization clock is applied to the SYNC pin. The resistor value to set the RT switching frequency  $(R_T)$  is calculated as follows.

$$R_T = \frac{2.21 \times 10^{10}}{f_{RT(typical)}} - 955$$
(6)

The RT pin is regulated to 0.5 V by an internal RT regulator when the device is in active mode or during the device configuration. The switching frequency can be dynamically programmed during operation as shown in Figure 7-8.





Figure 7-8. Frequency Hopping Example

#### 7.3.11 External Clock Synchronization (SYNC Pin)

The switching frequency of the device can be synchronized to an external clock by directly applying an external pulse signal to the SYNC pin. The internal clock is synchronized at the rising edge of the external synchronization pulse using an internal PLL. Connect the SYNC pin to ground if not used.

The external synchronization pulse must be greater than  $V_{SYNC}$  in the high logic state and must be less than  $V_{SYNC}$  in the low logic state. The duty cycle of the external synchronization pulse is not limited, but the minimum on-pulse and the minimum off-pulse widths must be greater than 100 ns. The frequency of the external synchronization pulse must satisfy the following two inequalities.

$$200 \text{kHz} \le \text{f}_{\text{SYNC}} \le 2.2 \text{MHz}$$

(7)

 $0.75 \times f_{RT(typical)} \le f_{SYNC} \le 1.5 \times f_{RT(typical)}$ 

(8)

For example, an RT resistor is required for typical 350-kHz switching to cover from 263-kHz to 525-kHz clock synchronization without changing the RT resistor.



Figure 7-9. External Clock Synchronization

Drive the SYNC pin through a minimum  $1-k\Omega$  resistor if the BIAS pin voltage is less than the SYNC pin voltage in any conditions.

#### 7.3.12 Programmable Spread Spectrum (DITHER Pin)

The device provides an optional programmable spread spectrum (clock dithering) function that is activated by connecting a capacitor between DITHER and AGND. A triangular waveform centered at 1.0 V is generated



across the dither capacitor. This triangular waveform modulates the oscillator frequency by -6% to +5% of the frequency set by the RT resistor. The dither capacitance value sets the rate of the low frequency modulation.



#### Figure 7-10. Switching Frequency Dithering

For the dithering circuit to effectively reduce peak EMI, the modulation frequency must be much less than the RT switching frequency. The dither capacitance which is required for a given modulation frequency ( $f_{MOD}$ ), can be calculated from Equation 9. Setting the  $f_{MOD}$  to 9 kHz or 10 kHz is a good starting point.

$$C_{DITHER} = \frac{20\mu A}{f_{MOD} \times 0.29} \tag{9}$$

Connecting DITHER to AGND deactivates clock dithering, and the internal oscillator operates at a fixed frequency set by the RT resistor. Clock dithering is also disabled when an external synchronization pulse is applied.



Figure 7-11. Dynamic Dither On/Off Example

#### 7.3.13 Programmable Soft-start (SS Pin)

The soft-start feature helps the converter gradually reach the steady state operating point. To reduce start-up stresses and surges, the device regulates the error amplifier reference to the SS pin voltage or the TRK pin voltage ( $V_{TRK}$ ), whichever is lower.

The internal 20- $\mu$ A soft-start (I<sub>SS</sub>) current turns on 120  $\mu$ s after the VCC pin crosses V<sub>VCC-UVLO</sub>. I<sub>SS</sub> gradually increases the voltage on an external soft-start capacitor (C<sub>SS</sub>). This results in a gradual rise of the output voltage.

In FPWM mode, the device forces diode emulation while the SS pin voltage is less than 1.5 V. When the SS pin voltage is greater than 1.5 V, the device changes the high-side negative current limit threshold from  $V_{ZCD-DE}$  to  $V_{I-HS-NEG}$ .





Figure 7-12. Soft Start and Smooth Transition to FPWM

In boost topology, the soft-start time ( $t_{SS}$ ) varies with the input supply voltage because the boost output voltage is equal to the boost input voltage at the beginning of the soft-start switching.  $t_{SS}$  in boost topology is calculated in Equation 10.

$$t_{SS} = V_{TRK} \times \frac{C_{SS}}{20\mu A} \times \left(1 - \frac{V_{SUPPLY}}{V_{LOAD}}\right)$$
(10)

In general, it is recommended to choose a soft-start time long enough so that the converter can start up without going into an overcurrent state. If the device is used for a pre-boost in automotive application, it is recommended to use  $100-pF C_{SS}$  to reach steady state as soon as possible.

The device also features an internal SS-to-FB clamp ( $V_{SS-FB}$ ), which clamps SS 55 mV above FB and is activated if 256 consecutive switching cycles occur with current limit. The SS-to-FB clamp is deactivated if 32 consecutive switching cycles occur without exceeding the current limit threshold. This clamp helps to minimize surges after output shorts or over load situations. The device can enter deep sleep mode when SS is greater than 1.5 V. It is not recommended to pulldown SS to stop switching.

#### 7.3.14 Wide Bandwidth Transconductance Error Amplifier and PWM (TRK, COMP Pin)

The device includes an internal feedback resistor voltage divider. The internal feedback resistor voltage divider is connected to the negative input of the internal transconductance error amplifier, and the TRK pin voltage programs the positive input of the internal transconductance error amplifier after the soft start is finished. The internal transconductance error amplifier features high output resistance ( $R_0 = 10 \text{ M}\Omega$ ) and wide bandwidth (BW = 3 MHz) and sinks (or sources) current which is proportional to the difference between the negative and the positive inputs of the error amplifier.

The output of the error amplifier is connected to the COMP pin, allowing the use of a Type-2 loop compensation network.  $R_{COMP}$ ,  $C_{COMP}$ , and an optional  $C_{HF}$  loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. This compensation network creates a pole at very low frequency, a mid-band zero, and a high frequency pole.

The PWM comparator in Figure 7-13 compares the sum of the amplified sensed inductor current and the slope compensation ramp with the sum of the COMP pin voltage and a –690 mV internal offset, and terminates the present cycle if the sum of the amplified sensed inductor current and the slope compensation ramp is greater than the sum of the COMP pin voltage and the –690 mV internal offset.





Figure 7-13. Error Amplifier, Current Sense Amplifier and PWM

#### 7.3.15 Current Sensing and Slope Compensation (CSP, CSN Pin)

The device features a current sense amplifier with an effective gain of 10 ( $A_{CS}$ ), and provides an internal slope compensation ramp to the PWM comparator to prevent a subharmonic oscillation at high duty cycle. The device generates the 45-mV peak slope compensation ramp ( $V_{SLOPE}$ ) at the input of the current sense amplifier which is 0.45-V peak (at 100% duty cycle) slope compensation ramp at the PWM comparator input.

According to peak current mode control theory, the slope of the slope compensation ramp must be greater than at least half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle. Therefore, the minimum amount of the slope compensation must satisfy Equation 11.

$$0.5 \times (V_{LOAD} - V_{SUPPLY}) / L_M \times R_S \times Margin < V_{SLOPE} \times f_{SW} (in Boost)$$
(11)

where

• 1.5-1.7 is recommended as the Margin to cover non-ideal factors.



Figure 7-14. PWM Comparator Input



#### 7.3.16 Constant Peak Current Limit (CSP, CSN Pin)

When the CSP-CSN voltage exceeds the 60-mV cycle-by-cycle current limit threshold ( $V_{CLTH}$ ), the current limit comparator immediately terminates the LO output. The device provides an constant peak current limit whose peak inductor current limit is constant over the input and output voltage. For the case where the inductor current can overshoot, such as inductor saturation, the current limit comparator skips pulses until the current has decayed below the current limit threshold.



Figure 7-15. Current Limit Comparator

Cycle-by-cycle peak current limit is calculated as follows:



Figure 7-16. Current Limit Comparator Input

Boost converters have a natural pass-through path from the supply to the load through the high-side MOSFET body diode. Due to this path, boost converters cannot provide the peak current limit protection when the output voltage is close to or less than the input supply voltage, especially the peak current limit protection that does not work during the minimum on-time ( $t_{ON-MIN}$ ).

#### 7.3.17 Maximum Duty Cycle and Minimum Controllable On-time Limits

The device provides the maximum duty cycle limit ( $D_{MAX}$ ) / minimum off-time to cover the non-ideal factors caused by resistive elements.  $D_{MAX}$  decides the minimum input supply voltage ( $V_{SUPPLY(MIN)}$ ) which can achieve the target output voltage ( $V_{LOAD}$ ) during CCM operation, but  $V_{SUPPLY(MIN)}$  which can achieve the target output voltage during DCM operation is not limited by  $D_{MAX}$ .  $V_{SUPPLY(MIN)}$ , which can achieve the target output voltage during CCM operation, can be estimated as follows.

$$V_{\text{SUPPLY(MIN)}} \approx V_{\text{LOAD}} \times (1 - D_{\text{MAX}}) + I_{\text{SUPPLY(MAX)}} \times (R_{\text{DCR}} + R_{\text{S}} + R_{\text{DS(ON)}})$$
(13)

#### where

- $I_{SUPPLY(MAX)}$  is the maximum input current at  $V_{SUPPLY(MIN)}$
- R<sub>DCR</sub> is the DC resistance of the inductor
- R<sub>DS(ON)</sub> is the on resistance of the MOSFET





Figure 7-17. Switching Frequency vs max. Duty Cycle

At very light load condition or when  $V_{SUPPLY}$  is close to  $V_{OUT-REG}$ , the device skips the low-side driver pulses if the required on-time is less than  $t_{ON-MIN}$ . This pulse skipping appears as a random behavior. If  $V_{SUPPLY}$  is further increased to the voltage higher than  $V_{OUT-REG}$ , the required on-time becomes zero and eventually the device can start bypass operation which turns on the high-side driver 100% when the VOUT pin voltage is greater than  $V_{OVTH}$ .

#### 7.3.18 MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection (LO, HO, HB Pin)

The device provides N-channel logic MOSFET drivers, which can source a peak current of 2.2 A and sink a peak current of 3.3 A. The LO driver is powered by VCC, and is enabled when EN is greater than  $V_{EN}$  and VCC is greater than  $V_{VCC-UVLO}$ . The HO driver is powered by HB, and is enabled when EN is greater than  $V_{EN}$  and HB-SW voltage is greater than HB UVLO threshold ( $V_{HB-UVLO}$ ).

When the SW pin voltage is approximately 0 V by turning on the low-side MOSFET, the  $C_{HB}$  is charged from VCC through the internal boot diode. The recommended value of the  $C_{HB}$  is 0.1  $\mu$ F.

The LO and HO outputs are controlled with an adaptive dead-time methodology which ensures that both outputs are not turned on at the same time. When the device commands LO to be turned on, the adaptive dead-time logic first turns off HO and waits for HO-SW voltage to drop. LO is then turned on after a small delay ( $t_{DHL}$ ). Similarly, the HO driver turn-on is delayed until the LO-PGND voltage has discharged. HO is then turned on after a small delay ( $t_{DLH}$ ).

If the BIAS pin voltage is below the 5-V VCC regulation target, take extra care when selecting the MOSFETs. The gate plateau voltage of the MOSFET switch must be less than the BIAS pin voltage to completely enhance the MOSFET, especially during start-up at low BIAS pin voltage. If the driver output voltage is lower than the MOSFET gate plateau voltage during start-up, the converter may not start up properly and it can stick at the maximum duty cycle in a high-power dissipation state. This condition can be avoided by selecting a lower threshold MOSFET or by turning on the device when the BIAS pin voltage is sufficient. Care should be taken when the converter operates in bypass at any conditions. During the bypass operation, the minimum HO-SW voltage is 3.75 V.



Figure 7-18. Driver Structure with Internal Boot Diode



The hiccup mode fault protection is triggered by the HB UVLO. If the HB-SW voltage is less than the HB UVLO threshold ( $V_{HB-UVLO}$ ), the LO turns on by force for 75 ns to replenish the boost capacitor. The device allows up to four consecutive replenish switching. After the maximum four consecutive boot replenish switching, the device skips switching for 12 cycles. If the device fails to replenish the boost capacitor after the four sets of the four consecutive replenish switching, the device stops switching and enters 512 cycles of hiccup mode off-time. During the hiccup mode off-time, PGOOD and SS are grounded.

If required, the slew rate of the switching node voltage can be adjusted by adding a gate resistor in parallel with pulldown PNP transistor. Extra care should be taken when adding the gate resistor since it can decrease the effective dead-time.



Figure 7-19. Slew Rate Control

#### 7.3.19 Thermal Shutdown Protection

An internal thermal shutdown (TSD) is provided to protect the device if the junction temperature ( $T_J$ ) exceeds 175°C. When TSD is activated, the device is forced into a low-power thermal shutdown state with the MOSFET drivers and the VCC regulator disabled. After the  $T_J$  is reduced (typical hysteresis is 15°C), the device restarts.

### 7.4 Device Functional Modes

### 7.4.1 Device Status

#### 7.4.1.1 Shutdown Mode

When EN is less than V<sub>EN</sub> and VH is less than V<sub>SYNC</sub>, the device shuts down, consuming 3  $\mu$ A from BIAS. In shutdown mode, COMP, SS, and PGOOD are grounded. The device is enabled when EN is greater than V<sub>EN</sub> or VH is greater than V<sub>SYNC</sub>.

### 7.4.1.2 Configuration Mode

When the device is enabled initially, the 120- $\mu$ s device configuration starts if VCC is greater than V<sub>VCC-UVLO</sub>. During device configuration, the VOUT range is selected. The device configuration is reset when the device shuts down or VCC falls down below 2.2 V. The preferred way to reconfigure the device is to shut down the device. During the configuration time, a 33-k $\Omega$  internal EN pulldown resistor is connected, the minimum sourcing capability of the VCC regulator is 100 mA and the RT pin is regulated to 0.5 V by the internal RT regulator.

#### 7.4.1.3 Active Mode

After the 120- $\mu$ s initial device configuration is finished, the device enters active mode with all functions enabled if UVLO is greater than V<sub>UVLO</sub>. In active mode, a soft-start sequence starts and the error amplifier is enabled.

### 7.4.1.4 Bypass Mode

Boost converters have a natural pass-through path from the supply to the load through the high-side MOSFET body diode when the supply voltage is greater than the target load voltage. During this operating condition, the high-side MOSFET dissipates power due to the forward voltage drop of the body diode. To reduce the power dissipation the high-side MOSFET (HO) is driven at 100% duty cycle and  $V_{LOAD}$  is approximately equal to  $V_{SUPPLY}$ . This mode of operation is called bypass mode.

The device behaves differently in bypass mode based on the selected light load switching mode operation, the sensed inductor current, and the input voltage. To enter bypass mode; the OVP status must be triggered for at least 30  $\mu$ s (V<sub>OVTH-DLY</sub>), see Section 7.3.8 and the voltage between CSP and CSN must be greater than 6 mV (V<sub>CS-FWD</sub>). To exit bypass mode either the OVP status is cleared, or V<sub>SW-SENSE</sub> is less than bypass mode zero cross threshold. The bypass mode zero cross threshold is dependent on the selected light-load switching mode operation and detailed in Section 7.4.1.4.1 and Section 7.4.1.4.2, for DE mode and FPWM respectively.



Figure 7-20. Bypass mode operation

#### 7.4.1.4.1 Bypass DE mode

In DE mode switching operation, bypass mode is entered when the OVP status is triggered for at least 30  $\mu$ s (V<sub>OVTH-DLY</sub>), and V<sub>CSP-CSN</sub> is greater than 6 mV (V<sub>CS-FWD</sub>), indicating positive inductor current. To exit bypass mode the either the OVP status is cleared or V<sub>SW-SENSE</sub> is less than -5 mV (V<sub>ZCD-BYP</sub>). V<sub>ZCD-BYP</sub> indicates that current is flowing from V<sub>LOAD</sub> to V<sub>SUPPLY</sub> and the high-side FET is turned off to stop the negative current flow. Once the high-side FET is turned-off, the device enters active mode. The proper conditions must be achieved to enter bypass mode again. See Table 7-1 for details on how the device enters and exits bypass mode.

| Table 7-1. Bypass Mode. DE mode |                                                                                                                                        |  |  |  |  |  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                 | Conditions <sup>(1)</sup>                                                                                                              |  |  |  |  |  |
| Enter bypass mode               | $V_{VOUT} > V_{TRK} * K_{FB} * V_{OVTH_RISING}$<br>AND<br>$V_{CSP-CSN} > V_{CS-FWD}$                                                   |  |  |  |  |  |
| Exit bypass mode                | V <sub>VOUT</sub> < V <sub>TRK</sub> *K <sub>FB</sub> *V <sub>OVTH_FALLING</sub><br>OR<br>V <sub>SW-SENSE</sub> < V <sub>ZCD-BYP</sub> |  |  |  |  |  |

#### Table 7-1. Bypass Mode: DE mode

(1) K<sub>FB</sub> is either 20 or 60 depending on the selected output voltage range. See section Section 7.3.7

#### 7.4.1.4.2 Bypass FPWM

In FPWM switching operation, the device enters bypass mode when the OVP status is triggered for at least 30  $\mu$ s (V<sub>OVTH-DLY</sub>) and V<sub>CSP-CSN</sub> is greater than 6 mV (V<sub>CS-FWD</sub>), indicating positive inductor current. To exit bypass mode the either the OVP status is cleared or V<sub>SW-SENSE</sub> is less than -150 mV (V<sub>I-NEG-BYP</sub>). Current flow from V<sub>LOAD</sub> to V<sub>SUPPLY</sub> can occur in bypass mode while operating in FPWM. Once the high-side FET is disabled, the device enters active mode. The proper conditions must be achieved to enter bypass mode again. See Table 7-2 for details on how the device enters and exits bypass mode.

|                   | Conditions <sup>(1)</sup>                                                                                                                |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Enter bypass mode | V <sub>VOUT</sub> >V <sub>TRK</sub> *K <sub>FB</sub> *V <sub>OVTH_RISING</sub><br>AND<br>V <sub>CSP-CSN</sub> > V <sub>CS-FWD</sub>      |
| Exit bypass mode  | V <sub>VOUT</sub> < V <sub>TRK</sub> *K <sub>FB</sub> *V <sub>OVTH_FALLING</sub><br>OR<br>V <sub>SW-SENSE</sub> < V <sub>I-NEG-BYP</sub> |

#### Table 7-2. Bypass Mode: FPWM

(1)  $K_{FB}$  is either 20 or 60 depending on the selected output voltage range. See section Section 7.3.7

27



#### 7.4.2 Light Load Switching Mode

The device provides two light load switching modes. Inductor current waveforms in each mode are different at the light/no load condition.



Figure 7-21. Inductor Current Waveform at Light Load (a) FPWM (b) Diode Emulation

#### 7.4.2.1 Forced PWM (FPWM) Mode

In FPWM mode, the inductor current conducts continuously at light or no load conditions, allowing a continuous conduction mode (CCM) operation. The benefits of the FPWM mode are a fast light load to heavy load transient response, and constant switching frequency at light or no load conditions. The maximum reverse current is limited to 150 mV/ $R_{DS(ON)}$  in FPWM mode.

#### 7.4.2.2 Diode Emulation (DE) Mode

In diode emulation (DE) mode, inductor current flow is allowed only in one direction - from the input source to the output load. The device monitors the SW-SENSE voltage during the high-side switch on-time and turns off the high-side switch for the remainder of the PWM cycle when the SW-SENSE voltage falls down below the 5-mV zero current detection (ZCD) threshold ( $V_{ZCD}$ ). The benefit of the diode emulation is a higher efficiency than FPWM mode efficiency at light load condition.







#### 7.4.2.3 Forced Diode Emulation Operation in FPWM Mode

During soft start, the device forces diode emulation while the SS pin voltage is less than 1.5 V. When the SS pin is greater than 1.5 V, the device shifts the zero current detection (ZCD) threshold down to -145 mV. The peak-to-peak inductor current must satisfy Equation 14 for a proper FPWM operation at no load.

$$\frac{I_{PP} \times R_{DS}(on)}{2} < 145 mV$$

(14)



### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The device integrates several optional features to meet system design requirements, including input UVLO, programmable soft start, clock synchronization, spread spectrum, and selectable light load switching mode. Each application incorporates these features as needed for a more comprehensive design. Refer to the *LM5123EVM-BST* user's guide for more information.

#### 8.2 Typical Application

Figure 8-1 shows the typical components to design a boost controller with a variable output voltage.



Figure 8-1. Typical Synchronous Boost Converter with Optional Components

Table 8-1 provides the selected component values for the results found in Section 8.2.4.

#### Table 8-1. Component Selection

| L <sub>M</sub> | R <sub>S</sub> | R <sub>COMP</sub> | C <sub>COMP</sub> | C <sub>HF</sub> | C <sub>OUT</sub> | C <sub>IN</sub> |
|----------------|----------------|-------------------|-------------------|-----------------|------------------|-----------------|
| 2.6 µH         | 1.5 mΩ         | 54.9 kΩ           | 6.8 nF            | 47 pF           | 450 µF           | 120 µF          |

#### 8.2.1 Design Requirements

Table 8-2 shows the intended input, output, and performance parameters for this application example. The design parameters reflect an application that requires a variable output voltage

| DESIGN PARAMETER                                         | VALUE   |
|----------------------------------------------------------|---------|
| Minimum input supply voltage (V <sub>SUPPLY(MIN)</sub> ) | 9 V     |
| Minimum output voltage (V <sub>LOAD_MAX</sub> )          | 24 V    |
| Maximum output voltage (V <sub>LOAD_MAX</sub> )          | 45 V    |
| Maximum output power (P <sub>OUT_MAX</sub> )             | 200 W   |
| Typical switching frequency (f <sub>SW</sub> )           | 440 kHz |

### Table 9.2 Decign Example Perameters

#### 8.2.2 Detailed Design Procedure

Use the Quick Start Calculator to expedite the process of designing of a regulator for a given application.

Refer to the LM5123EVM-BST EVM user guide for recommended components and typical application curves.

#### 8.2.3 Application Ideas

For applications requiring the lowest cost with minimum conduction loss, inductor DC resistance (DCR) can be used to sense the inductor current rather than using a sense resistor. R<sub>DCRC</sub> and C<sub>DCRC</sub> must meet Equation 15 to match a time constant.



Figure 8-2. DCR Current Sensing

$$\frac{L_M}{R_{DCR}} = R_{DCRC} \times C_{DCRC}$$

(15)

If required, an additional PGOOD delay can be programmed using an external circuit.







#### 8.2.4 Application Curves

The data presented in this section were gathered using the *LM5123EVM-BST* evaluation module. The LM51231-Q1 replaced the LM5123-Q1 as the power supply controller.



### 8.3 System Example

Use the LM51231 in class-H audio applications. The TRK pin can be used to dynamically control the supply of the audio amplifier.





Figure 8-7. LM51231 in class-H audio application

Use LM51231 in LED application. The TRK pin can be used to control head-room.







To configure non-synchronous boost controller, connect SW to PGND, and connect HB to VCC.



Figure 8-9. Non-synchronous boost configuration

#### 8.4 Power Supply Recommendations

The device is designed to operate from a power supply or a battery whose voltage range is from 0.8 V to 42 V. The input power supply must be able to supply the maximum boost supply voltage and handle the maximum input current at 0.8 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors can be required at the supply input of the converter.

### 8.5 Layout

#### 8.5.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI.

- Place C<sub>VCC</sub>, C<sub>BIAS</sub>, C<sub>HB</sub>, and C<sub>VOUT</sub> as close to the device. Make direct connections to the pins.
- Place Q<sub>H</sub>, Q<sub>L</sub>, and C<sub>OUT</sub>. Make the switching loop (C<sub>OUT</sub> to Q<sub>H</sub> to Q<sub>L</sub> to C<sub>OUT</sub>) as small as possible. A small size ceramic capacitor helps to minimize the loop length. Leave a copper area near the drain connection of Q<sub>H</sub> for a thermal dissipation.
- Place L<sub>M</sub>, R<sub>S</sub>, and C<sub>IN</sub>. Make the loop (C<sub>IN</sub> to R<sub>S</sub> to L<sub>M</sub> to C<sub>IN</sub>) as small as possible. A small size ceramic capacitor helps to minimize the loop length.
- Connect R<sub>S</sub> to CSP-CSN. The CSP-CSN traces must be routed in parallel and surrounded by ground.
- Connect VOUT, HO, and SW. These traces must be routed in parallel using a short, low inductance path.
   VOUT must be directly connected the drain connection of Q<sub>H</sub>. SW must be directly connected to the source connection of Q<sub>H</sub>
- Connect LO and PGND. The LO-PGND traces must be routed in parallel using a short, low inductance path.
   PGND must be directly connected the source connection of Q<sub>L</sub>
- Place R<sub>COMP</sub>, C<sub>COMP</sub>, C<sub>SS</sub>, C<sub>VREF</sub>, R<sub>VREFT</sub>, R<sub>VREFB</sub>, R<sub>T</sub>, and R<sub>UVLOB</sub> as close to the device, and connect to a common analog ground plane.
- Connect power ground plane (the source connection of the Q<sub>L</sub>) to EP through PGND. Connect the common analog ground plane to EP through AGND. PGND and AGND must be connected underneath the device.
- Add several vias under EP to help conduct heat away from the device. Connect the vias to a large analog ground plane on the bottom layer.
- Do not connect C<sub>OUT</sub> and C<sub>IN</sub> grounds underneath the device and through the large analog ground plane which is connected to EP.



#### 8.5.2 Layout Example



Figure 8-10. PCB Layout Example



### 9 Device and Documentation Support

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
| LM51231QRGRRQ1        | Active        | Production           | VQFN (RGR)   20 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2W3L                |
| LM51231QRGRRQ1.A      | Active        | Production           | VQFN (RGR)   20 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2W3L                |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |      |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------|------------|------------|------------|-----------|------------------|
| Device                      |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | · /  | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM51231QRGRRQ1              | VQFN | RGR                | 20 | 3000 | 330.0                    | 12.4                     | 3.75 | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jan-2023



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM51231QRGRRQ1 | VQFN         | RGR             | 20   | 3000 | 367.0       | 367.0      | 35.0        |

# **RGR 20**

### 3.5 x 3.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RGR0020C**

# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGR0020C**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGR0020C**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated