

# **LM3302 Quad Differential Comparator**

#### 1 Features

- Single supply or dual supplies
- Wide range of supply voltage . . . 2V to 28V
- Low supply-current drain independent of supply voltage . . . 0.8mA typical
- Low input bias current . . . 25nA typical
- Low input offset current . . . 3nA typical
- Low input offset voltage . . . 3mV typical
- Common-mode input voltage range includes
- Differential input voltage range equal to maximumrated supply voltage: ±28V
- Low output saturation voltage
- Output compatible with TTL, MOS, and CMOS
- For wider temperature range, see the LM2901
- For single version, see the TL331
- For dual version, see the LM393 or LM2903

# 2 Applications

- Vacuum robot
- Single phase UPS
- Server PSU
- Cordless power tool
- Wireless infrastructure
- **Applicances**
- **Building automation**
- Factory automation & control
- Motor drives
- Infotainment & cluster

# 3 Description

This device consists of four independent voltage comparators that are designed to operate from a single power supply over a wide range of voltages. Operation from dual supplies also is possible as long as the difference between the two supplies is 2V to 28V and VCC is a least 1.5V more positive than the input common-mode voltage. Current drain is independent of the supply voltage. The outputs can be connected to other open-collector outputs to achieve wired-AND relationships.

#### **Device Information**

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM)  |
|-------------|-------------|------------------|
| LM3302      | SOIC (14)   | 8.70mm × 3.90mm  |
| LIVISSUZ    | PDIP (14)   | 19.30mm × 6.40mm |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.





# **Table of Contents**

| 1 Features1                           | 6.4 Device Functional Modes8                          |
|---------------------------------------|-------------------------------------------------------|
| 2 Applications1                       | 7 Application and Implementation9                     |
| 3 Description1                        | 7.1 Application Information9                          |
| 4 Pin Configuration and Functions3    | 7.2 Typical Application9                              |
| 5 Specifications4                     | 7.3 Power Supply Recommendations11                    |
| 5.1 Absolute Maximum Ratings4         | 7.4 Layout11                                          |
| 5.2 ESD Ratings                       | 8 Device and Documentation Support12                  |
| 5.3 Recommended Operating Conditions4 | 8.1 Receiving Notification of Documentation Updates12 |
| 5.4 Thermal Information4              | 8.2 Support Resources12                               |
| 5.5 Electrical Characteristics5       | 8.3 Trademarks12                                      |
| 5.6 Switching Characteristics5        | 8.4 Electrostatic Discharge Caution12                 |
| 5.7 Typical Characteristics6          | 8.5 Glossary12                                        |
| 6 Detailed Description8               | 9 Revision History12                                  |
| 6.1 Overview8                         | 10 Mechanical, Packaging, and Orderable               |
| 6.2 Functional Block Diagram8         | Information13                                         |
| 6.3 Feature Description8              |                                                       |



# **4 Pin Configuration and Functions**



Figure 4-1. D, N Packages 14-Pin SOIC, PDIP Top View

**Table 4-1. Pin Functions** 

| PIN                 |      | I/O    | DESCRIPTION                            |  |
|---------------------|------|--------|----------------------------------------|--|
| NAME <sup>(1)</sup> | D, N | 1/0    | DESCRIPTION                            |  |
| OUT1 (1)            | 1    | Output | Output pin of the comparator 2         |  |
| OUT2 (1)            | 2    | Output | Output pin of the comparator 1         |  |
| V <sub>CC</sub>     | 3    | _      | Positive supply                        |  |
| IN2- <sup>(1)</sup> | 4    | Input  | Negative input pin of the comparator 1 |  |
| IN2+ <sup>(1)</sup> | 5    | Input  | Positive input pin of the comparator 1 |  |
| IN1- <sup>(1)</sup> | 6    | Input  | Negative input pin of the comparator 2 |  |
| IN1+ <sup>(1)</sup> | 7    | Input  | Positive input pin of the comparator 2 |  |
| IN3-                | 8    | Input  | Negative input pin of the comparator 3 |  |
| IN3+                | 9    | Input  | Positive input pin of the comparator 3 |  |
| IN4-                | 10   | Input  | Negative input pin of the comparator 4 |  |
| IN4+                | 11   | Input  | Positive input pin of the comparator 4 |  |
| GND                 | 12   | _      | Negative supply                        |  |
| OUT4                | 13   | Output | Output pin of the comparator 4         |  |
| OUT3                | 14   | Output | Output pin of the comparator 3         |  |

<sup>(1)</sup> Some manufacturers transpose the names of channels 1 & 2. Electrically the pinouts are identical, just a difference in the channel naming convention.



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                             | MIN  | MAX       | UNIT |
|-------------------------------------------------------------|------|-----------|------|
| Supply voltage: $V_S = (V+) - (V-)$                         |      | 28        | V    |
| Differential input voltage : V <sub>ID</sub> <sup>(2)</sup> |      | ±28       | V    |
| Input pins (IN+, IN–)                                       | -0.3 | 28        | V    |
| Current into input pins (IN+, IN-)                          |      | -20       | mA   |
| Output pin (OUT)                                            | -0.3 | 28        | V    |
| Output sink current                                         |      | 20        | mA   |
| Output short-circuit duration <sup>(3)</sup>                |      | Unlimited | s    |
| Junction temperature, T <sub>J</sub>                        |      | 150       | °C   |
| Storage temperature, T <sub>stg</sub>                       | -65  | 150       | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability.
- (2) Differential voltages are at IN+ with respect to IN-
- (3) Short circuits from outputs to V+ can cause excessive heating and eventual destruction.

## 5.2 ESD Ratings

|                    |               |                                                                   | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Human-body model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process
- 2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process

## 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN | MAX        | UNIT |
|---------------------------------------|-----|------------|------|
| Supply voltage: $V_S = (V+) - (V-)$   | 2   | 28         | V    |
| Ambient temperature, T <sub>A</sub>   | -40 | 85         | °C   |
| Input Voltage Range, V <sub>IVR</sub> | V-  | (V+) - 2.0 | V    |
| Output Voltage                        | V-  | 28         | V    |

#### 5.4 Thermal Information

|                       |                                              | LM3         |             |      |
|-----------------------|----------------------------------------------|-------------|-------------|------|
|                       | THERMAL METRIC(1)                            | N<br>(PDIP) | D<br>(SOIC) | UNIT |
|                       |                                              | 14 PINS     | 14 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 114.9       | 111.2       | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 93.8        | 66.9        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 77.7        | 67.8        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 60.4        | 28.0        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 76.7        | 67.4        | °C/W |

 For more information about traditional and new thermal metrics, see the Semicondctor and IC Package Thermal Metrics report, SPRA953.

Product Folder Links: LM3302

### 5.5 Electrical Characteristics

at specified free-air temperature, V<sub>CC</sub> = 5V (unless otherwise noted)

|                    | DADAMETED                                             | ARAMETER TEST CONDITIONS(1)                    |                                               | т.             | L                             | M3302 |       | UNIT |
|--------------------|-------------------------------------------------------|------------------------------------------------|-----------------------------------------------|----------------|-------------------------------|-------|-------|------|
|                    | PARAWIE I ER                                          | 1231                                           | TEST CONDITIONS <sup>(1)</sup> T <sub>A</sub> |                | MIN                           | TYP   | MAX   | ONIT |
| \/                 | Input offset voltage                                  | V <sub>IC</sub> = V <sub>ICR</sub> min         | , V <sub>O</sub> = 1.4V,                      | 25°C           |                               | 3     | 20    | mV   |
| V <sub>IO</sub>    | input onset voltage                                   | $V_{CC} = 5V \text{ to } 28$                   | 3V                                            | -40°C to +85°C |                               |       | 40    | IIIV |
|                    | Input offset current                                  | V <sub>O</sub> = 1.4V                          |                                               | 25°C           |                               | 3     | 100   | nA   |
| I <sub>IO</sub>    | input onset current                                   | V <sub>O</sub> = 1.4V                          |                                               | -40°C to +85°C |                               |       | 300   | ПА   |
|                    | Input bias current                                    |                                                |                                               | 25°C           |                               | -25   | -500  | nA   |
| I <sub>IB</sub>    | input bias current                                    |                                                |                                               | -40°C to +85°C |                               |       | -1000 | ПА   |
| Common-mode input- |                                                       |                                                |                                               | 25°C           | 0 to<br>V <sub>CC</sub> - 1.5 |       |       |      |
| V <sub>ICR</sub>   | voltage range                                         |                                                |                                               | -40°C to +85°C | 0 to<br>V <sub>CC</sub> - 2   |       |       | V    |
| A <sub>VD</sub>    | Large-signal<br>differential-voltage<br>amplification | $V_{CC} = 15V, V_{O}$ $R_{L} \ge 15k\Omega$ to | = 1.4V to 11.4V,<br>V <sub>CC</sub>           | 25°C           | 2                             | 30    |       | V/mV |
|                    | High-level output                                     | V <sub>ID</sub> = 1V                           | \/ - F\/                                      | 25°C           |                               | 0.1   |       | nA   |
| I <sub>OH</sub>    | current                                               | V <sub>ID</sub> – IV                           | V <sub>OH</sub> = 5V                          | -40°C to +85°C |                               |       | 1     | μA   |
| .,                 | Low-level output                                      | \/ - 1\/                                       | I = 4m A                                      | 25°C           |                               | 150   | 500   | mV   |
| V <sub>OL</sub>    | voltage                                               | V <sub>ID</sub> = −1V                          | I <sub>OL</sub> = 4mA                         | -40°C to +85°C |                               |       | 700   | mv   |
| I <sub>OL</sub>    | Low-level output current                              | V <sub>ID</sub> = -1V,                         | V <sub>OL</sub> = 1.5V                        | 25°C           | 6                             | 16    |       | mA   |
| I <sub>CC</sub>    | Supply current (four comparators)                     | V <sub>O</sub> = 2.5V,<br>No load              | V <sub>CC</sub> = 5V                          | 25°C           |                               | 0.8   |       | mA   |

<sup>(1)</sup> All characteristics are measured with zero common-mode input voltage, unless otherwise specified.

# **5.6 Switching Characteristics**

 $V_{CC}$  = 5V,  $T_A$  = 25°C

| PARAMETER     | TEST COND                                     | LM3302                              | UNIT |      |  |
|---------------|-----------------------------------------------|-------------------------------------|------|------|--|
| FAINMETER     | TEST CONE                                     | TEST CONDITIONS                     |      |      |  |
| Response time | R <sub>L</sub> connected to 5V through 5.1kΩ, | 100mV input step with 5mV overdrive | 1.3  |      |  |
| response unie | $C_L = 15pF^{(1)}$ (2)                        | TTL-level input step                | 0.3  | – µs |  |

(1) C<sub>L</sub> includes probe and jig capacitance.
 (2) The response time specified is the interval between the input step function and the instant when the output crosses 1.4V.



## **5.7 Typical Characteristics**

 $T_A = 25$ °C,  $V_S = 5$ V,  $R_{PULLUP} = 5.1$ k,  $C_L = 15$ pF,  $V_{CM} = 0$ V,  $V_{UNDERDRIVE} = 100$ mV,  $V_{OVERDRIVE} = 100$ mV unless otherwise noted.



## 5.7 Typical Characteristics (continued)

 $T_A = 25^{\circ}C$ ,  $V_S = 5V$ ,  $R_{PULLUP} = 5.1k$ ,  $C_L = 15pF$ ,  $V_{CM} = 0V$ ,  $V_{UNDERDRIVE} = 100mV$ ,  $V_{OVERDRIVE} = 100mV$  unless otherwise noted.



# **6 Detailed Description**

#### 6.1 Overview

These quad comparators have the ability to operate up to absolute maximum of 28V on the supply pin. This device has proven ubiquity and versatility across a wide range of applications. This is due to very wide supply voltages range, low Iq and fast response of the devices.

The open-collector outputs allow the user to level shift to the desired logic level independent of VCC, while also enabling AND functionality when multiple outputs are connected together.

### 6.2 Functional Block Diagram



Figure 6-1. Schematic (Each Comparator)

## **6.3 Feature Description**

The comparator consists of a PNP Darlington pair input, allowing the device to operate with very high gain and fast response with minimal input bias current. The input Darlington pair creates a limit on the input common mode voltage capability, allowing the comparator to accurately function from ground to  $V_{CC}$ – 2V over temperature. A clamp was added around Q3 to mimic the both inputs above input voltage range behavior of the original classic silicon.

The output consists of an open drain NPN (pull-down or low side) transistor. The output NPN sinks current when the negative input voltage is higher than the positive input voltage and the offset voltage. The  $V_{OL}$  is resistive and scales with the output current. Please see the "Output Low Voltage vs. Output Sinking Current" graphs for  $V_{OL}$  values with respect to the output current.

#### **6.4 Device Functional Modes**

### 6.4.1 Voltage Comparison

The comparator operates solely as a voltage comparator, comparing the differential voltage between the positive and negative pins and outputting a logic low or high impedance (logic high with pullup) based on the input differential polarity.

Submit Document Feedback

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

Typically, a comparator compares either a single signal to a reference, or to two differnt signals. Many users take advantage of the open-drain output to drive the comparison logic output to a logic voltage level to an MCU or logic device. The wide supply range and high voltage capability makes LM3302 an excellent choice for level shifting to a higher or lower voltage.

## 7.2 Typical Application



Figure 7-1. Single-ended and Differential Comparator Configurations

### 7.2.1 Design Requirements

For this design example, use the parameters listed in Table 7-1 as the input parameters.

**DESIGN PARAMETER EXAMPLE VALUE** Input Voltage Range 0V to Vsup-2V Supply Voltage 4.5V to  $V_{CC}$  maximum Logic Supply Voltage 0V to V<sub>CC</sub> maximum Output Current (R<sub>PULLUP</sub>) 1µA to 4mA Input Overdrive Voltage 100mV 2.5V Reference Voltage Load Capacitance (C<sub>L</sub>) 15pF

Table 7-1. Design Parameters

# 7.2.2 Detailed Design Procedure

When using the LMx39 in a general comparator application, determine the following:

- Input voltage range
- · Minimum overdrive voltage
- Output and drive current
- Response time

#### 7.2.2.1 Input Voltage Range

When choosing the input voltage range, the input common mode voltage range ( $V_{ICR}$ ) must be taken in to account. If temperature operation is below 25°C the  $V_{ICR}$  can range from 0V to  $V_{CC}$ – 2.0V. This limits the input voltage range to as high as  $V_{CC}$ – 2.0V and as low as 0V. Operation outside of this range can yield incorrect comparisons.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



The following is a list of input voltage situation and the outcomes:

- 1. When both IN- and IN+ are both within the common-mode range:
  - a. If IN- is higher than IN+ and the offset voltage, the output is low and the output transistor is sinking current
  - b. If IN- is lower than IN+ and the offset voltage, the output is high impedance and the output transistor is not conducting
- 2. When IN- is higher than common-mode and IN+ is within common-mode, the output is low and the output transistor is sinking current
- 3. When IN+ is higher than common-mode and IN- is within common-mode, the output is high impedance and the output transistor is not conducting
- 4. When IN- and IN+ are both higher than common-mode, see Section 2 of Application Design Guidelines for LM339, LM393, TL331 Family Comparators Including the New B-versions.

#### 7.2.2.2 Minimum Overdrive Voltage

Overdrive voltage is the differential voltage produced between the positive and negative inputs of the comparator over the offset voltage ( $V_{IO}$ ). To make an accurate comparison, the overdrive voltage ( $V_{OD}$ ) must be higher than the input offset voltage ( $V_{IO}$ ). Overdrive voltage can also determine the response time of the comparator, with the response time decreasing with increasing overdrive. Figure 7-2 and Figure 7-3 show positive and negative response times with respect to overdrive voltage.

#### 7.2.2.3 Output and Drive Current

Output current is determined by the load and pullup resistance and logic and pullup voltage. The output current produces a low-level output voltage ( $V_{OL}$ ) from the comparator, where  $V_{OL}$  is proportional to the output current.

The output current can also effect the transient response.

#### 7.2.2.4 Response Time

Response time is a function of input over-drive. See the Typical Characteristics graphs for typical response times. The rise and fall times can be determined by the load capacitance ( $C_L$ ), load/pull-up resistance ( $R_{PULLUP}$ ) and equivalent collector-emitter resistance ( $R_{CE}$ ).

- The rise time (τ<sub>R</sub>) is approximately τ<sub>R</sub> = R<sub>PULLUP</sub> × C<sub>L</sub>
- The fall time (τ<sub>F</sub>) is approximately τ<sub>F</sub> = R<sub>CE</sub> × C<sub>L</sub>
  - R<sub>CE</sub> can be determined by taking the slope of Figure 5-11 in the linear region at the desired temperature, or by dividing the V<sub>OL</sub> by I<sub>OUT</sub>

Product Folder Links: *LM3302* 

### 7.2.3 Application Curves

Figure 7-2 and Figure 7-3 were generated with scope probe parasitic capacitance of 50pF.



### 7.3 Power Supply Recommendations

For fast response and comparison applications with noisy or AC inputs, use a bypass capacitor on the supply pin to reject any variation on the supply voltage. This variation can affect the common-mode range of the comparator input and create an inaccurate comparison.

#### 7.4 Layout

# 7.4.1 Layout Guidelines

For accurate comparator applications without hysteresis maintaining a stable power supply with minimized noise and glitches is critical. Best practice is to add a bypass capacitor between the supply voltage and ground. This can be implemented on the positive power supply and negative supply (if available). If a negative supply is not being used, do not put a capacitor between the GND pin and system ground.

Minimize coupling between outputs and inverting inputs to prevent output oscillations. Do not run output and inverting input traces in parallel unless there is a  $V_{CC}$  or GND trace between output and inverting input traces to reduce coupling. When series resistance is added to inputs, place resistor close to the device.

#### 7.4.2 Layout Example



Figure 7-4. LM3302 Layout Example



# 8 Device and Documentation Support

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **8.2 Support Resources**

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (August 2003) to Revision B (April 2025)              | Page |
|-------------------------------------------------------------------------------|------|
| Updated to current TI data sheet format. No changes to Electrical Table specs | 1    |
| Updated ESD table for new packages                                            | 4    |
| Updated Thermal Information table for new packages                            |      |
| Added Typical Graphs                                                          |      |
| Updated Functional Block Diagram                                              |      |
| Changes from Revision * (October 1977) to Revision A (August 2003)            | Page |
| Removed Ceramic 'J' package. Added SOIC ordering options                      | 1    |

Product Folder Links: LM3302



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

www.ti.com 7-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking     |
|-----------------------|----------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|------------------|
|                       | (1)      | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)              |
|                       |          |               |                |                       |      | (4)           | (5)                |              |                  |
| LM3302D               | Obsolete | Production    | SOIC (D)   14  | -                     | -    | Call TI       | Call TI            | -40 to 85    | LM3302           |
| LM3302DR              | Active   | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | (LM3202, LM3302) |
| LM3302DR.A            | Active   | Production    | SOIC (D)   14  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | (LM3202, LM3302) |
| LM3302DRE4            | Active   | Production    | SOIC (D)   14  | 2500   LARGE T&R      | -    | Call TI       | Call TI            | -40 to 85    |                  |
| LM3302N               | Active   | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -40 to 85    | LM3302N          |
| LM3302N.A             | Active   | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -40 to 85    | LM3302N          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| LM3302DR | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5 | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM3302DR | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



### \*All dimensions are nominal

|   | Device    | Package Name | Package Type Pins |    | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---|-----------|--------------|-------------------|----|-----|--------|--------|--------|--------|--|
| I | LM3302N   | N            | PDIP              | 14 | 25  | 506    | 13.97  | 11230  | 4.32   |  |
| ſ | LM3302N.A | N            | PDIP              | 14 | 25  | 506    | 13.97  | 11230  | 4.32   |  |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025