LDC1001-Q1 SNVSBF4-NOVEMBER 2019 ### **LDC1001-Q1 Inductance to Digital Converter** #### **Features** - AEC-Q100 Qualified for Automotive Applications: - Temperature grade 0: −40°C to 150°C, T<sub>A</sub> - Magnet-free operation - Sub-micron precision - Adjustable sensing range (through coil design) - Lower system cost - Remote sensor placement (decoupling the LDC from harsh environments) - High durability (by virtue of contact-less operation) - Insensitivity to environmental interference (such as dirt, dust, water, oil) - Supply voltage, analog: 4.75 V to 5.25 V - Supply voltage, IO: 1.8 V to 5.25 V - Supply current (without LC tank): 1.7 mA - R<sub>P</sub> resolution: 16-bit L resolution: 24-bit - LC frequency range: 5 kHz to 5 MHz ### **Applications** - Touch buttons - Angular position sensing - Linear position sensing - Metal proximity sensing #### 3 Description The LDC1001-Q1 device is a 4.75-V to 5.25-V automotive-qualified inductance-to-digital converter designed for parallel resistance (Rp) and inductance (L) measurements. Inductive sensing technology enables precise measurement of linear or angular position of metal targets in automotive and industrial applications. Inductive sensing is a contactless, short-range sensing technology that can enable high-resolution sensing of conductive targets in the presence of dust, dirt, oil, and moisture, which can be used by applications in harsh environments. The LDC1001-Q1 system consists of an inductive sensor, typically a PCB coil, and a conductive target. The LDC1001-Q1 is available in a 16-pin TSSOP package and offers several modes of operation. A serial peripheral interface (SPI) simplifies connection to an MCU. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | LDC1001-Q1 | TSSOP (16) | 5.00 mm × 4.40 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Typical Application — Axial Distance Sensing ### **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Modes | | |---|--------------------------------------|----|------------------------------------------------------|------| | 2 | Applications 1 | | 7.5 Programming | 14 | | 3 | Description 1 | | 7.6 Register Map | 16 | | 4 | Revision History2 | 8 | Application and Implementation | . 26 | | 5 | Pin Configuration and Functions | | 8.1 Application Information | 26 | | 6 | Specifications4 | | 8.2 Typical Application | 28 | | • | 6.1 Absolute Maximum Ratings 4 | 9 | Power Supply Recommendations | . 32 | | | 6.2 ESD Ratings | 10 | Layout | . 32 | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | 32 | | | 6.4 Thermal Information | | 10.2 Layout Example | 33 | | | 6.5 Electrical Characteristics | 11 | Device and Documentation Support | . 34 | | | 6.6 Timing Requirements6 | | 11.1 Receiving Notification of Documentation Updates | s 34 | | | 6.7 Typical Characteristics | | 11.2 Support Resources | 34 | | 7 | Detailed Description 8 | | 11.3 Trademarks | 34 | | - | 7.1 Overview 8 | | 11.4 Electrostatic Discharge Caution | 34 | | | 7.2 Functional Block Diagram 8 | | 11.5 Glossary | 34 | | | 7.3 Feature Description 8 | 12 | Mechanical, Packaging, and Orderable Information | . 34 | ### 4 Revision History | DATE | VERSION | NOTES | |---------------|---------|------------------| | November 2019 | * | Initial release. | ### 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | I TPE\" | DESCRIPTION | | 1 | SCLK | DI | SPI clock input. The SCLK pin is used to clock-out and clock-in the data from or into the chip | | 2 | CSB | DI | SPI CSB. Multiple devices can be connected on the same SPI bus and the CSB pin can be used to select which device is communicated with. | | 3 | SDI | DI | SPI Slave Data In (Master Out Slave In). This pin should be connected to the Master Out Slave In of the master device. | | 4 | VIO | Р | Digital IO Supply | | 5 | SDO | DO | SPI Slave Data Out (Master In Slave Out). This pin is high-Z when the CSB pin is high. | | 6 | DGND | Р | Digital ground | | 7 | CFB | Α | LDC filter capacitor | | 8 | CFA | Α | LDC filter capacitor | | 9 | INA | Α | External LC Tank. Connect this pin to an external LC tank. | | 10 | INB | Α | External LC Tank. Connect this pin to an external LC tank. | | 11 | GND | Р | Analog ground | | 12 | V <sub>DD</sub> | Р | Analog supply | | 13 | CLDO | Α | LDO bypass capacitor. Connect a 56-nF capacitor from this pin to GND. | | 14 | TBCLK | DI | External time-base clock | | 15 | NC | NC | This pin should be floating. | | 16 | INTB | DO | Configurable interrupt. This pin can be configured to function in three different ways (threshold detect, wake-up, or DRDYB) by programing the INT pin mode register. | (1) DO: Digital Output, DI: Digital Input, P: Power, A: Analog #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------------------|-----------------------|------|-----------------------|------| | Analog supply voltage | V <sub>DD</sub> – GND | | 5.5 | V | | IO supply voltage | VIO – GND | | 5.5 | V | | Voltage | On any pin | -0.3 | V <sub>DD</sub> + 0.3 | V | | | On any digital pin | -0.3 | V <sub>IO</sub> + 0.3 | V | | Input Current | INA and INB | | 8 | mA | | Junction Temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stq</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |---------------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------| | V Electrostatic discharge | Electrostatio discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM Classification Level 2 | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011<br>CDM Classification Level C6 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------|-----------------------------------------------|------|------|------| | $V_{DD}$ | Analog supply voltage (V <sub>DD</sub> – GND) | 4.75 | 5.25 | V | | V <sub>IO</sub> | IO supply voltage (VIO – GND) | 1.8 | 5.25 | V | | | V <sub>DD</sub> – VIO | ≥0 | | V | | T <sub>A</sub> | Operating temperature | -40 | 150 | °C | #### 6.4 Thermal Information | | | LDC1001-Q1 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 106.3 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 40.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 51.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 50.8 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). ### 6.5 Electrical Characteristics Unless otherwise specified, all limits ensured for $T_A$ = 25°C, $V_{DD}$ = 5 V, $V_{IO}$ = 3.3 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------|----------------------------------------------------------|--------------------------|--------------------------------|-----------------------|-------------------------| | POWER | | | | | • | | | $V_{DD}$ | Analog supply voltage | | 4.75 | 5 | 5.25 | V | | V <sub>IO</sub> | IO supply voltage | $V_{IO} \le V_{DD}$ | 1.8 | 3.3 | 5.25 | V | | I <sub>DD</sub> | Supply current | Does not include the LC tank current | | 1.7 | 2.3 | mA | | I <sub>IO</sub> | IO supply current | Static current | | | 14 | μΑ | | I <sub>DD(LP)</sub> | Low-power mode supply current | Without LC tank | | 250 | | μΑ | | t <sub>(start)</sub> | Start-up time | From POR to ready-to-convert. | | 2 | | ms | | LDC | | | | | <u>"</u> | | | f <sub>sensor_min</sub> | Minimum sensor frequency | | | 5 | | kHz | | f <sub>sensor_max</sub> | Maximum sensor frequency | | | 5 | | MHz | | A <sub>sensor_min</sub> | Minimum sensor amplitude | | | 1 | | $V_{PP}$ | | A <sub>sensor_max</sub> | Maximum sensor amplitude | | | 4 | | $V_{PP}$ | | t <sub>rec</sub> | Recovery time | Oscillation start-up time after RP under-range condition | | 10 | | 1 / f <sub>sensor</sub> | | Z <sub>RP_min</sub> | Minimum sensor RP range | | | 798 | | Ω | | R <sub>RP_max</sub> | Maximum sensor RP range | | | 3.93 | | $M\Omega$ | | R <sub>RP_res</sub> | RP measurement resolution | | | 16 | | Bits | | t <sub>res(min)</sub> | Minimum response time | Minimum programmable settling time of digital filter | | 192 x 1 / f <sub>sensor</sub> | | S | | t <sub>res(max)</sub> | Maximum response time | Maximum programmable settling time of digital filter | | 6144 x 1 / f <sub>sensor</sub> | | s | | EXTERNAL | CLOCK FOR FREQUENCY COUNTER | ? | | | | | | | External clock frequency | | | | 8 | MHz | | | External clock input high voltage | | | | $V_{IO}$ | V | | DIGITAL I/O | CHARACTERISTICS | | | | | | | $V_{IH}$ | Logic 1 input voltage | | 0.8 ×<br>V <sub>IO</sub> | | | V | | V <sub>IL</sub> | Logic 0 input voltage | | | | 0.2 × V <sub>IO</sub> | V | | $V_{OH}$ | Logic 1 output voltage | $I_{(SOURCE)} = 400 \mu A$ | | V <sub>IO</sub> - 0.3 | | V | | V <sub>OL</sub> | Logic 0 output voltage | $I_{(SINK)} = 400 \mu A$ | | | 0.3 | V | | I <sub>lkglO</sub> | Digital IO leakage current | | -500 | | 500 | nA | #### 6.6 Timing Requirements Unless otherwise noted, all limits specified at $T_A$ = 25°C, $V_{DD}$ = 5 V, $V_{IO}$ = 3.3 V, 10-pF capacitive load in parallel with a 10-k $\Omega$ load on the SDO. Specified by design; not production tested. See Figure 1 | | | | MIN | NOM | MAX | UNIT | |------------------------|-----------------------------|------------------------------------------------------|-------------------------|-------------------------|-----|------| | f <sub>SCLK</sub> | Serial clock frequency | See Figure 1 | | | 4 | MHz | | $t_{\text{wH}}$ | SCLK pulse-width high | f <sub>SCLK</sub> = 4 Mhz, See Figure 1 | 0.4 / f <sub>SCLK</sub> | | | s | | t <sub>wL</sub> | SCLK pulse-width low | f <sub>SCLK</sub> = 4 Mhz, See Figure 1 | 0.4 / f <sub>SCLK</sub> | | | s | | t <sub>su</sub> | SDI setup time | Coo Figure 1 | 10 | | | ns | | t <sub>h</sub> | SDI hold time | See Figure 1 | 10 | | | ns | | t <sub>ODZ</sub> | SDO driven-to-tristate time | Measured at 10% / 90% point, See Figure 2 | | | 20 | ns | | t <sub>OZD</sub> | SDO tristate-to-driven time | Measured at 10% / 90% point, See Figure 2 | | | 20 | ns | | t <sub>d(OUTPUT)</sub> | SDO output delay time | | | | 20 | ns | | t <sub>su(CS)</sub> | CSB setup time | See Figure 2 | 20 | | | ns | | t <sub>h(CS)</sub> | CSB hold time | | 20 | | | ns | | t <sub>IAG</sub> | inter-access gap | See Figure 16 100 | | | ns | | | t <sub>w(DRDY)</sub> | Data ready pulse width | Data ready pulse at every 1 / ODR if no data is read | | 1 / f <sub>sensor</sub> | | s | Figure 1. Write Timing Diagram Figure 2. Read Timing Diagram ### 6.7 Typical Characteristics # TEXAS INSTRUMENTS #### 7 Detailed Description #### 7.1 Overview The LDC1001-Q1 device is an inductance-to-digital converter that simultaneously measures the impedance and resonant frequency of an LC resonator. The device accomplishes this task by regulating the oscillation amplitude in a closed-loop configuration to a constant level, while monitoring the energy dissipated by the resonator. By monitoring the amount of power injected into the resonator, the LDC1001-Q1 device can determine the value of R<sub>P</sub>. When the value is determined, the device returns this as a digital value which is inversely proportional to R<sub>P</sub>. In addition, the LDC1001-Q1 device also measure the oscillation frequency of the LC circuit. This frequency is used to determine the inductance of the LC circuit. The device outputs a digital value that is inversely proportional to frequency. The threshold detector block provides a comparator with hysteresis. With the threshold registers programed and comparator enabled, the proximity data register is compared with threshold registers and INTB pin indicates the output. The device has a simple 4-wire SPI interface. The INTB pin provides multiple functions which are programmable with SPI. The device has separate analog and I/O supplies. The analog supply operates at 5 V and the I/O operates at 1.8 to 5 V. The integrated LDO requires a 56-nF capacitor connected from the CLDO pin to GND. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Inductive Sensing An alternating current (AC) flowing through a coil generates an AC magnetic field. If a conductive material, such as a metal target, is brought into the vicinity of the coil, this magnetic field induces circulating currents (eddy currents) on the surface of the target. These eddy currents are a function of the distance, size, and composition of the target. These eddy currents then generate a magnetic field that opposes the original field generated by the coil. This mechanism is best compared to a transformer, where the coil is the primary core and the eddy current is the secondary core. The inductive coupling between both cores depends on distance and shape. Hence the resistance and inductance of the secondary core (eddy current), shows up as a distant dependent resistive and inductive component on the primary side (coil). Figure 5 through Figure 8 show a simplified circuit model. #### **Feature Description (continued)** Figure 5. Inductor With a Metal Target Eddy currents generated on the surface of the target can be modeled as a transformer as shown in Figure 6. The coupling between the primary and secondary coils is a function of the distance and characteristics of the conductor. In Figure 6, the inductance $L_s$ is the inductance of the coil, and $L_s$ is the parasitic series resistance of the coil. The inductance $L_s$ is a function of distance, $L_s$ is the coupled inductance of the metal target. Likewise, $L_s$ is the parasitic resistance of the eddy currents. Figure 6. Metal Target Modeled as L and R With Circulating Eddy Currents Generating an alternating magnetic field with just an inductor consumes a large amount of power. This power consumption can be reduced by adding a parallel capacitor, turning the right part of Figure 6 into a resonator as shown in Figure 7. In this manner the power consumption is reduced to the eddy and inductor losses $r_s + R(d)$ only. Figure 7. LC Tank Connected to Oscillator The LDC1001-Q1 device does not directly measure the series resistance. Instead, the device measures the equivalent parallel resonance impedance $R_P$ (see Figure 8). This representation is equivalent to the representation shown in Figure 8, where the parallel resonance impedance $R_P(d)$ is given by Equation 1. Copyright © 2019, Texas Instruments Incorporated SNVSBF4 – NOVEMBER 2019 www.ti.com # TEXAS INSTRUMENTS #### **Feature Description (continued)** Figure 8. Equivalent Resistance of rs in Parallel With LC Tank $$R_{P}(d) = (1/([r_{s} + R(d)]) \times ([L_{s} + L(d)]) / C$$ $$R_{P} = (1/r_{s}) \times (L/C)$$ (1) Figure 9 shows the variation in R<sub>P</sub> as a function of distance for a 14-mm diameter PCB coil (23 turns, 4-mil trace width, 4-mil spacing between trace, 1-oz copper thickness, FR4). The target metal used is a stainless steel 2-mm thick. Figure 9. Typical R<sub>P</sub> vs Distance With a 14-mm PCB Coil #### 7.3.2 Measuring Parallel Resonance Impedance and Inductance With LDC1001-Q1 Remember that the LDC1001-Q1 can determine the value of $R_P$ by monitoring the amount of power injected into the resonator. The device returns this value as a digital value which is inversely proportional to $R_P$ . The LDC1001-Q1 device can also measure the oscillation frequency of the LC circuit, which can be used to determine the inductance of the LC circuit. The oscillation frequency is returned as a digital value. The LDC1001-Q1 device supports a wide range of LC combinations with oscillation frequencies ranging from 5 kHz to 5 MHz and $R_P$ ranging from 798 $\Omega$ to 3.93 $M\Omega$ . This range of $R_P$ can be viewed as the maximum input range of an ADC. As shown in Figure 9, the range of $R_P$ is typically much smaller than maximum input range supported by the LDC1001-Q1 device. To achieve better resolution in the desired sensing range, the LDC1001-Q1 device offers a programmable input range through the $R_PMIN$ and $R_PMAX$ registers. See the *Calculation of Rp\_Min and Rp\_Max* section for how to set these registers. When the resonance impedance of the sensor, $R_P$ , drops below the programed $R_P$ MIN, the $R_P$ output of the LDC will clip at the full scale output. An example occurrence of this situation is when a target comes too close to the coil. www.ti.com SNVSBF4 – NOVEMBER 2019 #### **Feature Description (continued)** Figure 10. Transfer Characteristics of LDC1001-Q1 With Rp MIN = 16.160 k $\Omega$ and Rp MAX = 48.481 k $\Omega$ Use Equation 3 to calculate the resonance impedance from the digital output code. $$R_P = (Rp\_MAX \times Rp\_MIN) / (Rp\_MIN \times (1 - Y) + Rp\_MAX \times Y)$$ , in $\Omega$ . Where: - Y = Proximity Data / 2<sup>15</sup> - Proximity data is the LDC output, register address 0x21 and 0x22. (3) **Example:** If Proximity data (address 0x22 to 0x21) is 5000, Rp\_MIN is 2.394 k $\Omega$ , and Rp\_MAX is 38.785 k $\Omega$ , the resonance impedance is given by: $$Y = 5000 / 2^{15} = 0.1526 \tag{4}$$ $$R_P = (38785 \times 2394) / (2394 \times (1 - 0.1526) + 38785 \times 0.1526) = (92851290) / (2028.675 + 5918.591)$$ (5) $$R_{P} = 11.683 \text{ k}\Omega \tag{6}$$ Figure 11 and Figure 12 show the change in RMS noise versus distance and a histogram of noise, with the target at an 0.8-mm distance from the sensor coil. Data was collected with a 14-mm PCB coil (23 turns, 4-mil trace width, 4-mil spacing between trace, 1-oz copper thickness, FR4) with a sensing range of 0.125 mm to 1.125 mm. At a distance of 0.8 mm, the RMS noise is approximately 250 nm. **NOTE** Although the LDC1001-Q1 device has high resolution, the absolute accuracy depends on offset and gain correction which can be achieved by two-point calibration. Copyright © 2019, Texas Instruments Incorporated # TEXAS INSTRUMENTS #### **Feature Description (continued)** #### 7.3.2.1 Measuring Inductance The LDC1001-Q1 device measures the frequency of the oscillation of the sensor by a frequency counter. The frequency counter timing is set by an external clock applied on the TBCLK pin. The sensor resonance frequency is derived from the frequency-counter register value (see sections *Frequency Counter LSB* (offset = 0x23) [reset = NA] through *Frequency Counter MSB* (offset = 0x25) [reset = NA]) as shown in Equation 7. $$f_{sensor} = (1/3) \times (f_{ext} / f_{count}) \times t_{res}$$ #### where - f<sub>sensor</sub> is the sensor frequency - f<sub>ext</sub> is the frequency of the external clock - f<sub>count</sub> is the value obtained from the Frequency Counter Data register (see the Frequency Counter LSB (offset = 0x23) [reset = NA] section through the Frequency Counter MSB (offset = 0x25) [reset = NA] section) - $t_{res}$ is the programmed response time (see the *LDC Configuration (offset = 0x04) [reset = 0x1B]* section) (7) Use Equation 8 to calculate the inductance in H. L=1 / [C × $$(2 × \pi × f_{sensor})^2$$ ] where C is the parallel capacitance of the resonator (8) #### 7.3.2.1.1 Example If $f_{ext} = 6$ Mhz, $t_{res} = 6144$ , C = 10 0pF, and measured $f_{count} = 3000$ (decimal) (see sections *Frequency Counter LSB* (offset = 0x23) [reset = NA] through *Frequency Counter MSB* (offset = 0x25) [reset = NA]), then use Equation 9 to calculate sensor resonance frequency: $$f_{sensor} = 1/3 \times (6000000 / 3000) \times (6144) = 4.096 \text{ MHz}$$ (9) Now use Equation 10. $$L = 1 / [C \times (2 \times \pi \times f_{sensor})^2]$$ where • $$L = 15.098 \, \mu H$$ (10) #### **NOTE** The accuracy of a measurement largely depends upon the frequency of the external timebase clock (TBCLK). A higher frequency will provide better measurement accuracy. The maximum supported frequency is 8 MHz. #### 7.4 Device Functional Modes #### 7.4.1 INTB Pin Modes The INTB pin is a configurable output pin which can be used to drive an interrupt on an MCU. The LDC1001-Q1 device provides three different modes on the INTB pin which include: - 1. Comparator mode - 2. Wake-up mode - 3. DRDY mode The LDC1001-Q1 device has a built-in high trigger and low trigger threshold registers that can be a comparator with programmable hysteresis or a special mode that is used to wake up an MCU. The following sections describe these modes in detail. #### 7.4.1.1 Comparator Mode In the comparator mode, the INTB pin is asserted or deasserted when the proximity register value increases above the threshold high registers or decreases below the threshold low registers, respectively. In this mode, the function of the LDC1001-Q1 device is a proximity switch with programmable hysteresis. Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated #### **Device Functional Modes (continued)** Figure 13. Behavior of the INTB Pin in Comparator Mode #### 7.4.1.2 Wake-Up Mode In wake-up mode, the INTB pin is asserted when proximity register value increases above the threshold high registers and is deasserted when wake-up mode is disabled in the INTB pin mode register. This mode can wake up an MCU that is in sleep mode to conserve power. Figure 14. Behavior of the INTB Pin in Wake-Up Mode #### 7.4.1.3 DRDYB Mode In DRDY mode (default), the INTB pin is asserted every time the conversion data is available and is deasserted when the read command on register 0x21 is registered internally. If the read command is in progress, the pin is pulsed instead. Copyright © 2019, Texas Instruments Incorporated #### **Device Functional Modes (continued)** Figure 15. Behavior of the INTB Pin in DRDYB Mode #### 7.5 Programming #### 7.5.1 Digital Interface The LDC1001-Q1 device uses a 4-wire SPI interface to access control and data registers. The LDC1001-Q1 device is an SPI slave device and does not initiate any transactions. #### 7.5.1.1 SPI Description A typical serial interface transaction begins with an 8-bit instruction that is comprised of a read-write (R/W) bit (MSB, R = 1) and a 7-bit address of the register followed by a data field that is typically 8 bits. However, the data field can be extended to a multiple of 8 bits by providing sufficient SPI clocks. See the *Extended SPI Transactions* section. Figure 16. Serial Interface Protocol #### **Programming (continued)** Each assertion of the chip select bar (CSB) begins a new register access. The R/W bit in the command field configures the direction of the access. A value of 0 indicates a write operation, and a value of 1 indicates a read operation. All output data is driven on the falling edge of the serial clock SCLK, and all input data is sampled on the rising edge of the serial clock SCLK. Data is written into the register on the rising edge of the 16th clock. Deasserting the CSB pin after the 16th clock is required. No data write occurs if the CSB pin is deasserted before the 16th clock. #### 7.5.1.2 Extended SPI Transactions A transaction can be extended to multiple registers by keeping the CSB pin asserted beyond the stated 16 clocks. In this mode, the register addresses increment automatically. The CSB pin must be asserted during $8 \times (1+N)$ clock cycles of SCLK, where N is the amount of bytes to write or read during the transaction. During an extended read access, the SDO pin outputs register contents every 8 clock cycles after the initial 8 clocks of the command field. During an extended write access, the data is written to the registers every 8 clock cycles after the initial 8 clocks of the command field. Extended transactions can be used to read 16 bits of proximity data and 24 bits of frequency data—all in one SPI transaction—by initiating a read from register 0x21. Copyright © 2019, Texas Instruments Incorporated ### 7.6 Register Map ### Table 1. Register Map<sup>(1)(2)</sup> | REGISTER NAME | ADDRESS | TYPE(3) | DEFAULT | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------------------------------------|---------|---------|---------|--------------------|----------------------|---------------|-----------------|--------------|-------|---------------|----------| | Device ID | 0x00 | R | 0x80 | | | | Devi | ce ID | | • | | | Rp_MAX | 0x01 | R/W | 0x0E | | Rp Maximum | | | | | | | | Rp_MIN | 0x02 | R/W | 0x14 | | | | Rp Mir | nimum | | | | | Sensor Frequency | 0x03 | R/W | 0x45 | | | | Min Resonati | ng Frequency | | | | | LDC Configuration | 0x04 | R/W | 0x1B | | Reserved (000) | | Ampl | itude | | Response Time | е | | Clock Configuration | 0x05 | R/W | 0x01 | | | Reserved | (000000) | | | CLK_SEL | CLK_PD | | Comparator<br>Threshold High<br>LSB | 0x06 | R/W | 0xFF | Threshold High LSB | | | | | | | | | Comparator<br>Threshold High<br>MSB | 0x07 | R/W | 0xFF | | | | Threshold | High MSB | | | | | Comparator<br>Threshold Low<br>LSB | 0x08 | R/W | 0x00 | Threshold Low LSB | | | | | | | | | Comparator<br>Threshold Low<br>MSB | 0x09 | R/W | 0x00 | | | | Threshold | Low MSB | | | | | INTB Pin<br>Configuration | 0x0A | R/W | 0x00 | | R | eserved (0000 | 0) | | | INTB_MODE | | | Power<br>Configuration | 0x0B | R/W | 0x00 | | | R | eserved (000000 | 00) | | | PWR_MODE | | Status | 0x20 | R | | OSC Dead | DRDYB | Wake-up | Comparator | | Don' | t Care | | | Proximity Data LSB | 0x21 | R | | | | | Proximity | Data[7-0] | | | | | Proximity Data<br>MSB | 0x22 | R | | | Proximity Data[15-8] | | | | | | | | Frequency Counter<br>Data LSB | 0x23 | R | | ODR LSB | | | | | | | | | Frequency Counter<br>Data Mid-Byte | 0x24 | R | | | ODR Mid Byte | | | | | | | | Frequency Counter<br>Data MSB | 0x25 | R | | | ODR MSB | | | | | | | Copyright © 2019, Texas Instruments Incorporated Product Folder Links: LDC1001-Q1 <sup>(1)</sup> Values of bits which are unused should be set to default values only. (2) LEGEND R/W = read/write. R = read only. W = write only (3) When the device is in active mode (the PWR\_MODE bit is SET), registers 0x01 through 0x05 are read only (R). ### 7.6.1 Register Description #### 7.6.1.1 Revision ID (offset = 0x00) [reset = 0x80] #### Figure 17. Revision ID Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 2. Revision ID Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-------------------------| | 7-0 | Revision ID | R | 0x080 | Revision ID of silicon. | Copyright © 2019, Texas Instruments Incorporated ### 7.6.1.2 $Rp\_MAX$ (offset = 0x01) [reset = 0x0E] #### Figure 18. Rp\_MAX Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 3. Rp\_MAX Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Rp Maximum | R/W | 0x0E | Maximum R <sub>P</sub> that the LDC1001-Q1 device must measure. Configures the input dynamic range of the LDC1001-Q1 device. | | | | | | Register setting for Rp_MAX ( $k\Omega$ ): | | | | | | 0x00 = 3926.991 | | | | | | 0x01 = 3141.593 | | | | | | 0x02 = 2243.995 | | | | | | 0x03 = 1745.329 | | | | | | 0x04 = 1308.997 | | | | | | 0x05 = 981.748 | | | | | | 0x06 = 747.998 | | | | | | 0x07 = 581.776 | | | | | | 0x08 = 436.332 | | | | | | 0x09 = 349.066 | | | | | | 0x0A = 249.333 | | | | | | 0x0B = 193.926 | | | | | | 0x0C = 145.444 | | | | | | 0x0D = 109.083 | | | | | | 0x0E = 83.111 | | | | | | 0x0F = 64.642 | | | | | | 0x10 = 48.481 | | | | | | 0x11 = 38.785 | | | | | | 0x12 = 27.704 | | | | | | 0x13 = 21.547 | | | | | | 0x14 = 16.16 | | | | | | 0x15 = 12.12 | | | | | | 0x16 = 9.235 | | | | | | 0x17 = 7.182 | | | | | | 0x18 = 5.387 | | | | | | 0x19 = 4.309 | | | | | | 0x1A = 3.078 | | | | | | 0x1B = 2.394 | | | | | | 0x1C = 1.796 | | | | | | 0x1D = 1.347 | | | | | | 0x1E = 1.026 | | | | | | 0x1F = 0.798 | ### 7.6.1.3 $Rp\_MIN$ (offset = 0x02) [reset = 0x14] #### Figure 19. Rp\_MIN Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 4. Rp\_MIN Field Descriptions | Bit | Field | | _ | Description | |-----|-------------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Field Rp Minimum | Type<br>R/W | Reset<br>0x014 | Description Minimum $R_P$ that the LDC1001-Q1 device must measure. Configures the input dynamic range of the LDC1001-Q1 device. Register setting for $R_PMIN(k\Omega)$ : $0x20 = 3926.991$ $0x21 = 3141.593$ | | | | | | | | | | | | 0x36 = 9.235<br>0x37 = 7.182<br>0x38 = 5.387<br>0x39 = 4.309<br>0x3A = 3.078<br>0x3B = 2.394<br>0x3C = 1.796<br>0x3D = 1.347<br>0x3E = 1.026<br>0x3F = 0.798 | Copyright © 2019, Texas Instruments Incorporated SNVSBF4 – NOVEMBER 2019 www.ti.com #### 7.6.1.4 Sensor Frequency (offset = 0x03) [reset = 0x45] #### Figure 20. Sensor Frequency Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 5. Sensor Frequency Field Descriptions** | Bit | Field | Туре | Reset | Description | | |-----|--------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7-0 | Min Resonating Frequency | R/W | 0x45 | Sets the minimum resonating frequency to approximately 20 below the lowest resonating frequency of the sensor with target in front. Use Equation 11 to determine the value register. | | | | | | | $N = 68.94 \times \log_{10}(f / 2000)$ | | | | | | | where | | | | | | | <ul> <li>N = Register Value. Round to nearest value.</li> </ul> | | | | | | | • f = 20% below resonating frequency,<br>Hz (11) | | | | | | | <b>Example:</b> Sensor frequency (f <sub>sensor</sub> ) = 1 MHz | | | | | | | $f = 0.8 \times 1 \text{ MHz} = 800 \text{ KHz}$ (12) | | | | | | | $N = 68.94 \times \log_{10}(800 \text{ KHz} / 2000) = \text{Round to}$<br>nearest whole number (179.38) = 179 (Value to be<br>programmed in the sensor frequency register) (13) | | #### 7.6.1.5 LDC Configuration (offset = 0x04) [reset = 0x1B] #### Figure 21. LDC Configuration Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 6. LDC Configuration Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------| | 7-5 | Reserved | _ | _ | Reserved to 0 | | 4-3 | Amplitude | R/W | 0x1B | Sets the oscillation amplitude | | | | | | 00: 1 V | | | | | | 01: 2 V | | | | | | 10: 4 V | | | | | | 11: Reserved | | 2-0 | Response Time | R/W | 0x1B | Sets the response time | | | | | | 000: Reserved | | | | | | 001: Reserved | | | | | | 010: 192 | | | | | | 011: 384 | | | | | | 100: 768 | | | | | | 101: 1536 | | | | | | 110: 3072 | | | | | | 111: 6144 | ## 7.6.1.6 Clock Configuration (offset = 0x05) [reset = 0x01] ### Figure 22. Clock Configuration Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 7. Clock Configuration Field Descriptions** | Bit | Field | Type | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------| | 7-2 | Reserved | _ | _ | Reserved to 0 | | 1 | CLK_SEL | R/W | 0x01 | 1: Do not use | | | | | | 0: External time-base clock used for frequency counter (TBCLK). | | 0 | CLK_PD | R/W | 0x01 | Disable external time base clock (for lower power consumption in standby mode) | | | | | | 0: Enable External time base clock. | #### 7.6.1.7 Comparator Threshold High LSB (offset = 0x06) [reset = 0xFF] #### Figure 23. Comparator Threshold High LSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | Threshold<br>High[7:0] | Threshold<br>High[6] | Threshold<br>High[5] | Threshold<br>High[4] | Threshold<br>High[3] | Threshold<br>High[2] | Threshold<br>High[1] | Threshold<br>High[0] | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 8. Comparator Threshold High LSB Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|-------------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Threshold High LSB<br>Threshold High[7:0] | R/W | 0xFF | Least Significant byte (LSB) of the threshold high register. This register is a buffer. A read reflects the current value of the threshold high[7:0] register. See the <i>Comparator Threshold High MSB (offset = 0x07) [reset = 0xFF]</i> section for details on updating the threshold high register. | #### 7.6.1.8 Comparator Threshold High MSB (offset = 0x07) [reset = 0xFF] #### Figure 24. Comparator Threshold High MSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------|----------------------| | Threshold<br>High[15] | Threshold<br>High[14] | Threshold<br>High[13] | Threshold<br>High[12] | Threshold<br>High[11] | Threshold<br>High[10] | Threshold<br>High[9] | Threshold<br>High[8] | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 9. Comparator Threshold High MSB Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Threshold High MSB<br>Threshold High[15:8] | R/W | 0xFF | Most significant byte (MSB) of the threshold high register. A write to this register copies the contents of the 0x06 register and writes to the threshold high register[15:0]. A read returns the threshold high [15:8] register. To update the threshold high register write register 0x06 first and then 0x07. | #### 7.6.1.9 Comparator Threshold Low LSB (offset = 0x08) [reset = 0x00] #### Figure 25. Comparator Threshold Low LSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | Threshold<br>Low[7:0] | Threshold<br>Low[6] | Threshold<br>Low[5] | Threshold<br>Low[4] | Threshold<br>Low[3] | Threshold<br>Low[2] | Threshold<br>Low[1] | Threshold<br>Low[0] | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 10. Comparator Threshold Low LSB Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Threshold Low LSB<br>Threshold Low[7:0] | R/W | 0x00 | Least significant byte of the threshold low value. This register is a buffer. A read reflects the current value of the threshold low [7:0] register. See the <i>Comparator Threshold Low MSB</i> (offset = 0x09) [reset = 0x00] section for details on updating the threshold low register. | #### 7.6.1.10 Comparator Threshold Low MSB (offset = 0x00) [reset = 0x00] #### Figure 26. Comparator Threshold Low MSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|---------------------|---------------------| | Threshold<br>Low[15] | Threshold<br>Low[14] | Threshold<br>Low[13] | Threshold<br>Low[12] | Threshold<br>Low[11] | Threshold<br>Low[10] | Threshold<br>Low[9] | Threshold<br>Low[8] | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 11. Comparator Threshold Low MSB Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Threshold Low MSB<br>Threshold Low[15:8] | R/W | 0x00 | Most significant byte of the threshold low register. A write to this register copies the contents of the 0x08 register and writes to the threshold low register[15:0]. A read returns the threshold low [15:8] register. To update the threshold low register write register address 0x08 first and then 0x09. | #### 7.6.1.11 INTB Pin Configuration (offset = 0x0A) [reset = 0x00] #### Figure 27. INTB Pin Configuration Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|----------|---|---|---|------|---| | | | Reserved | | | | Mode | | | | | _ | | | | R/W | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 12. INTB Pin Configuration Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | Reserved | _ | _ | Reserved to 0 | | 2:0 | Mode | R/W | 0x00 | 100: DRDYB enabled on the INTB pin 010: The INTB pin indicates the status of the comparator output 001: Wake-up enabled on the INTB pin 000: All modes disabled All other combinations are reserved | ### 7.6.1.12 Power Configuration (offset = 0x0B) [reset = 0x00] #### Figure 28. Power Configuration Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 13. Power Configuration Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------| | 7:1 | Reserved | _ | | Reserved to 0 | | 0 | PWR_MODE | R/W | 0x00 | 0: Stand-by mode | | | | | | 1: Active mode. Conversion is enabled | #### 7.6.1.13 Status (offset = 0x20) [reset = NA] #### Figure 29. Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|---------|------------|---|-------|------|---| | OSC status | Data Ready | Wake-up | Comparator | | Don't | Care | | | R | R | R | R | | ı | ₹ | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 14. Status Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------| | 7 | OSC status | R | NA | Indicates that the oscillator is overloaded and has stopped Oscillator is working | | 6 | Data Ready | R | NA | Data is ready to be read No new data is available | | 5 | Wake-up | R | NA | O: Wake-up triggered. Proximity data is more than the threshold high value. 1: Wake-up is disabled | | 4 | Comparator | R | NA | O: Proximity data is more than the threshold high value 1: Proximity data is less than the threshold low value | | 3:0 | Don't Care | R | NA | | #### 7.6.1.14 Proximity Data LSB (offset = 0x21) [reset = NA] #### Figure 30. Proximity Data LSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | Proximity<br>Data[7] | Proximity<br>Data[6] | Proximity<br>Data[5] | Proximity<br>Data[4] | Proximity<br>Data[3] | Proximity<br>Data[2] | Proximity<br>Data[1] | Proximity<br>Data[0] | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 15. Proximity Data LSB Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|------------------------------------------| | 7:0 | Proximity Data[7:0] | R | NA | Least significant byte of proximity data | #### 7.6.1.15 Proximity Data MSB (offset = 0x22) [reset = NA] #### Figure 31. Proximity Data MSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------------|----------------------| | Proximity<br>Data[15] | Proximity<br>Data[14] | Proximity<br>Data[13] | Proximity<br>Data[12] | Proximity<br>Data[11] | Proximity<br>Data[10] | Proximity<br>Data[9] | Proximity<br>Data[8] | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 16. Proximity Data MSB Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|----------------------|------|-------|-----------------------------------------| | 7:0 | Proximity data[15:8] | R | NA | Most significant byte of proximity data | #### 7.6.1.16 Frequency Counter LSB (offset = 0x23) [reset = NA] #### Figure 32. Frequency Counter LSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | ODR[7] | ODR[6] | ODR[5] | ODR[4] | ODR[3] | ODR[2] | ODR[1] | ODR[0] | | R | R | R | R | R | R | R | R | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 17. Frequency Counter LSB Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ODR LSB<br>ODR[7:0] | R | NA | LSB of output data rate. Sensor frequency can be calculated using the output data rate. See the <i>Measuring Inductance</i> section. | #### 7.6.1.17 Frequency Counter Mid-Byte (offset = 0x24) [reset = NA] #### Figure 33. Frequency Counter Mid-Byte Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|---------|---------|---------|---------|--------|--------|--| | ODR[15] | ODR[14] | ODR[13] | ODR[12] | ODR[11] | ODR[10] | ODR[9] | ODR[8] | | | R | R | R | R | R | R | R | R | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 18. Frequency Counter Mid-Byte Field Descriptions** | Bit | Field | | it Field Type Reset | | Reset | Description | | |-----|---------------------------|---|---------------------|---------------------------------|-------|-------------|--| | 7:0 | ODR Mid byte<br>ODR[15:8] | R | NA | Middle byte of output data rate | | | | #### 7.6.1.18 Frequency Counter MSB (offset = 0x25) [reset = NA] #### Figure 34. Frequency Counter MSB Register | 7 | 6 | 5 | 4 3 | | 2 | 1 | 0 | | |---------|---------|---------|---------|---------|---------|---------|---------|--| | ODR[23] | ODR[22] | ODR[21] | ODR[20] | ODR[19] | ODR[18] | ODR[17] | ODR[16] | | | R | R | R | R | R | R | R | R | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 19. Frequency Counter MSB Field Descriptions<sup>(1)</sup> | Bit | it Field | | Reset | Description | |-----|-----------------------|---|-------|-------------------------| | 7:0 | ODR MSB<br>ODR[23:16] | R | NA | MSB of Output data rate | (1) Take care to ensure that the proximity data[15:0] and Frequency Counter[23:0] registers are all from same conversion. Conversion data is updated to these registers only when a read is initiated on 0x21 register. If the read is delayed between subsequent conversions, these registers are not updated until another read is initiated on 0x21. Product Folder Links: LDC1001-Q1 Copyright © 2019, Texas Instruments Incorporated # NSTRUMENTS ### Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Calculation of Rp Min and Rp Max Different sensing applications may have different ranges of the resonance impedance R<sub>p</sub> to measure. The LDC1001-Q1 measurement range of R<sub>P</sub> is controlled by setting two registers: Rp MIN and Rp MAX. For a given application, RP must never be outside the range set by these register values, otherwise the measured value will be clipped. For optimal sensor resolution, the range of Rp\_MIN to Rp\_MAX should not be unnecessarily large. The following procedure is recommended to determine the Rp MIN and Rp MAX register values. #### 8.1.1.1 Rp MAX Rp MAX sets the upper limit of the LDC1001-Q1 resonant impedance input range. - Configure the sensor such that the eddy-current losses are minimized. As an example, for a proximity sensing application, set the distance between the sensor and the target to the maximum sensing distance. - Measure the resonant impedance R<sub>P</sub> using an impedance analyzer. - Multiply R<sub>P</sub> by 2 and use the next higher value from the register settings listed in Table 3. For example, if $R_P$ is measured at 18 k $\Omega$ , 18000 × 2 = 36000. Referring to Table 3, 38.785 k $\Omega$ is the smallest value larger than 36 k $\Omega$ , therefore Rp\_MAX should be set to 0x11. Setting Rp MAX to a value not listed in Table 3 can result in indeterminate behavior. #### 8.1.1.2 Rp MIN Rp MIN sets the lower limit of the LDC1001-Q1 resonant impedance input range. - Configure the sensor such that the eddy current losses are maximized. As an example, for a proximity sensing application, set the distance between the sensor and the metal target to the minimum sensing distance. - Measure the resonant impedance R<sub>P</sub> using an impedance analyzer. - Divide the R<sub>P</sub> value by 2 and then select the next lower R<sub>P</sub> value from the register settings listed in Table 4. For example, if $R_P$ at 1 mm is measured to be 5 k $\Omega$ , 5000 / 2 = 2500. Referring to Table 4, 2.394 k $\Omega$ is the smallest value smaller than 2.5 kΩ, which corresponds to an Rp MIN value of 0x3B. Setting Rp MIN to a value not listed on Table 4 can result in indeterminate behavior. In addition, Rp MIN powers on with a default value of 0x14 which must be set to a value from Table 4 prior to powering on the LDC. #### 8.1.2 Output Data Rate The output data rate of the LDC1001-Q1 device depends on the sensor frequency, f<sub>sensor</sub> and the Response Time[2-0] field in the LDC configuration register (address: 0x04). Output data rate = $$f_{sensor}$$ / (Response Time[2-0] / 3) in SPS (samples per second) (14) #### 8.1.2.1 Example If $f_{sensor}$ = 5 Mhz and Response Time[2-0] = 192, then: Output data rate = $$5 \text{ MHz} / (192 / 3) = 78.125 \text{ KSPS}$$ (15) #### **Application Information (continued)** #### 8.1.3 Selecting a Filter Capacitor (CFA and CFB Pins) The filter capacitor is critical to the operation of the LDC1001-Q1 device. The capacitor should be low leakage, temperature stable, and it must not generate any piezoelectric noise (the dielectrics of many capacitors exhibit piezoelectric characteristics and any such noise is coupled directly through $R_P$ into the converter). The optimal capacitance values range from 20 pF to 100 nF. The value of the capacitor is based on the time constant and resonating frequency of the LC tank. If a ceramic capacitor is used, then a C0G (or NP0) grade dielectric is recommended. The voltage rating should be 10 V or higher. The traces connecting the CFA and CFB pins to the capacitor should be as short as possible to minimize any parasitics. For optimal performance, the selected filter capacitor connected between the CFA and CFB pins must be as small as possible, but large enough such that the active filter does not saturate. The size of this capacitor depends on the time constant of the sense coil, which is given by L / $r_s$ (L = inductance, $r_s$ = series resistance of the inductor at oscillation frequency). The larger this time constant, the larger filter capacitor is required. Therefore the time constant reaches the maximum when there is no target present in front of the sensing coil. Use the following procedure to find the optimal filter capacitance: - 1. Use with a large filter capacitor. For a ferrite core coil, a value of 10 nF is generally large enough. For an air coil or PCB coil, a value of 100 pF is generally large enough. - 2. Power on the LDC and set the desired register values. - 3. Minimize the eddy currents losses by ensuring maximum clearance between the target and the sensing coil. - 4. Observe the signal on the CFB pin using a scope. Because this node is very sensitive to capacitive loading, the use of an active probe is recommended. As an alternative, a passive probe with a 1-kΩ series resistance between the tip and the CFB pin can be used. - 5. Vary the values of the filter capacitor until the signal observed on the CFB pin has an amplitude of approximately 1 V<sub>PP</sub>. This signal scales linearly with the reciprocal of the filter capacitance. For example, if a 100-pF filter capacitor is applied and the signal observed on the CFB pin has a peak-to-peak value of 200 mV, the desired 1-V<sub>PP</sub> value is obtained using a filter capacitor value that is calculated in Equation 16. $200 \text{ mV} / 1 \text{ V} \times 100 \text{ pF} = 20 \text{ pF}$ (16) ### 8.2 Typical Application Figure 35. Typical Application Schematic Figure 36. Linear Position Sensing #### **Typical Application (continued)** Figure 37. Angular Position Sensing #### 8.2.1 Design Requirements For this design example, use the design parameters listed in Table 20 as the input parameters. **Table 20. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | | |---------------------------------|---------------------------------------------|--|--|--| | Minimum sensing distance | 1 mm | | | | | Maximum sensing distance | 8 mm | | | | | Output data rate | 78 KSPS (Max data rate with LDC10xx series) | | | | | Number of PCB layers for sensor | 2 layers | | | | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Sensor and Target In this example, consider a sensor with the characteristics listed in Table 21. **Table 21. Sensor Characteristics** | PARAMETER | VALUE | |------------------------|----------| | Layers | 2 | | Thickness of copper | 1 oz | | Coil shape | Circular | | Number of turns | 23 | | Trace thickness | 4 mil | | Trace spacing | 4 mil | | PCB core material | FR4 | | R <sub>P</sub> at 1 mm | 5 kΩ | | R <sub>P</sub> at 8 mm | 12.5 kΩ | | Nominal Inductance | 18 µH | SNVSBF4-NOVEMBER 2019 www.ti.com The target material used is stainless steel. #### 8.2.2.2 Calculating a Sensor Capacitor Sensor frequency depends on various factors in the application. In this example, use Equation 17 to calculate the sensor frequency to achieve an output data rate of 78 KSPS per the design parameter. Output Data Rate = $$\frac{f_{sensor}}{\left(\frac{Response time}{3}\right)}$$ (17) With the lowest response time (t<sub>res</sub>) of 192 and output data rate of 78 KSPS, the calculated sensor frequency using Equation 17 is 4.99 MHz. Use Equation 18 to calculate the sensor capacitor as 55 pF with a sensor inductance of 18 μH. $$L = \frac{1}{C \times (2\pi \times f_{sensor})^2}$$ (18) #### 8.2.2.3 Selecting a Filter Capacitor Use the steps listed in the Selecting a Filter Capacitor (CFA and CFB Pins) section to calculate a filter capacitor. For this example, the selected capacitor value is 20 pF. The following waveforms were taken on the CFB pin with a 14-mm, 2-layer PCB coil (23 turns, 4-mil trace width, 4-mil spacing between trace, 1-o.z copper thickness, FR4). #### 8.2.2.4 Setting Rp\_MIN and Rp\_MAX To calculate the value for the Rp MAX register, use the following value: Rp at 8 mm is 12.5 k $\Omega$ , 12500 x 2 = 25000. Then 27.704 k $\Omega$ is the nearest value larger than 25 k $\Omega$ . Referring to Table 3, this value corresponds to a Rp MAX value of 0x12. To calculate the value for the Rp\_MAX register, use the following value: Rp at 1 mm is 5 k $\Omega$ , 5000 / 2 = 2500. Then 2.394 k $\Omega$ is the nearest value lower than 2.5 k $\Omega$ . Referring to Table 4, this value corresponds to Rp\_MIN value of 0x3B. #### 8.2.2.5 Calculating Minimum Sensor Frequency Use Equation 19 to calculate the minimum sensor frequency. $$N = 68.94 \times log_{10} \left( \frac{F}{2500} \right)$$ where N is 227.51 (19) Submit Documentation Feedback Copyright © 2019, Texas Instruments Incorporated For this example, round the value of N up to 228. This value must be written into the watchdog timer register, which is used to wake up the internal circuit when the sensor is saturated. #### 8.2.3 Application Curves #### 9 Power Supply Recommendations The LDC1001-Q1 device is designed to operate from an analog supply range of 4.75 V to 5.25 V and digital I/O supply range of 1.8 to 5.25 V. The analog supply voltage should be greater than or equal to the digital supply voltage for proper operation of the device. The supply voltage should be well regulated. If the supply is placed more than a few inches from the LDC1001-Q1 device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. #### 10 Layout #### 10.1 Layout Guidelines Use the following guidelines: - Bypass the V<sub>DD</sub> and VIO pin to ground with a low-ESR ceramic bypass capacitor. A ceramic X7R dielectric capacitor with a value of 0.1 µF is recommend. - Place the VDD, VIO, GND, and DGND pins as close to the device as possible. Take care to minimize the loop area formed by the bypass capacitor connection and the V<sub>DD</sub>, VIO, GND, and DGND pins of the IC. See Figure 42 for a PCB layout example. - Bypass the CLDO pin to the digital ground (DGND) with a ceramic bypass capacitor with a value of 56 nF. - Connect the filter capacitor that is selected using the procedure listed in the Selecting a Filter Capacitor (CFA and CFB Pins) section between the CFA and CFB pins. Place the capacitor close to the CFA and CFB pins. Do not use any ground or power planes below the capacitor and the trace connecting the capacitor and the CFx pins. - Use two separate ground planes for the ground (GND) and digital ground (DGND) for a star connection as recommended. See Figure 42 for a PCB layout example. ### 10.2 Layout Example Top Layer **Bottom Layer** Figure 42. LDC10xx Board Layout #### 11 Device and Documentation Support #### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.2 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | LDC1001EPWRQ1 | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 150 | LDC1001E | | LDC1001EPWRQ1.A | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 150 | LDC1001E | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LDC1001-Q1: Catalog: LDC1001 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 NOTE: Qualified Version Definitions: $_{\bullet}$ Catalog - TI's standard catalog product ### **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LDC1001EPWRQ1 | TSSOP | PW | 16 | 2500 | 330.0 | 12.4 | 6.95 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | ### **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 #### \*All dimensions are nominal | Device | | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | LDC1001EPWRQ1 | TSSOP | PW | 16 | 2500 | 356.0 | 356.0 | 36.0 | | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated